# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# **M62320P/FP** 8-bit I/O Expander for I<sup>2</sup>C BUS

REJ03D0863-0300 Rev.3.00 Mar 25, 2008

#### Description

The M62320P/FP is a CMOS 8-bit I/O expander, which has serial to parallel and parallel to serial data converting functions.

It can communicate with a microcontroller via few wiring thanks to the adoption of the two-line I<sup>2</sup>C BUS.

Parallel data I/O terminal can be set to input or output mode alternatively in individual bits.

Maximum 8 ICs can be connected to a bus by using three chip-select pins, so that it is possible to handle up to 64 bits data.

### Features

- Simple two-line (SCL and SDA) communication with a microcontroller.
- 8-bit data conversion between serial and parallel by I<sup>2</sup>C BUS.
- Built-in power-on reset.

## Application

I/O port expansion for a microcontroller.

Data conversion between serial and parallel in microcontroller peripherals.

### **Block Diagram**



# **Pin Arrangement**



# **Pin Description**

| Pin No. | Pin Name        | I/O          | Function                   |
|---------|-----------------|--------------|----------------------------|
| 2       | SCL             | Input        | Serial clock input         |
| 3       | SDA             | Input/Output | Serial data input/output   |
| 1       | SO              | Output       | Serial data output         |
| 16      | CS0             | Input        | Chip select data input     |
| 15      | CS1             |              |                            |
| 14      | CS2             |              |                            |
| 4       | D0              | Input/Output | Parallel data input/output |
| 5       | D1              |              |                            |
| 6       | D2              |              |                            |
| 7       | D3              |              |                            |
| 9       | D4              |              |                            |
| 10      | D5              |              |                            |
| 11      | D6              | ]            |                            |
| 12      | D7              | ]            |                            |
| 13      | V <sub>DD</sub> | —            | Power supply               |
| 8       | GND             | —            | GND                        |

# **Absolute Maximum Ratings**

| ltem                  | Symbol          | Ratings                       | Unit | Conditions |
|-----------------------|-----------------|-------------------------------|------|------------|
| Supply voltage        | V <sub>DD</sub> | -0.3 to +7.0                  | V    |            |
| Input voltage         | VI              | -0.3 to V <sub>DD</sub> + 0.3 | V    |            |
| Output voltage        | Vo              | -0.3 to V <sub>DD</sub> + 0.3 | V    |            |
| Output current "Low"  | I <sub>OH</sub> | -5 to 0                       | mA   | D0 to D7   |
| Output current "High" | I <sub>OL</sub> | 0 to 30                       | mA   | D0 to D7   |
| Power dissipation     | Pd              | 1220 (P) / 980 (FP)           | mW   | Ta = 25°C  |
| Operating temperature | Topr            | -20 to +85                    | °C   |            |
| Storage temperature   | Tstg            | -40 to +125                   | °C   |            |

# **Recommended Operating Conditions**

- Supply voltage:  $V_{DD} = 3V$  to 5.5 V
- Input high voltage:  $V_{IH} = 0.7 V_{DD}$  to  $V_{DD}$
- Input low voltage:  $V_{IL} = 0$  to 0.2  $V_{DD}$

### **Electrical Characteristics**

|                           |                   | 20 0500                   | 1 .1 .             | ( 1)   |
|---------------------------|-------------------|---------------------------|--------------------|--------|
| $(V_{DD} = 5 V \pm 10\%)$ | GND = 0 V, $Ia =$ | $-20$ to $+85^{\circ}$ C, | , unless otherwise | noted) |

|                          |                  |                | Limits |                     |          |                                                                           |
|--------------------------|------------------|----------------|--------|---------------------|----------|---------------------------------------------------------------------------|
| Item                     | Symbol           | Min            | Тур    | Max                 | Unit     | Conditions                                                                |
| Circuit current          | I <sub>DD</sub>  | _              | 0.05   | 0.5                 | mA       | $V_{IH} = V_{DD}, V_{IL} = GND, \label{eq:VIH} f_{SCL} = 400 \text{ kHz}$ |
|                          |                  | —              | 0.1    | 1.0                 | μΑ       | $V_{IH} = V_{DD}, V_{IL} = GND,$<br>$f_{SCL} = stop$                      |
| Input leak current       | I <sub>ILK</sub> | -10            | _      | 10                  | μA       |                                                                           |
| Output low voltage (SDA) | V <sub>OL</sub>  | _              | _      | 0.4                 | V        | Isink = 3 mA                                                              |
| Input high voltage       | V <sub>IH</sub>  | $0.7 V_{DD}$   | _      | —                   | V        |                                                                           |
| Input low voltage        | VIL              | _              | _      | 0.2 V <sub>DD</sub> | V        |                                                                           |
| Output high voltage      | V <sub>OH</sub>  | $V_{DD} - 0.4$ | _      | V <sub>DD</sub>     | V        | $I_{OH} = -1 \text{ mA}, V_{DD} = 5 \text{ V}$                            |
| (D0 to D7)               |                  | $V_{DD} - 0.4$ | _      | V <sub>DD</sub>     |          | $I_{OH} = -500 \ \mu A, \ V_{DD} = 3 \ V$                                 |
| Output low voltage       | V <sub>OL</sub>  | 0              | _      | 0.4                 | V        | $I_{OL} = 5 \text{ mA}, V_{DD} = 5 \text{ V}$                             |
| (D0 to D7)               |                  | 0              | _      | 0.4                 |          | $I_{OL} = 2.5 \text{ mA}, V_{DD} = 3 \text{ V}$                           |
| Output current "Low"     | I <sub>OL</sub>  | 5              | 10     | —                   | mA       | $V_{OL} = 0.4 V, V_{DD} = 5 V$                                            |
| (D0 to D7)               |                  | 2.5            | 5      | —                   |          | $V_{OL} = 0.4 \text{ V}, V_{DD} = 3 \text{ V}$                            |
|                          |                  | 15             | 25     |                     | ]        | $V_{OL} = 1.0 \text{ V}, V_{DD} = 5 \text{ V}$                            |
|                          |                  | 5              | 10     |                     | <u> </u> | $V_{OL} = 1.0 \text{ V}, V_{DD} = 3 \text{ V}$                            |

# I<sup>2</sup>C BUS Characteristics

|                                                                     |                     | Lir | nits |      |
|---------------------------------------------------------------------|---------------------|-----|------|------|
| Item                                                                | Symbol              | Min | Max  | Unit |
| SCL clock frequency                                                 | f <sub>SCL</sub>    | 0   | 100  | kHz  |
| Free time: the bus must be free before a new transmission can start | t <sub>BUF</sub>    | 4.7 | —    | μs   |
| Hold time START Condition                                           | t <sub>HD:STA</sub> | 4.0 | —    | μs   |
| After this period, the first clock pulse is generated.              |                     |     |      |      |
| Low period of the clock                                             | t <sub>LOW</sub>    | 4.7 | —    | μs   |
| High period of the clock                                            | t <sub>HIGH</sub>   | 4.0 | —    | μs   |
| Set-up time for START condition                                     | t <sub>SU:STA</sub> | 4.7 | —    | μs   |
| Only relevant for a repeated START condition                        |                     |     |      |      |
| Data Hold time                                                      | t <sub>HD:DAT</sub> | 0   | —    | μs   |
| Data Set-up time                                                    | t <sub>SU:DAT</sub> | 250 | —    | ns   |
| Rise time of SDA and SCL signals                                    | t <sub>R</sub>      | _   | 1000 | ns   |
| Fall time of SDA and SCL signals                                    | t <sub>F</sub>      | _   | 300  | ns   |
| Set-up time for STOP condition                                      | t <sub>SU:STO</sub> | 4.0 | —    | μs   |

Note: Transmitter must internally provide at least a hold time to bridge the undefined region (300 ns max) of the falling edge of SCL.

# **Timing Chart**



### **Functional Blocks**

#### I<sup>2</sup>C BUS Interface

The I<sup>2</sup>C BUS interface recognizes start/stop conditions, a slave address and a write/read mode selection by receiving SDA, SCL, CS0, CS1 and CS2 signals and then the latch pulses, dedicated to each data latch are generated.

#### **Data Latch**

This IC has 3 types of data latch: the I/O setting data latch, the input data latch and the output data latch and each latch is controlled by the  $I^2C$  BUS interface.

• I/O setting data latch

These latches set input- or output-state of each parallel data terminals (D0 to D7). They are set at the next byte after receiving the slave address byte in the write mode from the master. In case this latch is set to high, the data is transferred from the  $I^2C$  BUS interface to the parallel data terminals. In the opposite transmission: from the parallel data terminals to the  $I^2C$  BUS, it is set to low.

• Output data latch

In the write mode, the data from the  $I^2C$  BUS to the parallel data terminals is latched. When the master transmits output data after a setting in write mode, the output data is taken into the latches.

• Input data latch

In the read mode, the data of parallel data terminals is latched in the input data latches. The input data is taken into the latches from the parallel data terminals on every 8th negative edge of SCL clock. The latched data is output to the master through the sift resistor. On the output terminal assigned by the I/O setting latch, the input data latch takes the state of the output terminal.

#### Parallel Input/Output Port

In case I/O setting latch is set to low (the input mode), each parallel terminal becomes hi-impedance and is able to accept an input. In another case I/O setting latch is set to high (output mode), each parallel terminal output a data according to the state of the output data latch.

#### **Power on Reset**

When power is turned on, each latch is reset and then the parallel data I/O terminals become hi-impedance (input mode).

### **Digital Data Format**

1. Write mode: I<sup>2</sup>C BUS data input to parallel data output

| First           |    |             |   |            |   |            |   | Last |
|-----------------|----|-------------|---|------------|---|------------|---|------|
| S Slave address | WA | I/O setting | А | 8-bit data | А | 8-bit data | А | A P  |

2. Read mode: Parallel data input to I<sup>2</sup>C BUS data output

| Firs | t                                                     |      |        |             |     |                 |       |            |   |                | L | .ast |
|------|-------------------------------------------------------|------|--------|-------------|-----|-----------------|-------|------------|---|----------------|---|------|
| S    | Slave address                                         | W    | Α      | 8-bit data  | А   | 8-bit data      | Α     | 8-bit data | Α | <br>8-bit data | Ā | Ρ    |
|      | TT                                                    | ansm | issior | from Master | (MC | U etc.) to Slav | ve (N | 162320)    |   |                |   |      |
|      | Transmission from Slave (M62320) to Master (MCU etc.) |      |        |             |     |                 |       |            |   |                |   |      |

• S: Start condition

While SCL level is high, SDA line level should be changed from high to low.

• Slave address

| First _<br>MSB |   |   |   |    |    | ➤ Last<br>LSB |
|----------------|---|---|---|----|----|---------------|
| 0              | 1 | 1 | 1 | A2 | A1 | A0            |

Note: Lower three bits (A0, A1, A2) are a programmable address. This IC is accessed only when the lower 3 bits data of slave address coincide with the data of CS0 to CS2. (refer to the right table)

| MSB    |    | LSB   |     |     |     |
|--------|----|-------|-----|-----|-----|
| A2     | A1 | A0    | CS2 | CS1 | CS0 |
| 0      | 0  | 0     | L   | L   | L   |
| 0      | 0  | 1     | L   | L   | Н   |
| 0      | 1  | 0     | L   | Н   | L   |
| :      | :  | :     | :   | :   | :   |
| 1      | 1  | 1     | Н   | Н   | Н   |
| Noterl |    | Lligh |     |     |     |

Note: L = Low, H = High

- W: Write (SDA = Low), R: Read (SDA = High)
- A: Acknowledge bit
- I/O setting data (I/O setting of parallel data I/O terminals.)

| irst _<br>ISB |    |    |    |    |    |    | ► Last<br>LSB |  |
|---------------|----|----|----|----|----|----|---------------|--|
| P7            | P6 | P5 | P4 | P3 | P2 | P1 | P0            |  |

Note: DATA INPUT from parallel data terminals = Low DATA OUTPUT to parallel data terminals = High Each bit data corresponds to the I/O state of the parallel data terminals.

8-bit data

| First _<br>MSB |    |    |    |    |    |    | ► Last<br>LSB |
|----------------|----|----|----|----|----|----|---------------|
| D7             | D6 | D5 | D4 | D3 | D2 | D1 | D0            |

• P: Stop condition

While SCL level is high, SDA level should be changed from low to high.

#### **Functional Description**

All parallel data I/O terminals are set to the input-state after power-on. In case any terminals need to be set to the output state, the corresponding terminals should be set during the write mode. This setting is hold until a next setting.

In the write mode, 8 bits data can be transmitted from the  $I^2C$  BUS interface to the parallel ports continually after the slave address and I/O setting.

In the read mode, 8 bits data can be transmitted from the parallel ports to the  $I^2C$  BUS interface continually after the slave address setting.

In the case of a changing between the write-and read-mode, the data must be transmitted again from the starting condition.

• In a case of a data conversion from serial to parallel.

|                | Transmission from a master (                                             | (MCU etc.)             |                                     |                                |                       |
|----------------|--------------------------------------------------------------------------|------------------------|-------------------------------------|--------------------------------|-----------------------|
|                | Transmission from a slave (N                                             | 162320)                |                                     |                                |                       |
|                | tart                                                                     |                        |                                     |                                | Stop                  |
| C              | ondition Slave address                                                   | I/O setting byte       |                                     | DATA                           | condition             |
| SDA            |                                                                          | P6 P5 P4 P3 P2 P1 P0 A | ,<br>017 D16 D15 D14 D13 D12 D11 D1 | 0 A D27 D26 D25 D24 D23 D22 D2 |                       |
| SCL            | $\forall \gamma_2 \gamma_3 \gamma_4 \gamma_5 \gamma_6 \gamma_7 \gamma_7$ | ᡗᢓ᠋᠋᠊᠕᠋ᠼ᠘᠋ᢓ᠆ᡘ᠕᠆ᡘ       |                                     |                                | $\neg \neg \neg \neg$ |
| D0<br>to<br>D7 | Hi-Z                                                                     |                        | )                                   | Data output Data output D1x    | Data output           |

• In a case of a data conversion from parallel to serial.

All I/O setting resistors are set to low (input) in the write mode, before a parallel data is read. (All I/O setting resistors are set to the input mode after power-on).



RENESAS

#### M62320P/FP

• In case the I/O setting is different between each terminals. An example: the parallel port terminals of D0 to D3 and D4 to D7 are assigned as output and input terminals, respectively.



• Write mode

The terminal assigned as an output provides the data written in the output data latch. After power-on, all terminals are reset to the input-state. Then an initial data low of the output latch are output after the I/O setting has been done. Finally the assigned output are provided after the 8-bit data transmission. The terminal assigned as an input keeps the input condition (high-impedance) regardless of 8-bit data setting.

Read mode

The input data is taken into the input latch on every 8th negative-going edge of the SCL clock through the terminal assigned as an input, and then the latched data is output via the SDA line.

The data of the output assigned terminal is also handled in the same procedures as above.

# **Typical Application**



## **Precaution for Use**

• Purchase of Renesas's I<sup>2</sup>C components conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components an I<sup>2</sup>C system, provided that the system conforms to I<sup>2</sup>C Standard Specification as defined by Philips.

### **Package Dimensions**





RENESAS

### RenesasTechnology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Benesas lechnology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan
  Pines
  This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information in this document.
  But not infinited to, product data. diagrams, charts, programs, algorithms, and application scule as the development of weapons of mass and regulations, and proceedures required by such laws and regulation.
  All information in this document, included in this document for the purpose of military application scuch as the development of weapons of mass and regulations, and proceedures required by such laws and regulations.
  All information included in this document, such as product data, diagrams, charts, programs, algorithms, and application carcuit examples, is current as of the data the discovered in this document, but Renesas as a such as the development of the purpose of any there military use. When exporting the products or the technology described herein, you should follow the applicable export control laws and regulations, and proceedures required by such laws and regulations.
  Renesas has used reasonable care in compling the information in this document, but Renesas assumes no liability whatsoever for any damages incurred as a set experiment on the data discover the purpose of any damages incurred as a disclosed by Renesas state and applications, and proceedures required by the explanability of the total system before deciding about the applicability of a state of the data disclosed through the representation ward reside of the data disclosed thy the explanability of the state of the data disclosed through the representation ward reside of the data disclosed through the representation in this document. Dut Renesas as subtle to automize the data disclose



#### **RENESAS SALES OFFICES**

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

#### Renesas Technology America, Inc.

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898

Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473

Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399

#### Renesas Technology Singapore Pte. Ltd.

1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510

http://www.renesas.com