|                                                                                  |                                                                    |                                                       |      |                               |                                |                                   |               | F   | REVISI | ONS      |                 |                   |               |                              |                             |               |                    |                  |                 |      |
|----------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------|------|-------------------------------|--------------------------------|-----------------------------------|---------------|-----|--------|----------|-----------------|-------------------|---------------|------------------------------|-----------------------------|---------------|--------------------|------------------|-----------------|------|
| LTR                                                                              |                                                                    | DESCRIPTION                                           |      |                               |                                |                                   |               |     |        |          | DATE (YR-MO-DA) |                   |               | APPROVED                     |                             |               |                    |                  |                 |      |
| Α                                                                                | Char                                                               | Changes in accordance with N.O.R. 5962-R014-98.       |      |                               |                                |                                   |               |     |        |          |                 | 97-12-21          |               |                              | R. MONNIN                   |               |                    |                  |                 |      |
| В                                                                                | Make                                                               | Make changes to boilerplate and add device class T ro |      |                               |                                |                                   | - ro          |     |        |          |                 | 98-1              | 2-03          |                              |                             | R. MO         | NINNC              |                  |                 |      |
|                                                                                  |                                                                    |                                                       |      |                               |                                |                                   |               |     |        |          |                 |                   |               |                              |                             |               |                    |                  |                 |      |
|                                                                                  |                                                                    |                                                       |      |                               |                                |                                   |               |     |        |          |                 |                   |               |                              |                             |               |                    |                  |                 |      |
| PEV/                                                                             |                                                                    | Ī                                                     | Ī    |                               |                                | T                                 | T             |     | ı      | 1        | ı               |                   |               |                              | Ι                           | T             |                    |                  |                 |      |
| REV<br>SHEET                                                                     |                                                                    |                                                       |      |                               |                                |                                   |               |     |        |          |                 |                   |               |                              |                             |               |                    |                  |                 |      |
| SHEET                                                                            | В                                                                  | В                                                     | В    | В                             | В                              | В                                 |               |     |        |          |                 |                   |               |                              |                             |               |                    |                  |                 |      |
| REV<br>SHEET<br>REV<br>SHEET                                                     | B 15                                                               | B 16                                                  | B 17 | B 18                          | B 19                           | B 20                              |               |     |        |          |                 |                   |               |                              |                             |               |                    |                  |                 |      |
| SHEET                                                                            | 15                                                                 |                                                       |      |                               | 19                             |                                   | В             | В   | В      | В        | В               | В                 | В             | В                            | В                           | В             | В                  | В                | В               | В    |
| SHEET<br>REV<br>SHEET<br>REV STATUS                                              | 15                                                                 |                                                       |      | 18                            | 19<br>/                        |                                   | B 1           | B 2 | B 3    | B 4      | B 5             | B 6               | B 7           | B 8                          | B 9                         | B 10          | B 11               | B 12             | B 13            | B 14 |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A                                    | 15                                                                 | 16                                                    |      | 18<br>RE\<br>SHE<br>PRE<br>SA | 19 / EET PAREE                 | 20<br>BY<br>ROON                  | 1             |     |        |          | 5               | 6<br>EFEN         | 7<br>SE SI    | 8<br>JPPL                    | 9<br>Y <b>CE</b>            | 10            | 11 COL             | 12<br><b>UMB</b> | 13              |      |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA                                | 15                                                                 | 16                                                    |      | 18 REV SHE PRE SA             | 19 / EET PAREC                 | 20<br>D BY<br>ROON                | 1<br>EY       |     |        |          | 5               | 6<br>EFEN         | 7<br>SE SI    | 8<br>JPPL                    | 9<br>Y <b>CE</b>            | 10            | 11 COL             | 12<br><b>UMB</b> | 13              |      |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A  STA MICR DR  THIS DRAW FOR I DEP/ | ANDAF<br>OCIRO<br>AWIN<br>ING IS A<br>USE BY<br>ARTMEN             | RD<br>CUIT<br>G                                       | 17   | 18 REN SHE PRE SA CHE SAI     | 19 / EET PAREE                 | 20<br>D BY<br>ROON<br>BY<br>ROONE | 1<br>EY       |     |        | 4<br>MIC | 5               | 6<br>EFEN         | SE SI COLI    | JPPL<br>UMBI                 | y CE<br>JS, O               | NTER<br>HIO   | 11<br>COL<br>43216 | UMB              | 13<br><b>US</b> | 1    |
| SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A  STA MICR DR  THIS DRAW FOR 1      | ANDAF<br>OCIRO<br>AWIN<br>ING IS A<br>USE BY<br>ARTMEN<br>ENCIES O | RD<br>CUIT<br>G<br>AVAILAI<br>ALL<br>ITS<br>OF THE    | 17   | 18 RE\ SHE PRE SA             | 19 / EET PARECANDRA ECKED NDRA | D BY ROONE D BY A. FRY            | 1<br>EY<br>EY | 2   |        | MIC HA   | DI<br>DI        | 6<br>EFEN<br>CIRC | SE SI<br>COLI | JPPL<br>UMBI<br>, LIN<br>OS, | y CE<br>Js, o<br>EAR<br>DUA | NTER<br>HIO A | COL<br>43216       | UMB<br>ON<br>ANA | 13<br><b>US</b> | 1    |

SHEET

1 OF

20

# 1. SCOPE

- 1.1 <u>Scope</u>. This drawing documents three product assurance class levels consisting of high reliability (device classes Q and M), space application (device class V) and for appropriate satellite and similar applications (device class T). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. For device class T, the user is encouraged to review the manufacturer's Quality Management (QM) plan as part of their evaluation of these parts and their acceptability in the intended application.
  - 1.2 PIN. The PIN is as shown in the following example:



- 1.2.1 <u>RHA designator</u>. Device classes Q, T and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| <u>Device type</u> | Generic number | Circuit function                             |
|--------------------|----------------|----------------------------------------------|
| 01                 | HS302RH        | Radiation hardened DI, dual DPST CMOS switch |
| 02                 | HS306RH        | Radiation hardened DI, dual DPST CMOS switch |
| 03                 | HS384RH        | Radiation hardened DI, dual DPST CMOS switch |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows:

| <u>Device class</u> | Device requirements documentation                                                                                                                         |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| М                   | Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A |
| Q, V                | Certification and qualification to MIL-PRF-38535                                                                                                          |
| Т                   | Certification and qualification to MIL-PRF-38535 with performance as specified in the device manufacturers approved quality management plan.              |

1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style |
|----------------|------------------------|------------------|---------------|
| С              | CDIP2-T14              | 14               | Dual-in-line  |
| Е              | CDIP2-T16              | 16               | Dual-in-line  |
| Χ              | CDFP3-F14              | 14               | Flat package  |
| Υ              | CDFP4-F16              | 16               | Flat package  |

1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q, T, and V or MIL-PRF-38535, appendix A for device class M.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                            | 5962-95812 |
|-------------------------------------------------------------|------------------|----------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br><b>B</b> | SHEET 2    |

# 1.3 Absolute maximum ratings. 1/

| Supply voltage between +V and -V                                 | 22 V                         |
|------------------------------------------------------------------|------------------------------|
| +V <sub>A</sub><br>-V <sub>A</sub><br>Analog input overvoltage : |                              |
| +Vs                                                              | -V <sub>SUPPLY</sub> - 1.5 V |
| Peak current, S or D (pulsed at 1 ms, 10 percent duty cycle max) | 40 mA                        |
| Storage temperature range                                        |                              |
| Case outlines X and Y                                            | 0.48 W                       |
| Case outlines C and E                                            |                              |
| Case outlines C and E                                            | 105°C/W                      |
| Lead temperature (soldering, 10 seconds)                         |                              |
| Recommended operating conditions.                                |                              |
| Operating supply voltage (±V <sub>SUPPLY</sub> )                 |                              |

# 1.5 Radiation features

1.4

| Dose rate upset (20 ns pulse)                        | <u>3</u> /       |
|------------------------------------------------------|------------------|
| Total dose (dose rate = $50 - 300 \text{ Krads/s}$ ) | > 100 Krads (Si) |
| Latch-up <u>4</u> /                                  | None             |

- 1/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.
- $\underline{2}$ / If device power exceeds package dissipation capacity, provide heat sink or derate linearly (the derating is based on  $\theta_{JA}$ ) at the following rates:

- 3/ Values to be specified when testing is completed.
- 4/ Guaranteed by process or design, not tested.

| STANDARD             |
|----------------------|
| MICROCIRCUIT DRAWING |

| SIZE<br><b>A</b> |                         | 5962-95812 |
|------------------|-------------------------|------------|
|                  | REVISION LEVEL <b>B</b> | SHEET 3    |

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation.

#### **SPECIFICATION**

#### DEPARTMENT OF DEFENSE

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

#### **STANDARDS**

#### DEPARTMENT OF DEFENSE

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-973 - Configuration Management.

MIL-STD-1835 - Interface Standard For Microcircuit Case Outlines.

#### **HANDBOOKS**

#### DEPARTMENT OF DEFENSE

MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's).

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

# 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q, T and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein.
  - 3.1.1 Microcircuit die. For the requirements for microcircuit die, see appendix A to this document.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q, T and V or MIL-PRF-38535, appendix A and herein for device class M.
  - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein.
  - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Truth table(s). The truth table(s) shall be as specified on figure 2.
  - 3.2.3 Radiation exposure circuit. The radiation exposure circuit shall be as specified in table III.

# STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 SIZE A 5962-95812 REVISION LEVEL B SHEET 4

- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full ambient operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q, T and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A.
- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q, T and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix  $\Delta$
- 3.6 <u>Certificate of compliance</u>. For device classes Q, T and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q, T and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q, T and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973.
- 3.9 <u>Verification and review for device class M.</u> For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Microcircuit group assignment for device class M.</u> Device class M devices covered by this drawing shall be in microcircuit group number 82 (see MIL-PRF-38535, appendix A).

| STANDARD             |
|----------------------|
| MICROCIRCUIT DRAWING |

| SIZE<br><b>A</b> |                            | 5962-95812 |
|------------------|----------------------------|------------|
|                  | REVISION LEVEL<br><b>B</b> | SHEET 5    |

TABLE I. <u>Electrical performance characteristics</u>.

| Test                     | Symbol               |                                                | Group A<br>subgroups | Device<br>type | Lir  | nits | Unit |
|--------------------------|----------------------|------------------------------------------------|----------------------|----------------|------|------|------|
|                          |                      |                                                |                      |                | Min  | Max  |      |
| "Switch on" resistance   | +R <sub>DS</sub>     | $V_D = 10 \text{ V}, I_S = -10 \text{ mA}$     | 1                    | All            |      | 50   | Ω    |
|                          |                      | S1/S2/S3/S4                                    | 2,3                  |                |      | 75   |      |
|                          |                      | M,D,L,R <u>2</u> /                             | 1                    |                |      | 60   |      |
|                          | -R <sub>DS</sub>     | $V_D = -10 \text{ V}, I_S = 10 \text{ mA}$     | 1                    |                |      | 50   |      |
|                          |                      | S1/S2/S3/S4                                    | 2,3                  |                |      | 75   |      |
|                          |                      | M,D,L,R <u>2</u> /                             | 1                    |                |      | 60   |      |
| Leakage current into the | +I <sub>S(OFF)</sub> | V <sub>S</sub> = +14 V, V <sub>D</sub> = -14 V | 1                    | All            | -2   | +2   | nA   |
| source terminal of an    |                      | S1/S2/S3/S4                                    | 2,3                  |                | -100 | +100 |      |
| "OFF" switch             |                      | M,D,L,R <u>2</u> /                             | 1                    |                | -100 | +100 |      |
|                          | -I <sub>S(OFF)</sub> | V <sub>S</sub> = -14 V, V <sub>D</sub> = +14 V | 1                    |                | -2   | +2   |      |
|                          |                      | S1/S2/S3/S4                                    | 2,3                  |                | -100 | +100 |      |
|                          |                      | M,D,L,R <u>2</u> /                             | 1                    |                | -100 | +100 |      |
| Leakage current into the | +I <sub>D(OFF)</sub> | V <sub>D</sub> = -14 V, V <sub>S</sub> = +14 V | 1                    | All            | -2   | +2   | nA   |
| drain terminal of an     |                      | S1/S2/S3/S4                                    | 2,3                  | 1              | -100 | +100 | 1    |
| "OFF" switch             |                      | M,D,L,R <u>2</u> /                             | 1                    | 1              | -100 | +100 | 1    |
|                          | -I <sub>D(OFF)</sub> | V <sub>D</sub> = +14 V, V <sub>S</sub> = -14 V | 1                    | 1              | -2   | +2   |      |
|                          |                      | S1/S2/S3/S4                                    | 2,3                  | 1              | -100 | +100 |      |
|                          |                      | M,D,L,R <u>2</u> /                             | 1                    | 1              | -100 | +100 |      |
| Leakage current from an  | +I <sub>D(ON)</sub>  | $V_D = V_S = +14 \text{ V}$                    | 1                    | All            | -2   | +2   | nA   |
| "ON" driver into the     |                      | S1/S2/S3/S4                                    | 2,3                  |                | -100 | +100 |      |
| switch (Drain and        |                      | M,D,L,R <u>2</u> /                             | 1                    |                | -100 | +100 |      |
| Source)                  | -I <sub>D(ON)</sub>  | V <sub>D</sub> = V <sub>S</sub> = -14 V        | 1                    |                | -2   | +2   |      |
|                          |                      | S1/S2/S3/S4                                    | 2,3                  |                | -100 | +100 |      |
|                          |                      | M,D,L,R <u>2</u> /                             | 1                    |                | -100 | +100 |      |
| Low level input address  | I <sub>AL</sub>      | All channels V <sub>A</sub> = 0.8 V            | 1,2,3                | 01,03          | -1   | +1   | μА   |
| current                  |                      | M,D,L,R <u>2</u> /                             | 1                    | 1              | -1   | +1   | 1    |
|                          |                      | All channels V <sub>A</sub> = 3.5 V            | 1,2,3                | 02             | -1   | +1   | 1    |
|                          |                      | M,D,L,R <u>2</u> /                             | 1                    | 1              | -1   | +1   | 1    |
| High level input address | I <sub>AH</sub>      | All channels V <sub>A</sub> = 4.0 V            | 1,2,3                | 01,03          | -1   | +1   | μА   |
| current                  |                      | M,D,L,R <u>2</u> /                             | 1                    | 1              | -1   | +1   | 1    |
|                          |                      | All channels V <sub>A</sub> = 11 V             | 1,2,3                | 02             | -1   | +1   |      |
|                          |                      | M,D,L,R <u>2</u> /                             | 1                    | 1              | -1   | +1   |      |

See footnotes at end of table.

| STANDARD             |  |  |  |  |
|----------------------|--|--|--|--|
| MICROCIRCUIT DRAWING |  |  |  |  |

| SIZE<br><b>A</b> |                         | 5962-95812 |
|------------------|-------------------------|------------|
|                  | REVISION LEVEL <b>B</b> | SHEET 6    |

TABLE I. <u>Electrical performance characteristics</u> - Continued.

|                          |                      | Conditions 1/                                                             |                   |                |     |      |      |
|--------------------------|----------------------|---------------------------------------------------------------------------|-------------------|----------------|-----|------|------|
| Test                     | Symbol               | -55°C ≤ T <sub>A</sub> ≤ +125°C unless otherwise specified                | Group A subgroups | Device<br>type | Lir | mits | Unit |
|                          |                      |                                                                           |                   |                | Min | Max  |      |
| Positive supply current  | +1                   | All channels V <sub>A</sub> = 0.8 V                                       | 1                 | 01,03          |     | 10   | μΑ   |
|                          |                      |                                                                           | 2,3               |                |     | 100  |      |
|                          |                      | M,D,L,R <u>2</u> /                                                        | 1                 |                |     | 100  |      |
|                          |                      | $V_{A1} = 0 \text{ V}, V_{A2} = 4.0 \text{ V}$                            | 1                 |                |     | 0.5  | mA   |
|                          |                      | $V_{A1} = 4.0 \text{ V}, V_{A2} = 0 \text{ V}$                            | 2,3               |                |     | 1    |      |
|                          |                      | M,D,L,R <u>2</u> /                                                        | 1                 |                |     | 1    |      |
|                          |                      | All channels $V_A = 0 V$ ,                                                | 1                 | 02             |     | 10   | μΑ   |
|                          |                      | 15 V                                                                      | 2,3               |                |     | 100  |      |
|                          |                      | M,D,L,R $\underline{2}$ /, All channels $V_A = 0 \text{ V}$               | 1                 |                |     | 100  |      |
|                          |                      | M,D,L,R $\underline{2}$ /, All channels $V_A = 15 \text{ V}$              | 1                 |                |     | 100  |      |
| Negative supply current  | -1                   | All channels V <sub>A</sub> = 0.8 V                                       | 1                 | 01,03          |     | -10  | μΑ   |
|                          |                      |                                                                           | 2,3               |                |     | -100 |      |
|                          |                      | M,D,L,R <u>2</u> /                                                        | 1                 |                |     | -10  | 1    |
|                          |                      | V <sub>A1</sub> = 0 V, V <sub>A2</sub> = 4.0 V                            | 1                 |                |     | -10  | 1    |
|                          |                      | $V_{A1} = 4.0 \text{ V}, V_{A2} = 0 \text{ V}$                            | 2,3               |                |     | -100 | 1    |
|                          |                      | M,D,L,R <u>2</u> /                                                        | 1                 |                |     | -100 | 1    |
|                          |                      | All channels $V_A = 0 V$ ,                                                | 1                 | 02             |     | -10  |      |
|                          |                      | 15 V                                                                      | 2,3               |                |     | -100 | 1    |
|                          |                      | M,D,L,R <u>2</u> /                                                        | 1                 |                |     | -100 |      |
| Switch input capacitance | C <sub>IS(OFF)</sub> | Measured Source to 3/4/<br>GND                                            | 4                 | All            |     | 28   | pF   |
| Driver input capacitance | C <sub>C1</sub>      | $V_A = 0 \ V \ 3 / 4 /$                                                   | 4                 | All            |     | 10   | pF   |
|                          | C <sub>C2</sub>      | V <sub>A</sub> = 15 V <u>3</u> / <u>4</u> /                               |                   |                |     | 10   | 1    |
| Switch output            | Cos                  | Measured Drain to 3/4/<br>GND                                             | 4                 | All            |     | 28   | pF   |
| Off isolation            | V <sub>ISO</sub>     | $V_{GEN} = 1 V_{PP}, \ \underline{3} / \underline{4} / f = 1 MHz$         | 4                 | All            | 40  |      | dB   |
| Cross talk               | VCR                  | V <sub>GEN</sub> = 1 V <sub>PP</sub> , <u>3</u> / <u>4</u> /<br>f = 1 MHz | 4                 | All            | 40  |      | dB   |
| Charge transfer error    | V <sub>CTE</sub>     | $V_S = GND, \ \underline{3}/\underline{4}/$ $C_L = 0.01 \ \mu F$          | 4                 | All            |     | 15   | mV   |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE |                |
|----------------------------------|------|----------------|
| MICROCIRCUIT DRAWING             | A    |                |
| DEFENSE SUPPLY CENTER COLUMBUS   |      | DEVISION LEVEL |

| SIZE<br><b>A</b> |                            | 5962-95812     |
|------------------|----------------------------|----------------|
|                  | REVISION LEVEL<br><b>B</b> | SHEET <b>7</b> |

TABLE I. <u>Electrical performance characteristics</u> - Continued.

| Test                   | Symbol           | Conditions $\underline{1}/$<br>-55°C $\leq$ T <sub>A</sub> $\leq$ +125<br>unless otherwise spe | 5°C            | Group A<br>subgroups | Device<br>type | Lir | nits | Unit |
|------------------------|------------------|------------------------------------------------------------------------------------------------|----------------|----------------------|----------------|-----|------|------|
|                        |                  |                                                                                                |                |                      |                | Min | Max  |      |
| Switch turn "ON" time  | ton              | $R_L = 300 \Omega, V_S = +3$                                                                   | V              | 9                    | 01,03          |     | 300  | ns   |
|                        |                  | $V_{AH} = 4.0 \text{ V}, V_{AL} = 0 \text{ V}$                                                 | V,             | 10,11                |                |     | 500  |      |
|                        |                  | see figure 3                                                                                   |                |                      |                |     |      |      |
|                        |                  | M,D,L                                                                                          | .,R <u>2</u> / | 9                    |                |     | 500  |      |
|                        |                  | $R_L = 300 \ \Omega, \ V_S = +3$                                                               | V              | 9                    | 02             |     | 300  |      |
|                        |                  | $V_{AH} = 15.0 \text{ V}, V_{AL} = 0$                                                          | ) V,           | 10,11                |                |     | 500  |      |
|                        |                  | see figure 3                                                                                   |                |                      |                |     |      |      |
|                        |                  | M,D,L                                                                                          | .,R <u>2</u> / | 9                    |                |     | 500  |      |
| Switch turn "OFF" time | t <sub>OFF</sub> | $R_L = 300 \ \Omega, \ V_S = +3$                                                               | V              | 9                    | 01,03          |     | 250  | ns   |
|                        |                  | $V_{AH} = 4.0 \text{ V}, V_{AL} = 0 \text{ V}$                                                 | V,             | 10,11                |                |     | 450  |      |
|                        |                  | see figure 3                                                                                   |                |                      |                |     |      |      |
|                        |                  | M,D,L                                                                                          | .,R <u>2</u> / | 9                    |                |     | 450  |      |
|                        |                  | $R_L = 300 \ \Omega, \ V_S = +3$                                                               | V              | 9                    | 02             |     | 250  |      |
|                        |                  | $V_{AH} = 15.0 \text{ V}, V_{AL} = 0$                                                          | ) V,           | 10,11                |                |     | 450  |      |
|                        |                  | see figure 3                                                                                   |                |                      |                |     |      |      |
|                        |                  | M,D,L                                                                                          | .,R <u>2</u> / | 9                    |                |     | 450  |      |

- $\underline{1}'$  V- = -15 V and V+ = +15 V. For device types 01 and 03,  $V_{AH}$  = +4 V and  $V_{AL}$  = 0.8 V and for device type 02,  $V_{AH}$  = +11 V and  $V_{AL}$  = 3.5 V.
- $\underline{2}$ / Devices supplied to this drawing will meet all levels M, D, L, and R of irradiation. However, these devices are only tested at the R level (see 1.5 herein). Pre and post irradiation values are identical unless otherwise specified in Table I. When performing post irradiation electrical measurements for all RHA levels,  $T_A = +25^{\circ}C$ .
- 3/ Tested initially and after any design changes which may affect these parameters.
- $\underline{4}$ / For device types 01 and 03,  $V_{AL} = 0$  V and  $V_{AH} = 4.0$  V and for device type 02,  $V_{AL} = 0$  V and  $V_{AH} = 15$  V.

| STANDARD             |  |  |  |  |
|----------------------|--|--|--|--|
| MICROCIRCUIT DRAWING |  |  |  |  |

| SIZE<br><b>A</b> |                         | 5962-95812 |
|------------------|-------------------------|------------|
|                  | REVISION LEVEL <b>B</b> | SHEET 8    |

| Case outlines   | C and X   | E and Y  |
|-----------------|-----------|----------|
| Device types    | 01 and 02 | 03       |
| Terminal number | Termina   | l symbol |
| 1               | NC        | D1       |
| 2               | S3        | NC       |
| 3               | D3        | D3       |
| 4               | D1        | S3       |
| 5               | S1        | S4       |
| 6               | IN1       | D4       |
| 7               | GND       | NC       |
| 8               | V-        | D2       |
| 9               | IN2       | S2       |
| 10              | S2        | IN2      |
| 11              | D2        | V+       |
| 12              | D4        | NC       |
| 13              | S4        | GND      |
| 14              | V+        | V-       |
| 15              |           | IN1      |
| 16              |           | S1       |

NC = No connections

FIGURE 1. Terminal connections.

| LOGIC | SWITCH 1 - 4 |
|-------|--------------|
| 0     | OFF          |
| 1     | ON           |

FIGURE 2. Truth table.

| STANDARD  MICROCIRCUIT DRAWING  DEFENSE SUPPLY CENTER COLUMBUS  COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> |                            | 5962-95812 |
|-------------------------------------------------------------------------------------------|------------------|----------------------------|------------|
|                                                                                           |                  | REVISION LEVEL<br><b>B</b> | SHEET 9    |

# SWITCHING TEST CIRCUIT





NOTE: For device types 01 and 03,  $V_{INH}$  = +4 V. For device type 02,  $V_{INH}$  = +15 V.

FIGURE 3. Timing diagram.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                            | 5962-95812 |
|-------------------------------------------------------------|------------------|----------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br><b>B</b> | SHEET 10   |

# 4. QUALITY ASSURANCE PROVISIONS

4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's (QM) plan, including screening (4.2), qualification (4.3), and conformance inspection (4.4). The modification in the QM plan shall not affect the form, fit, or function as described herein.

For device class T, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's (QM) plan, including screening, qualification, and conformance inspection. The performance envelope and reliability information shall be as specified in the manufacturer's QM plan.

For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.

4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. For device class T, screening shall be in accordance with the device manufacturer's Quality Management (QM) plan, and shall be conducted on all devices prior to qualification and technology conformance inspection.

#### 4.2.1 Additional criteria for device class M.

- a. Burn-in test, method 1015 of MIL-STD-883.
  - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
  - (2)  $T_A = +125^{\circ} C$ , minimum.
- b. Interim and final electrical test parameters shall be as specified in table IIA herein.

# 4.2.2 Additional criteria for device classes Q, T and V.

- a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883.
- b. Interim and final electrical test parameters shall be as specified in table IIA herein.
- Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B or as modified in the device manufacturer's Quality Management (QM) plan.
- 4.3 <u>Qualification inspection for device classes Q, T and V</u>. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Qualification inspection for device class T shall be in accordance with the device manufacturer's Quality Management (QM) plan. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 or as specified in the QM plan including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-PRF-38535 permits alternate in-line control testing. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). Technology conformance inspection for class T shall be in accordance with the device manufacturer's Quality Management (QM) plan.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                            | 5962-95812      |
|-------------------------------------------------------------|------------------|----------------------------|-----------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br><b>B</b> | SHEET <b>11</b> |

#### TABLE IIA. Electrical test requirements.

| Test requirements                                 | Subgroups<br>(in accordance with<br>MIL-STD-883, method<br>5005, table I) |                                | Subgroups<br>n accordance with<br>PRF-38535, table |                         |
|---------------------------------------------------|---------------------------------------------------------------------------|--------------------------------|----------------------------------------------------|-------------------------|
|                                                   | Device<br>class M                                                         | Device<br>class Q              | Device<br>class V                                  | Device<br>class T       |
| Interim electrical parameters (see 4.2)           | 1,9                                                                       | 1,9                            | 1,9                                                | As specified in QM plan |
| Final electrical parameters (see 4.2)             | 1,2,3,9, <u>1</u> /<br>10,11                                              | 1,2,3,9, <u>1</u> /<br>10,11   | 1,2,3, <u>1</u> / <u>2</u> /<br>9,10,11,∆          |                         |
| Group A test requirements (see 4.4)               | 1,2,3,4,9,10,11 <u>3</u> /                                                | 1,2,3,4,9, <u>3</u> /<br>10,11 | 1,2,3,4, <u>3</u> /<br>9,10,11                     |                         |
| Group C end-point electrical parameters (see 4.4) | 1,2,3,9,10,11                                                             | 1,2,3,9,10,11                  | 1,2,3,9, <u>2</u> /<br>10,11                       |                         |
| Group D end-point electrical parameters (see 4.4) | 1,9                                                                       | 1,9                            | 1,9                                                |                         |
| Group E end-point electrical parameters (see 4.4) | 1,9                                                                       | 1,9                            | 1,9                                                |                         |

- 1/ PDA applies to subgroup 1. For class V to subgroups 1, 9, and  $\Delta$ .
- 2/ Delta limits (see table IIB) shall be required and the delta values shall be computed with reference to the zero hour electrical parameters (see table I).
- 3/ Subgroup 4, if not tested, shall be guaranteed to the limits specified in table I.

# 4.4.1 Group A inspection.

- a. Tests shall be as specified in table IIA herein.
- b. Subgroups 5, 6, 7, and 8 in table I, method 5005 of MIL-STD-883 shall be omitted.
- c. Subgroup 4 (C<sub>C1</sub>, C<sub>C2</sub>, C<sub>OS</sub>, and C<sub>IS</sub> measurements) should be measured only for initial qualification and after any process or design changes which may affect input or output capacitance.
- 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
  - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
  - b.  $T_A = +125^{\circ} C$ , minimum.
  - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                            | 5962-95812      |
|-------------------------------------------------------------|------------------|----------------------------|-----------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br><b>B</b> | SHEET <b>12</b> |

TABLE IIB. Burn-in delta parameters and group C delta parameters (+25°C).

| Parameters                                    | Symbol               | Conditions                                                                                                   | Device type | Delta limits |
|-----------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------|-------------|--------------|
| Switch on resistance                          | +R <sub>DS</sub>     | $V_D = 10 \text{ V}, I_S = -10 \text{ mA}$<br>S1/S2/S3/S4                                                    | All         | ±5 Ω         |
|                                               | -R <sub>DS</sub>     | $V_D = -10 \text{ V}, I_S = 10 \text{ mA}$<br>S1/S2/S3/S4                                                    | All         | ±5 Ω         |
| Leakage current into the source terminal of   | +I <sub>S(OFF)</sub> | V <sub>S</sub> = +14 V, V <sub>D</sub> = -14 V<br>S1/S2/S3/S4                                                | All         | ±2 nA        |
| an "OFF" switch                               | -I <sub>S(OFF)</sub> | $V_S = -14 \text{ V}, V_D = +14 \text{ V}$<br>S1/S2/S3/S4                                                    | All         | ±2 nA        |
| Leakage current into the drain terminal of an | +I <sub>D(OFF)</sub> | V <sub>S</sub> = -14 V, V <sub>D</sub> = +14 V<br>S1/S2/S3/S4                                                | All         | ±2 nA        |
| "OFF" switch                                  | -I <sub>D(OFF)</sub> | V <sub>S</sub> = +14 V, V <sub>D</sub> = -14 V<br>S1/S2/S3/S4                                                | All         | ±2 nA        |
| Leakage current from an "ON" driver into the  | +I <sub>D(ON)</sub>  | $V_S = V_D = +14 V$<br>S1/S2/S3/S4                                                                           | All         | ±2 nA        |
| switch (drain and source)                     | -I <sub>D(ON)</sub>  | V <sub>S</sub> = V <sub>D</sub> = -14 V<br>S1/S2/S3/S4                                                       | All         | ±2 nA        |
| Low level input                               | I <sub>AL</sub>      | All channels V <sub>A</sub> = 0.8 V                                                                          | 01,03       | ±100 nA      |
| address current                               |                      | All Channels V <sub>A</sub> = 3.5 V                                                                          | 02          | ±100 nA      |
| High level input                              | I <sub>AH</sub>      | All channels V <sub>A</sub> = 4.0 V                                                                          | 01,03       | ±100 nA      |
| address current                               |                      | All channels V <sub>A</sub> = 11 V                                                                           | 02          | ±100 nA      |
| Positive supply                               | l+                   | All channels V <sub>A</sub> = 0.8 V                                                                          | 01,03       | ±1 μA        |
| current                                       |                      | $V_{A1} = 0 \text{ V}, V_{A2} = 4.0 \text{ V} \text{ and}$<br>$V_{A1} = 4.0 \text{ V}, V_{A2} = 0 \text{ V}$ | 01,03       | ±0.1 mA      |
|                                               |                      | All channels $V_A = 0 V$                                                                                     | 02          | ±1 μA        |
|                                               |                      | All channels V <sub>A</sub> = 15 V                                                                           | 02          | ±1 μA        |
| Negative supply                               | I-                   | All channels V <sub>A</sub> = 0.8 V                                                                          | 01,03       | ±1 μA        |
| current                                       |                      | $V_{A1} = 0 \text{ V}, V_{A2} = 4.0 \text{ V} \text{ and}$<br>$V_{A1} = 4.0 \text{ V}, V_{A2} = 0 \text{ V}$ | 01,03       | ±1 μA        |
|                                               |                      | All channels V <sub>A</sub> = 0 V                                                                            | 02          | ±1 μA        |
|                                               |                      | All channels V <sub>A</sub> = 15 V                                                                           | 02          | ±1 μA        |

TABLE III. Irradiation test connections - Device types 01 and 03. ( $T_A = +25^{\circ}C \pm 5\%$ )

| Test      | Open | Ground                | V <sub>1</sub> | $V_2$ | $V_3$ |
|-----------|------|-----------------------|----------------|-------|-------|
| Radiation | 1    | 2,3,4,5,7, <u>1</u> / | 14             | 8     | 6,9   |
| exposure  |      | 10,11,12,13           |                |       |       |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                            | 5962-95812 |
|-------------------------------------------------------------|------------------|----------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br><b>B</b> | SHEET 13   |

 $<sup>\</sup>underline{1}/$  Except for pin 7, all pins to GND have a series resistor (R<sub>S</sub>) = 10 k $\Omega$  ±5%, ¼ W.  $\underline{2}/$  V<sub>1</sub> = +15 V ±10%, V<sub>2</sub> = -15 V ±10%, and V<sub>3</sub> = +5 V ±10%.  $\underline{3}/$  Device type 03 is packaged and bonded out to device type 01 configuration.

TABLE III. <u>Irradiation test connections</u> - Device type 02. (T<sub>A</sub> = +25°C ±5 %)

| Test      | Open | Ground                | V <sub>1</sub> | $V_2$ | V <sub>3</sub> |
|-----------|------|-----------------------|----------------|-------|----------------|
| Radiation | 1    | 2,3,4,5,7, <u>1</u> / | 14             | 8     | 6,9            |
| exposure  |      | 10,11,12,13           |                |       |                |

- 1/ Except for pin 7, all pins to GND have a series resistor (R<sub>S</sub>) = 10 k $\Omega$  ±5%, 1/4 W.
- 2/  $V_1 = +15 \text{ V} \pm 10\%$ ,  $V_2 = -15 \text{ V} \pm 10\%$ , and  $V_3 = +12 \text{ V} \pm 10\%$ .
- 4.4.2.2 Additional criteria for device classes Q, T and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
  - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes M, Q and V shall be as specified in MIL-PRF-38535 and the end-point electrical parameters shall be as specified in table IIA herein. For device class T, the RHA requirements shall be in accordance with the Class T Radiation Requirements of MIL-PRF-38535. The end-point electrical parameters for class T devices shall be as specified in Table I, Group A subgroups, or as modified in the QM plan.
- 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883 method 1019 condition A and as specified herein. For device class T, the total dose requirements shall be in accordance with the class T radiation requirements of MIL-PRF-38535 (see 1.5 herein).
- 4.4.4.1.1 <u>Accelerated aging test</u>. Accelerated aging tests shall be performed on all devices requiring a RHA level greater than 5k rads(Si). The post-anneal end-point electrical parameter limits shall be as specified in table I herein and shall be the pre-irradiation end-point electrical parameter limit at  $25^{\circ}C$   $\pm 5^{\circ}C$ . Testing shall be performed at initial qualification and after any design or process changes which may affect the RHA response of the device.
- 4.4.4.2 <u>Dose rate induced latchup testing</u>. Dose rate induced latchup testing shall be performed in accordance with test method 1020 of MIL-STD-883 and as specified herein (see 1.5 herein). Tests shall be performed on devices, SEC, or approved test structures at technology qualification and after any design or process changes which may effect the RHA capability of the process.
- 4.4.4.3 <u>Dose rate upset testing</u>. Dose rate upset testing shall be performed in accordance with test method 1021 of MIL-STD-883 and herein (see 1.5 herein).
  - a. Transient dose rate upset testing shall be performed at initial qualification and after any design or process changes which may effect the RHA performance of the devices. Test 10 devices with 0 defects unless otherwise specified.
  - b. Transient dose rate upset testing for class Q, T, and V devices shall be performed as specified by a TRB approved radiation hardness assurance plan and MIL-I-38535.
- 4.4.4.4 <u>Dose rate burnout</u>. When required by the customer, test shall be performed on devices, SEC, or approved test structures at technology qualifications and after any design or process changes which may effect the RHA capability of the process. Dose rate burnout shall be performed in accordance with test method 1023 of MIL-STD-883 and as specified herein.

# STANDARD MICROCIRCUIT DRAWING

| SIZE<br><b>A</b> |                         | 5962-95812      |
|------------------|-------------------------|-----------------|
|                  | REVISION LEVEL <b>B</b> | SHEET <b>14</b> |

#### 5. PACKAGING

5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q, T and V or MIL-PRF-38535, appendix A for device class M.

#### 6. NOTES

- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing.
  - 6.1.2 Substitutability. Device class Q devices will replace device class M devices.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center Columbus when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0525.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614) 692-0674.
- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.
  - 6.6 Sources of supply.
- 6.6.1 <u>Sources of supply for device classes Q, T and V</u>. Sources of supply for device classes Q, T and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing.
- 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

| STANDARD             |
|----------------------|
| MICROCIRCUIT DRAWING |

| SIZE<br><b>A</b> |                            | 5962-95812 |
|------------------|----------------------------|------------|
|                  | REVISION LEVEL<br><b>B</b> | SHEET 15   |

#### 10. SCOPE

10.1 <u>Scope</u>. This appendix establishes minimum requirements for microcircuit die to be supplied under the Qualified Manufacturers List (QML) Program. QML microcircuit die meeting the requirements of MIL-PRF-38535 and the manufacturers approved QML plan for use in monolithic microcircuits, multichip modules (MCMs), hybrids, electronic modules, or devices using chip and wire designs in accordance with MIL-PRF-38534 are specified herein. Two product assurance classes consisting of military high reliability (device class Q) and space application (device Class V) are reflected in the Part or Identification Number (PIN). When available a choice of Radiation Hardiness Assurance (RHA) levels are reflected in the PIN.

10.2 PIN. The PIN is as shown in the following example:



10.2.1 RHA designator. Device classes Q and V RHA identified die shall meet the MIL-PRF-38535 specified RHA levels. A dash (-) indicates a non-RHA die.

10.2.2 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows:

| Device type | Generic number | Circuit function                            |
|-------------|----------------|---------------------------------------------|
| 01          | HS-302RH       | Radiation hardened DI dual DPST CMOS switch |

10.2.3 Device class designator.

Device class

Device requirements documentation

Q or V

Certification and qualification to the die requirements of MIL-PRF-38535

| STANDARD             |
|----------------------|
| MICROCIRCUIT DRAWING |

| SIZE<br><b>A</b> |                            | 5962-95812 |
|------------------|----------------------------|------------|
|                  | REVISION LEVEL<br><b>B</b> | SHEET 16   |

10.2.4. <u>Die Details</u>. The die details designation shall be a unique letter which designates the die's physical dimensions, bonding pad location(s) and related electrical function(s), interface materials, and other assembly related information, for each product and variant supplied to this appendix.

10.2.4.1 Die physical dimensions.

Die type Figure number

01 A-1

10.2.4.2. Die bonding pad locations and electrical functions.

Die type Figure number

01 A-1

10.2.4.3. Interface materials.

Die type Figure number

01 A-1

10.2.4.4. Assembly related information.

Die type Figure number

01 A-1

- 10.3. Absolute maximum ratings. See paragraph 1.3 within the body of this drawing for details.
- 10.4 Recommended operating conditions. See paragraph 1.5 within the body of this drawing for details.
- 20. APPLICABLE DOCUMENTS.
- 20.1 <u>Government specifications, standards, and handbooks</u>. Unless otherwise specified, the following specification, standard, and handbook of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein.

# **SPECIFICATION**

DEPARTMENT OF DEFENSE

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

**STANDARDS** 

DEPARTMENT OF DEFENSE

MIL-STD-883 - Test Method Standard Microcircuits.

| STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> |                         | 5962-95812      |
|----------------------------------------------------------------------------------------|------------------|-------------------------|-----------------|
|                                                                                        |                  | REVISION LEVEL <b>B</b> | SHEET <b>17</b> |

#### **HANDBOOK**

#### DEPARTMENT OF DEFENSE

MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's).

(Copies of the specification, standard, and handbook required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity).

20.2. <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence.

#### 30. REQUIREMENTS

- 30.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not effect the form, fit or function as described herein.
- 30.2 <u>Design, construction and physical dimensions</u>. The design, construction and physical dimensions shall be as specified in MIL-PRF-38535 and the manufacturer's QM plan, for device classes Q and V and herein.
  - 30.2.1 Die physical dimensions. The die physical dimensions shall be as specified in 10.2.4.1 and on figure A-1.
- 30.2.2 <u>Die bonding pad locations and electrical functions</u>. The die bonding pad locations and electrical functions shall be as specified in 10.2.4.2 and on figure A-1.
  - 30.2.3 Interface materials. The interface materials for the die shall be as specified in 10.2.4.3 and on figure A-1.
  - 30.2.4 Assembly related information. The assembly related information shall be as specified in 10.2.4.4 and figure A-1.
  - 30.2.5 Truth table(s). The truth table(s) shall be as defined within paragraph 3.2.3. of the body of this document.
- 30.2.6 <u>Radiation exposure circuit</u>. The radiation exposure circuit shall be as defined within paragraph 3.2.4. of the body of this document.
- 30.3 <u>Electrical performance characteristics and post-irradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and post-irradiation parameter limits are as specified in table I of the body of this document.
- 30.4 <u>Electrical test requirements</u>. The wafer probe test requirements shall include functional and parametric testing sufficient to make the packaged die capable of meeting the electrical performance requirements in table I.
- 30.5 <u>Marking</u>. As a minimum, each unique lot of die, loaded in single or multiple stack of carriers, for shipment to a customer, shall be identified with the wafer lot number, the certification mark, the manufacturer's identification and the PIN listed in 10.2 herein. The certification mark shall be a "QML" or "Q" as required by MIL-PRF-38535.

| STANDARD             |  |  |
|----------------------|--|--|
| MICROCIRCUIT DRAWING |  |  |

| SIZE<br><b>A</b> |                         | 5962-95812 |
|------------------|-------------------------|------------|
|                  | REVISION LEVEL <b>B</b> | SHEET 18   |

- 30.6 <u>Certification of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 60.4 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this appendix shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and the requirements herein.
- 30.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 shall be provided with each lot of microcircuit die delivered to this drawing.

#### 40. QUALITY ASSURANCE PROVISIONS

- 40.1 <u>Sampling and inspection</u>. For device classes Q and V, die sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modifications in the QM plan shall not effect the form, fit or function as described herein.
- 40.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and as defined in the manufacturer's QM plan. As a minimum it shall consist of:
  - a) Wafer lot acceptance for Class V product using the criteria defined within MIL-STD-883 test method 5007.
  - b) 100% wafer probe (see paragraph 30.4).
  - c) 100% internal visual inspection to the applicable class Q or V criteria defined within MIL-STD-883 test method 2010 or the alternate procedures allowed within MIL-STD-883 test method 5004.

# 40.3 Conformance inspection.

40.3.1 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be identified as radiation assured (see 30.5 herein). RHA levels for device classes Q and V shall be as specified in MIL-PRF-38535. End point electrical testing of packaged die shall be as specified in table IIA herein. Group E tests and conditions are as specified within paragraphs 4.4.4.1, 4.4.4.2, 4.4.4.3, and 4.4.4.4.

#### 50. DIE CARRIER

50.1 <u>Die carrier requirements</u>. The requirements for the die carrier shall be accordance with the manufacturer's QM plan or as specified in the purchase order by the acquiring activity. The die carrier shall provide adequate physical, mechanical and electrostatic protection.

# 60 NOTES

- 60.1 <u>Intended use</u>. Microcircuit die conforming to this drawing are intended for use in microcircuits built in accordance with MIL-PRF-38535 or MIL-PRF-38534 for government microcircuit applications (original equipment), design applications and logistics purposes.
- 60.2 Comments. Comments on this appendix should be directed to DSCC-VA, Columbus, Ohio, 43216-5000 or telephone (614)-692-0536.
- 60.3 <u>Abbreviations, symbols and definitions</u>. The abbreviations, symbols, and definitions used herein are defined within MIL-PRF-38535 and MIL-STD-1331.
- 60.4 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed within QML-38535 have submitted a certificate of compliance (see 30.6 herein) to DSCC-VA and have agreed to this drawing.

# STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 SIZE A 5962-95812 REVISION LEVEL B 19

Die bonding pad locations and electrical functions



NOTE: Pad numbers reflect terminal numbers when placed in case outlines C and X (see figure 1).

Die physical dimensions.

Die size: 2130 microns x 1930 microns.

Die thickness:  $11 \pm 1$  mils.

Interface materials.

Top metallization: Al 10.0 kÅ ~ 15.0 kÅ

Backside metallization: Gold

Glassivation.

Type: Phosphorus doped Si02 Thickness: 6.4 kÅ ~ 9.6 kÅ

Substrate: DI (dielectric isolation)

Assembly related information.
Substrate potential: Unbiased
Special assembly instructions: None

| STANDARD                     |  |  |
|------------------------------|--|--|
| MICROCIRCUIT DRAWING         |  |  |
| EENOE OUDDLY OFNIED OOLUMBUO |  |  |

| SIZE<br><b>A</b> |                         | 5962-95812 |
|------------------|-------------------------|------------|
|                  | REVISION LEVEL <b>B</b> | SHEET 20   |

# STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 98-12-03

Approved sources of supply for SMD 5962-95812 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535.

| Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / |
|----------------------------------------------------|--------------------------|-------------------------------------|
| 5962R9581201QCC                                    | 34371                    | HS1-302RH-8                         |
| 5962R9581201QXC                                    | 34371                    | HS9-302RH-8                         |
| 5962R9581201TCC                                    | 34371                    | HS1-302RH-T                         |
| 5962R9581201TXC                                    | 34371                    | HS9-302RH-T                         |
| 5962R9581201VCC                                    | 34371                    | HS1-302RH-Q                         |
| 5962R9581201VXC                                    | 34371                    | HS9-302RH-Q                         |
| 5962R9581201V9A                                    | 34371                    | HS0-302RH-Q                         |
| 5962R9581202VCC                                    | <u>3</u> /               | HS1-306RH-Q                         |
| 5962R9581202VXC                                    | <u>3</u> /               | HS9-306RH-Q                         |
| 5962R9581203VEC                                    | <u>3</u> /               | HS1-384RH-Q                         |
| 5962R9581203VYC                                    | <u>3</u> /               | HS9-384RH-Q                         |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from approved source of supply.

Vendor CAGE <u>number</u> Vendor name and address

34371

Harris Semiconductor P.O. Box 883 Melbourne, FL 32902-0883

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.