|     | REVISIONS                                                                                         | ı               | Ī                 |
|-----|---------------------------------------------------------------------------------------------------|-----------------|-------------------|
| LTR | DESCRIPTION                                                                                       | DATE (YR-MO-DA) | APPROVED          |
| А   | Corrected waveform labeling error on sheet 13. Updated boilerplate. glg.                          | 97-09-18        | Raymond Monnin    |
| В   | Updated document to current requirements, and updated contact information and agency address. ksr | 09-07-05        | Charles F. Saffle |
| С   | Update drawing to meet current MIL-PRF-38535 requirements.<br>Removed class M references. – glg   | 17-04-24        | Charles Saffle    |



|                                |        |       |    |            |        |                 |        |       |        | SHE                                               | ET     |           | 1     | OF     | 19  |         |          |         |         |         |
|--------------------------------|--------|-------|----|------------|--------|-----------------|--------|-------|--------|---------------------------------------------------|--------|-----------|-------|--------|-----|---------|----------|---------|---------|---------|
|                                |        |       |    |            |        | (               |        |       |        |                                                   | 4      | 6         | 726   | 3      |     | 59      | 62-      | 958     | 23      |         |
| AMS                            | SC N/A | 4     |    | REV        | ISION  | LEVE            | L      |       |        | SI                                                | ZE     | CAG       | GE CC | DE     |     | FO      | <u> </u> | 050     | 22      |         |
| DEPAR<br>AND AGEN<br>DEPARTMEN | CIES   | OF TH |    | DRA        | WING   | 96-0            |        | L DAT | E      | HARDENED, 8K X 8 STATIC RAM<br>MONOLITHIC SILICON |        |           |       | М,     |     |         |          |         |         |         |
| THIS DF<br>AVAI<br>FOR US      | ILABL  | E     |    |            |        | ED BY<br>A. Fry |        |       |        |                                                   |        | OC<br>AL, |       |        | ,   |         |          | ,       | TIC     | )N      |
| MICRO<br>Dra                   | _      |       |    | J          | eff Bo | wling           |        |       |        |                                                   |        |           |       |        |     |         |          |         |         |         |
| STAN                           |        |       |    |            | CKED   |                 |        |       |        |                                                   |        |           |       |        |     | 0 432   |          |         |         |         |
| 1 10110 14/7                   |        |       |    |            | eff Bo |                 |        |       |        |                                                   |        | D         | LA L  | AND    | AND | MAF     | RITIM    | ΙE      |         |         |
| PMIC N/A                       |        |       |    | 0          | PARE   | D BY            | '      |       | 3      | 7                                                 | 3      | 0         | '     | 0      | 3   | 10      |          | 12      | 13      | 17      |
| REV STATUS<br>OF SHEETS        | 5      |       |    | RE\<br>SHE |        |                 | C<br>1 | C 2   | C<br>3 | C<br>4                                            | C<br>5 | C<br>6    | 7     | C<br>8 | 9   | C<br>10 | C<br>11  | C<br>12 | C<br>13 | C<br>14 |
| SHEET                          | 15     | 16    | 17 | 18 19      |        |                 |        |       |        |                                                   |        |           |       |        |     |         |          |         |         |         |
| REV                            | С      | С     | С  | С          | С      |                 |        |       |        |                                                   |        |           |       |        |     |         |          |         |         |         |
| SHEET                          |        |       |    |            |        |                 |        |       |        |                                                   |        |           |       |        |     |         |          |         |         |         |
| REV                            |        |       |    |            |        |                 |        |       |        |                                                   |        |           |       |        |     |         |          |         |         |         |

### 1. SCOPE

- 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device class Q) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN.
  - 1.2 PIN. The PIN is as shown in the following example:



- 1.2.1 <u>RHA designator</u>. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 Device type(s). The device type(s) identify the circuit function as follows:

| Device type | Generic number 1/ | Circuit function                        | Access time |
|-------------|-------------------|-----------------------------------------|-------------|
| 01          | 65647RH           | 8K X 8 Radiation hardened CMOS/SOS SRAM | 50 ns       |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows:

Device class

Device requirements documentation

Q or V

Certification and qualification to MIL-PRF-38535

1.2.4 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style        |
|----------------|------------------------|------------------|----------------------|
| Χ              | CDIP2-T28              | 28               | Dual-in-line package |
| Υ              | CDFP3-F28              | 28               | Flat pack            |

1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V.

1/ Generic numbers are listed on the Standard Microcircuit Drawing Source Approval Bulletin at the end of this document and will also be listed in QML-38535 and MIL-HDBK-103 (see 6.6 herein).

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95823 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 2    |

1.3 Absolute maximum ratings. 2/ Case X...... 1.11 W <u>3</u>/ Case Y...... 0.94 W 3/ Lead temperature (soldering, 10 seconds maximum) ...... +300°C Thermal resistance, junction-to-case ( $\theta_{JC}$ ): Case X...... 8.0°C/W Case Y...... 7.4°C/W Thermal resistance, junction-to-ambient ( $\theta_{JA}$ ): Case Y...... 53.4°C/W 1.4 Recommended operating conditions. Supply voltage (V<sub>DD</sub>) ..... +4.5 V dc to +5.5 V dc Ground voltage (GND) ..... 0.0 V dc 1.5 Radiation features. Radiation features: threshold (LET) with no upsets / ..... > 100 MeV/(cm²/mg) 4/ 

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

#### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

### **DEPARTMENT OF DEFENSE STANDARDS**

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

#### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings.

WILL TIDDIC 700 Standard Wildroom Git Drawings.

(Copies of these documents are available online at <a href="http://quicksearch.dla.mil/">http://quicksearch.dla.mil/</a> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

<sup>5/</sup> Single event upset error rates are obtained using Adams 10% worst case environment under worst case conditions.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95823 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 3    |

<sup>2/</sup> Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.

 $<sup>\</sup>underline{3}$ / If device power exceeds package dissipation capability, provide heat sinking or derate linearly (the derating is based on  $\theta_{JA}$ ) at the following rate: case outline X - - - 22.2 mW/°C, case outline Y - - - 18.7 mW/°C.

<sup>4/</sup> Guaranteed by process or design, but not tested.

2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation.

AMERICAN SOCIETY FOR TESTING AND MATERIALS (ASTM)

ASTM Standard F1192 - Standard Guide for the Measurement of Single Event Phenomena from Heavy Ion Irradiation of Semiconductor Devices.

(Applications for copies of ASTM publications should be addressed to: ASTM International, PO Box C700, 100 Barr Harbor Drive, West Conshohocken, PA 19428-2959, http://www.astm.org.)

JEDEC - SOLID STATE TECHNOLOGY ASSOCIATION (JEDEC)

JESD78 - IC Latch-Up Test.

(Copies of this document are available online at <a href="http://www.jedec.org">http://www.jedec.org</a> or from JEDEC – Solid State Technology Association, 3103 North 10th Street, Suite 247, Arlington, VA 22201).

2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form. fit, or function as described herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V.
  - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein.
  - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Truth table(s). The truth table shall be as specified on figure 2.
- 3.2.4 <u>Radiation exposure circuit</u>. The radiation exposure circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing and acquiring activity upon request.
- 3.2.5 <u>Functional tests</u>. Functional tests used to test this device shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing or acquiring activity upon request. For device classes Q and V alternate test patterns shall be under the control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the preparing or acquiring activity upon request.
- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535.
- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535.

| STANDARD MICROCIRCUIT DRAWING                      | SIZE<br><b>A</b> |                     | 5962-95823 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 4    |

- 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 shall be provided with each lot of microcircuits delivered to this drawing.

#### 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.
- 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection.
  - 4.2.1 Additional criteria for device classes Q and V.
    - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with
      - MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - Interim and final electrical test parameters shall be as specified in table IIA herein.
    - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.
- 4.3 <u>Qualification inspection for device classes Q and V</u>. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified.
  - 4.4.1 Group A inspection.
    - a. Tests shall be as specified in table IIA herein.
    - b. Subgroups 5 and 6 of table I of method 5005 of MIL-STD-883 shall be omitted.
    - c. Subgroup 4 (C<sub>IN</sub> and C<sub>I/O</sub> measurements) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency equal or less than 1 MHz. Sample size is 5 devices with no failures, and all input and output terminals tested.
    - d. For device classes Q and V, subgroups 7, 8A, and 8B shall include verifying the functionality of the device.
  - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.2.1 <u>Additional criteria for device classes Q and V</u>. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95823 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 5    |

TABLE I. <u>Electrical performance characteristics</u>.

| Test                      | Symbol          | Conditions<br>-55°C ≤ T <sub>C</sub> ≤ +125                                           | 5°C   | Group A subgroups | Device<br>type | Limit                | s <u>1</u> / | Unit     |  |
|---------------------------|-----------------|---------------------------------------------------------------------------------------|-------|-------------------|----------------|----------------------|--------------|----------|--|
|                           |                 | 4.5 V ≤ V <sub>DD</sub> ≤ 5.5<br>unless otherwise spe                                 | 5 V   | Subgroups         | туре           | Min                  | Max          |          |  |
| High level output         | Vон             | V <sub>DD</sub> = 4.5 V, I <sub>OH</sub> = -5.0 r                                     | mA    | 1, 2, 3           | 01             | V <sub>DD</sub> -0.4 |              | V        |  |
| voltage                   |                 | $V_{IN} = GND \text{ or } V_{DD}$                                                     | M - F | 1 <u>2</u> /      |                | <u>3</u> /           |              | ·        |  |
| Low level output          | VOL             | V <sub>DD</sub> = 4.5 V, I <sub>OL</sub> = 8 mA                                       |       | 1, 2, 3           | 01             |                      | 0.4          |          |  |
| voltage                   |                 | $V_{IN} = GND \text{ or } V_{DD}$                                                     | M - F | 1 <u>2</u> /      |                |                      | <u>3</u> /   | V        |  |
| Input leakage current     | I <sub>IN</sub> | V <sub>DD</sub> = 5.5 V                                                               |       | 1, 2, 3           | 01             | -1                   | 1            | μA       |  |
| current                   |                 | $V_{IN} = GND \text{ or } V_{DD}$                                                     | M - F | 1 <u>2</u> /      |                | <u>3</u> /           | <u>3</u> /   | <b>F</b> |  |
| High impedance            |                 | V <sub>DD</sub> = 5.5 V                                                               |       | 1, 3              |                | -10                  | 10           |          |  |
| output leakage<br>current | loz             | V <sub>IN</sub> = V <sub>OUT</sub> = GND or V <sub>I</sub>                            | DD    | <u>4</u> /        | 01             | -30                  | 30           | μA       |  |
|                           |                 | $\overline{E}_1 = V_{DD}$ , $E_2 = GND$                                               | _     | 2                 |                | -60                  | 60           |          |  |
|                           |                 |                                                                                       | M - F | 1 <u>2</u> /      |                | -60                  | 60           |          |  |
| Operating supply          |                 | V <sub>DD</sub> = 5.5 V, f = 2 MHz                                                    |       | 1                 |                |                      | 95           |          |  |
| current <u>5</u> /        | IDDOP           | $V_{IN} = GND \text{ or } V_{DD}$<br>$E_1 = GND, E_2 = V_{DD}$                        |       | 2                 | 01             |                      | 85           | mA       |  |
|                           |                 | OUT = 0 mA                                                                            |       | 3                 |                |                      | 110          |          |  |
|                           |                 |                                                                                       | M - F | 1 <u>2</u> /      |                |                      | 110          |          |  |
| Standby supply            |                 | V <sub>DD</sub> = 5.5V, I <sub>OUT</sub> = 0 m/                                       | A     | 1, 3              |                |                      | 500          | μΑ       |  |
| current <u>6</u> /        | IDDSB           | $V_{IN} = GND \text{ or } V_{DD}$<br>$\overline{E}_1 = V_{DD}, E_2 = GND$             |       | <u>4</u> /        | 01             | 4                    |              |          |  |
|                           |                 | -1 - VDD , L2 - GND                                                                   |       | 2                 |                |                      | 10           | mA       |  |
|                           |                 |                                                                                       | M - F | 1 <u>2</u> /      |                |                      | 10           |          |  |
| Enable supply             |                 | V <sub>DD</sub> = 5.5 V, I <sub>OUT</sub> = 0 m                                       | ıA    | 1                 |                |                      | 90           |          |  |
| current <u>5</u> /        | IDDEN           | V <sub>IN</sub> = GND or V <sub>DD</sub>                                              |       | 2                 | 01             |                      | 81           | mA       |  |
|                           |                 | $\overline{E}_1 = V_{DD}$ , $E_2 = GND$                                               | M - F | 3                 |                |                      | 105          |          |  |
|                           |                 |                                                                                       |       | 1 <u>2</u> /      |                |                      | 105          |          |  |
| Data retention<br>current |                 | $V_{DD} = 2.0 \text{ V, } I_{OUT} = 0 \text{ m}$<br>$V_{IN} = GND \text{ or } V_{DD}$ | Α     | 1, 3              |                |                      | 100          | μA       |  |
|                           | IDDDR           | $E_1 = V_{DD}$ , $E_2 = GND$                                                          |       | <u>4</u> /        | 01             |                      | 4            | mA       |  |
|                           |                 |                                                                                       | M - F | 1 <u>2</u> /      | 1              |                      | 6            |          |  |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95823 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 6    |

TABLE I. <u>Electrical performance characteristics</u> - continued.

| Test                                  | Symbol                                   | Conditions<br>-55°C ≤ T <sub>C</sub> ≤ +125°C                                 |            | Group A subgroups | Device<br>type | Limit      | ts <u>1</u> / | Unit |
|---------------------------------------|------------------------------------------|-------------------------------------------------------------------------------|------------|-------------------|----------------|------------|---------------|------|
|                                       |                                          | 4.5 V ≤ V <sub>DD</sub> ≤ 5.5<br>unless otherwise spe                         | V          | cubg.cupc         | .500           | Min        | Max           |      |
| Input capacitance <u>7</u> /          | C <sub>IN</sub>                          | V <sub>DD</sub> = open, f = 1.0 MHz,<br>see 4.4.1c                            |            | 4                 | 01             |            | 12            | pF   |
| I/O capacitance <u>7</u> /            | C <sub>I/O</sub>                         | V <sub>DD</sub> = open, f = 1.0 MHz,<br>see 4.4.1c                            |            | 4                 | 01             |            | 12            | pF   |
| Functional tests                      | FT                                       | see 4.4.1d, V <sub>DD</sub> = 4.5 V and 5.5 V,<br>f = 1 MHz,                  |            | 7,8A,8B           | 01             |            |               |      |
|                                       |                                          | $V_{IN} = GND \text{ or } V_{DD}$                                             | M - F      | 7 <u>2</u> /      |                | <u>3</u> / |               |      |
| Noise immunity functional test        | FN                                       | V <sub>DD</sub> = 4.5 V, f = 1 MHz,<br>V <sub>IH</sub> = 0.8V <sub>DD</sub> , |            |                   | 01             |            |               |      |
|                                       |                                          | $V_{IL} = 0.2V_{DD}$                                                          | IVI - I    | 7 <u>2</u> /      |                | <u>3</u> / |               |      |
| Read cycle 7/                         | †AVAX                                    | see figure 3, V <sub>DD</sub> = 4.5 V<br>5.5 V <u>8</u> /                     | and        | 9,10,11           | 01             | 50         |               | ns   |
| Address access time                   | tAVQV                                    | see figure 3, V <sub>DD</sub> = 4.5 V                                         | <u>8</u> / | 9,10,11           | 01             |            | 50            | ns   |
|                                       |                                          |                                                                               | M - F      | 9 <u>2</u> /      |                |            | <u>3</u> /    | 113  |
| Output hold from address 7/           | tAXQX                                    | see figure 3, V <sub>DD</sub> = 4.5 V<br>5.5 V <u>8</u> /                     | and        | 9,10,11           | 01             | 0          |               | ns   |
| Chip enable access                    | t <sub>E1LQV</sub>                       | see figure 3, V <sub>DD</sub> = 4.5 V                                         | <u>8</u> / | 9,10,11           | 01             |            | 50            | ns   |
| time                                  | t <sub>E2HQV</sub>                       |                                                                               | M - F      | 9 <u>2</u> /      |                |            | <u>3</u> /    |      |
| Chip enable to output active 7/       | tE1LQX<br>tE2HQX                         | see figure 3, V <sub>DD</sub> = 4.5 V<br>5.5 V <u>8</u> /                     | and        | 9,10,11           | 01             | 0          |               | ns   |
| Chip enable to output in high-Z 7/    | <sup>t</sup> E1LQX<br><sup>t</sup> E2HQX |                                                                               |            | 9,10,11           | 01             |            | 15            | ns   |
| Output enable                         | tGLQV                                    | see figure 3, V <sub>DD</sub> = 4.5 V                                         | <u>8</u> / | 9,10,11           | 01             |            | 15            | ns   |
| access time                           |                                          |                                                                               | M - F      | 9 <u>2</u> /      |                |            | <u>3</u> /    | 115  |
| Output disable to output in high Z 7/ | <sup>t</sup> GHQZ                        | see figure 3, V <sub>DD</sub> = 4.5 V<br>5.5 V <u>8</u> /                     | and        | 9,10,11           | 01             |            | 15            | ns   |
| Output enable to output active 7/     | <sup>t</sup> GLQX                        |                                                                               |            | 9,10,11           | 01             | 0          |               | ns   |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95823 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 7    |

TABLE I. <u>Electrical performance characteristics</u> - continued.

| Test                                  | Symbol                                   | Conditions $-55^{\circ}C \le T_{C} \le +125^{\circ}C$         | Group A subgroups | Device<br>type | Limits     | s <u>1</u> / | Unit |
|---------------------------------------|------------------------------------------|---------------------------------------------------------------|-------------------|----------------|------------|--------------|------|
|                                       |                                          | 4.5 V ≤ V <sub>DD</sub> ≤ 5.5 V<br>unless otherwise specified | 3.3.9             | 3,12           | Min        | Max          |      |
| Write cycle 7/                        | tAVAX                                    | see figure 3, V <sub>DD</sub> = 4.5 V <u>8</u> /              | 9,10,11           | 01             | 50         |              | ns   |
| Address setup time                    | t <sub>AVE1L</sub>                       |                                                               | 9,10,11           | 01             | 5          |              |      |
|                                       | <sup>t</sup> AVE2H<br><sup>t</sup> AVWL  | M - F                                                         | 9 <u>2</u> /      |                | <u>3</u> / |              | ns   |
| Write enable pulse                    | tWLWH                                    | see figure 3, V <sub>DD</sub> = 4.5 <u>V</u> <u>8</u> /       | 9,10,11           | 01             | 25         |              | ns   |
| width                                 |                                          | M - F                                                         | 9 <u>2</u> /      |                | <u>3</u> / |              | 115  |
| Write recovery time                   | tWHAX                                    | see figure 3, V <sub>DD</sub> = 4.5 <u>V 8</u> /              | 9,10,11           | 01             | 0          |              |      |
|                                       | <sup>t</sup> E1HAX<br><sup>t</sup> E2LAX | M - F                                                         | 9 <u>2</u> /      |                | <u>3</u> / |              | ns   |
| Data to write set-up                  | tDVWH                                    | see figure 3, V <sub>DD</sub> = 4.5 <u>V 8</u> /              | 9,10,11           | 01             | 30         |              | ns   |
| time                                  | <sup>t</sup> DVE1H<br><sup>t</sup> DVE2L | M - F                                                         | 9 <u>2</u> /      |                | <u>3</u> / |              | 113  |
| Write enable high to output active 7/ | tWHQX                                    | see figure 3, V <sub>DD</sub> = 4.5 V and 5.5 V <u>8</u> /    | 9,10,11           | 01             | 0          |              | ns   |
| Data hold time                        | tWHDX                                    | see figure 3, V <sub>DD</sub> = 4.5 V <u>8</u> /              | 9,10,11           | 01             | 0          |              | ns   |
|                                       | <sup>t</sup> E1HDX<br><sup>t</sup> E2LDX | M - F                                                         | 9 <u>2</u> /      |                | <u>3</u> / |              | 115  |
| Write enable to output high Z 7/      | <sup>t</sup> WLQZ                        | see figure 3, V <sub>DD</sub> = 4.5 V and 5.5 V <u>8</u> /    | 9,10,11           | 01             |            | 10           | ns   |
| Chip enable to end                    | tE1LE1H                                  | see figure 3, V <sub>DD</sub> = 4.5 <u>V 8/</u>               | 9,10,11           | 01             | 35         |              |      |
| of write                              | tE2HE2L                                  | M - F                                                         | 9 <u>2</u> /      |                | <u>3</u> / |              | ns   |
| Address hold time                     | <sup>t</sup> AVE1H                       | ]                                                             | 9,10,11           | 01             | 40         |              |      |
|                                       | tAVE2L                                   | M - F                                                         | 9 <u>2</u> /      |                | <u>3</u> / |              | ns   |

See footnotes at end of table.

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-95823 |
|-------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                               |                  | REVISION LEVEL<br>C | SHEET 8    |

### TABLE I. Electrical performance characteristics - continued.

- 1/ This device also receives 100% testing and group A sample inspection at +85°C. Unless otherwise specified, the limit is the same as defined at +125°C.
- When performing postirradiation electrical measurements for any RHA level T<sub>A</sub> = +25°C. Limits shown are guaranteed at T<sub>A</sub> = +25°C ±5°C. The M F in the test condition column are the postirradiation limits for the device types specified in the device types column.
- 3/ Preirradiation values for RHA marked devices shall also be the postirradiation values, unless otherwise specified.
- 4/ Limit at +85°C.
- 5/ For each 1MHz increase in address frequency, there is a 3mA(typical) increase in operating supply current.
- 6/ In order for this device to be in low power standby mode, E2 must be disabled (low).
- <u>7</u>/ Tested initially and after any design or process changes that affect that parameter, and therefore shall be guaranteed to the limits specified in table I.
- $\underline{8}'$  AC measurements assume rise and fall times of 5 ns or less, timing reference levels of 2.0 V, input pulse levels of 0 to V<sub>DD</sub>, and the output load = 1 TTL equivalent load and C<sub>L</sub>  $\geq$  50 pF. For C<sub>L</sub> > 50 pF, access times are derated 0.15ns/pF.

| STANDARD                |  |  |  |  |
|-------------------------|--|--|--|--|
| MICROCIRCUIT DRAWING    |  |  |  |  |
| DI A I AND AND MADITIME |  |  |  |  |

DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-95823 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>C | SHEET 9    |

| Device types                                                                                                      | All                                                                                                                                                                                                                                                                                                           |
|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Case outlines                                                                                                     | X,Y                                                                                                                                                                                                                                                                                                           |
| Terminal<br>number                                                                                                | Terminal symbol                                                                                                                                                                                                                                                                                               |
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21 | NC A <sub>12</sub> A <sub>7</sub> A <sub>6</sub> A <sub>5</sub> A <sub>4</sub> A <sub>3</sub> A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> DQ <sub>0</sub> DQ <sub>1</sub> DQ <sub>2</sub> GND DQ <sub>3</sub> DQ <sub>4</sub> DQ <sub>5</sub> DQ <sub>6</sub> DQ <sub>7</sub> E <sub>1</sub> A <sub>10</sub> |
| 22<br>23<br>24<br>25<br>26                                                                                        | G<br>A <sub>11</sub><br>A <sub>9</sub><br>A <sub>8</sub><br>E <sub>2</sub>                                                                                                                                                                                                                                    |
| 27<br>28                                                                                                          | W<br>V <sub>DD</sub>                                                                                                                                                                                                                                                                                          |

NC = no connection

FIGURE 1. <u>Terminal connections</u>.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95823 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 10   |

# Read modes

| Mode             | E <sub>1</sub> | E <sub>2</sub> | G | W | Outputs  |
|------------------|----------------|----------------|---|---|----------|
| Low power supply | Х              | L              | Х | Х | High Z   |
| Disabled         | Н              | Н              | Х | Х | High Z   |
| Enabled          | L              | Н              | Н | Н | High Z   |
| Read             | L              | Н              | L | Н | Data out |
| Write            | L              | Н              | Х | L | Data in  |

# NOTES:

- L = logic low voltage level, H = logic high voltage level, X can be H or L.
   High Z is high impedance state.

# FIGURE 2. Truth table.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95823 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 11   |

# Read cycle 1 (see note 1)





# NOTES:

- 1.  $\overline{W}$  and  $E_2$  are high,  $\overline{G}$  and  $\overline{E}_1$  are low. 2. W is high.

FIGURE 3. Timing waveforms.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95823 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 12   |





FIGURE 3. <u>Timing waveforms</u> continued.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95823 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 13   |

Write cycle 2: Early write,  $\overline{\underline{E}}_1$  controlled



FIGURE 3. <u>Timing waveforms</u> - continued.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95823 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 14   |





FIGURE 3. <u>Timing waveforms</u> - continued.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95823      |
|----------------------------------------------------|------------------|---------------------|-----------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET <b>15</b> |

- 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).
  - a. End-point electrical parameters shall be as specified in table IIA herein.
  - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at TA = +25°C ± 5°C, after exposure, to the subgroups specified in table IIA herein.
- 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883 method 1019, condition A, and as specified herein.
- 4.4.4.1.1 <u>Accelerated annealing test</u>. Accelerated annealing tests shall be performed on all devices requiring a RHA level greater than 5k rads(Si). The post-anneal end-point electrical parameter limits shall be as specified in table I herein and shall be the pre-irradiation end-point electrical parameter limit at 25°C ±5°C. Testing shall be performed at initial qualification and after any design or process changes which may affect the RHA response of the device.
- 4.4.4.2 <u>Dose rate induced latchup testing</u>. Dose rate induced latchup testing shall be performed in accordance with test method 1020 of MIL-STD-883 and as specified herein (see 1.4). Tests shall be performed on devices, SEC, or approved test structures at technology qualification and after any design or process changes which may affect the RHA capability of the process.
- 4.4.4.3 <u>Dose rate upset testing</u>. Dose rate upset testing shall be performed in accordance with method 1021 of MIL-STD-883 and herein (see 1.4).
  - a. Transient dose rate upset testing shall be performed at initial qualification and after any design or process changes which may affect the RHA performance of the devices. Test 10 devices with 0 defects unless otherwise specified.
  - b. Transient dose rate upset testing for class Q and V devices shall be performed as specified by a TRB approved radiation hardness assurance plan and MIL-PRF-38535.
- 4.4.4.4 <u>Single event phenomena (SEP)</u>. SEP testing shall be required on class V devices (see 1.4 herein). SEP testing shall be performed on a technology process on the Standard Evaluation Circuit (SEC) or alternate SEP test vehicle as approved by the qualifying activity at initial qualification and after any design or process changes which may affect the upset or latchup characteristics. ASTM standard F1192 may be used as a guideline when performing SEP testing. The test conditions for SEP are as follows:
  - a. The ion beam angle of incidence shall be between normal to the die surface and 60° to the normal, inclusive (i.e. 0° ≤ angle ≤ 60°). No shadowing of the ion beam due to fixturing or package related effects are allowed.
  - b. The fluence shall be  $\geq 100$  errors or  $\geq 10^6$  ions/cm<sup>2</sup>.
  - c. The flux shall be between 10<sup>2</sup> and 10<sup>5</sup> ions/cm<sup>2</sup>/s. The cross-section shall be verified to be flux independent by measuring the cross-section at two flux rates which differ by at least an order of magnitude.
  - d. The particle range shall be  $\geq$  20 microns in silicon.
  - e. The test temperature shall be +25 °C and the maximum rated operating temperature ±10 °C.
  - f. Bias conditions shall be defined by the manufacturer for latchup measurements.
  - g. Test four devices with zero failures.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95823 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 16   |

TABLE IIA. Electrical test requirements. 1/2/3/4/5/6/7/

| Line<br>no. | Test requirements                                 | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) |                                       |
|-------------|---------------------------------------------------|---------------------------------------------------------------|---------------------------------------|
|             |                                                   | Device<br>class Q                                             | Device<br>class V                     |
| 1           | Interim electrical parameters (see 4.2)           | 1, 7, 9                                                       | 1, 7, 9                               |
| 2           | Static burn-in (method 1015)                      | Not<br>required                                               | Required                              |
| 3           | Same as line 1                                    |                                                               | 1*, 7*, 9 Δ                           |
| 4           | Dynamic burn-in<br>(method 1015)                  | Required                                                      | Required                              |
| 5           | Same as line 1                                    |                                                               | 1*, 7*, 9 Δ                           |
| 6           | Final electrical parameters (see 4.2)             | 1*, 2, 3, 7*, 8A,<br>8B, 9, 10, 11                            | 1*, 2, 3, 7*, 8A,<br>8B, 9, 10, 11    |
| 7           | Group A test requirements (see 4.4)               | 1, 2, 3, 4**, 7,<br>8A, 8B, 9, 10, 11                         | 1, 2, 3, 4**, 7,<br>8A, 8B, 9, 10, 11 |
| 8           | Group C end-point electrical parameters (see 4.4) | 1, 2, 3, 7,<br>8A, 8B                                         | 1, 2, 3, 7, 8A,<br>8B, 9, 10, 11 Δ    |
| 9           | Group D end-point electrical parameters (see 4.4) | 1, 7, 9                                                       | 1, 7, 9                               |
| 10          | Group E end-point electrical parameters (see 4.4) | 1, 7, 9                                                       | 1, 7, 9                               |

- Blank spaces indicate tests are not applicable.
- Any or all subgroups may be combined when using high-speed testers. Subgroups 7, 8A, and 8B functional tests shall verify the truth table.
- - \* indicates PDA applies to subgroup 1, 7, and 9.
- \*\* see 4.4.1c.
- $\Delta$  indicates delta limit (see table IIB) shall be required where specified, and the delta values shall be computed with reference to the previous interim electrical parameters (see line 1).
- See 4.5.

Table IIB. Delta limits at +25°C.

| Test <u>1</u> / | All device types                      |
|-----------------|---------------------------------------|
| lin             | ±150 nA of specified value in Table I |
| loz             | ±2 μA of specified value in Table I   |
| IDDSB           | ±150 μA of specified value in Table I |
| VOL             | ±60 mV of specified value in Table I  |
| Voн             | ±150 mV of specified value in Table I |

1/ The above parameter shall be recorded before and after the required burn-in and life tests to determine the delta.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95823 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 17   |

4.5 <u>Delta measurements for device class V.</u> Delta measurements, as specified in table IIA, shall be made and recorded before and after the required burn-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIB. The device manufacturer may, at his option, either perform delta measurements or within 24 hours after burn-in perform final electrical parameter tests, subgroups 1, 7, and 9.

#### 5. PACKAGING

5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V.

#### 6. NOTES

- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users should inform DLA Land and Maritime when a system application requires configuration control and which SMD's are applicable to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DLA Land and Maritime-VA, telephone (614) 692-8108.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0540.
- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.

| CIN              | . Input terminal capacitance.    |
|------------------|----------------------------------|
| C <sub>I/O</sub> | . Output terminal capacitance.   |
| GND              | . Ground zero voltage potential. |
| IDD              |                                  |
| η                | . Input current.                 |
| lo               | . Output current.                |
| T <sub>C</sub>   | . Case temperature.              |
| V <sub>DD</sub>  | . Positive supply voltage.       |
|                  |                                  |

6.5.1 <u>Timing limits</u>. The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. For example, address setup time would be shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. For example, the access time would be shown as a maximum since the device never provides data later than that time.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95823 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 18   |

# 6.5.2 Waveforms.

| Waveform<br>symbol | Input                                 | Output                        |
|--------------------|---------------------------------------|-------------------------------|
|                    | MUST BE<br>VALID                      | WILL BE<br>VALID              |
|                    | CHANGE FROM<br>H TO L                 | WILL CHANGE<br>FROM<br>H TO L |
|                    | CHANGE FROM<br>L TO H                 | WILL CHANGE<br>FROM<br>L TO H |
|                    | DON'T CARE<br>ANY CHANGE<br>PERMITTED | CHANGING<br>STATE<br>UNKNOWN  |
|                    |                                       | HIGH<br>IMPEDANCE             |

# 6.6 Sources of supply.

6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535 and MIL-HDBK-103. The vendors listed in QML-38535 and MIL-HDBK-103 have submitted a certificate of compliance (see 3.6 herein) to DLA Land and Maritime-VA and have agreed to this drawing.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95823 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>C | SHEET 19   |

#### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 17-04-24

Approved sources of supply for SMD 5962-95823 are listed below for immediate acquisition only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at https://landandmaritimeapps.dla.mil/Programs/Smcr/.

| Standard<br>microcircuit<br>drawing PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / |
|----------------------------------------------------|--------------------------|-------------------------------------|
| 5962F9582301QXC                                    | <u>3</u> /               | HS1-65647RH-8                       |
| 5962F9582301VXC                                    | <u>3</u> /               | HS1-65647RH-Q                       |
| 5962F9582301QYC                                    | <u>3</u> /               | HS9-65647RH-8                       |
| 5962F9582301VYC                                    | <u>3</u> /               | HS9-65647RH-Q                       |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed, contact the Vendor to determine its availability.
- <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source of supply. The last known supplier is listed below.

Vendor CAGEVendor namenumberand address

34371 Harris Semiconductor

P.O. Box 883

Melbourne, FL 32902-0883

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in this information bulletin.