

# 150mA, μCap, Low Dropout Voltage Regulator with Power Good

#### **General Description**

The LP8358 is a  $\mu Cap,$  precise CMOS voltage regulator with low Power good output  $R_{DSON}.$ 

It provides up to 150mA and consumes a typical of 10nA in shutdown mode. The LP8358 output stage is designed with a push pull output for faster transient recovery response.

The LP8358 is optimized to work with low value, low cost ceramic capacitors. The output typically require only 1µF of output capacitance for stability. The enable pin can be tied to  $V_{\rm IN}$  for easy board layout.

The LP8358 is designed for portable, battery powered equipment applications with small space requirements.

The LP8358 is available in a 5-pin SOT-23 package. Performance is specified for the  $-40^{\circ}$ C to  $+125^{\circ}$ C temperature range and is available in a fixed 1.2V. For other output voltage options, please contact National Semiconductor.

#### **Features**

- Low power good R<sub>DSON</sub>: 20Ω
- Power good indicator
- Stability with low ESR capacitors
- Low ground current: 120µA
- 150mA output current
- "Zero" shutdown current mode
- Fast transient recovery response
- Auto discharge
- Thermal shutdown
- Current limiting

#### Applications

- Processor power-up sequencing
- Laptop, notebook and palm top computer
- PCMCIA V<sub>CC</sub> and V<sub>PP</sub> regulation switching



#### **Ordering Information**

| Package      | Part Number Package Markin |      | Transport Media        | NSC Drawing |  |
|--------------|----------------------------|------|------------------------|-------------|--|
| 5-Pin SOT-23 | LP8358MF-1.2               | LH2B | 1k Units Tape and Reel |             |  |
|              | LP8358MFX-1.2              | LNZD | 3k Units Tape and Reel | MF05A       |  |

### **Connection Diagram**



### **Pin Descriptions**

| Pin Number | Pin Name         | Pin Function         |  |
|------------|------------------|----------------------|--|
| 1          | V <sub>IN</sub>  | Input Voltage        |  |
| 2          | GND              | Ground               |  |
| 3          | EN               | Enable Input Logic,  |  |
|            |                  | Logic High = Enabled |  |
|            |                  | Logic Low = Shutdown |  |
|            |                  | (Do not leave open)  |  |
| 4          | PG               | Power Good Output    |  |
| 5          | V <sub>OUT</sub> | Output Voltage       |  |



3

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| ESD Tolerance ( <i>Note 2</i> )                      |                   |
|------------------------------------------------------|-------------------|
| Human Body Model                                     | 2000V             |
| Junction Temperature                                 | 150°C             |
| V <sub>IN</sub> , V <sub>OUT</sub> , V <sub>EN</sub> | –0.3 TO 6.5V      |
| Soldering Information                                |                   |
| Infrared or Convection (20 sec)                      | 235°C             |
| Wave Soldering (10 sec)                              | 260°C (lead temp) |

### **Operating Ratings**

| Supply Voltages                        |                       |
|----------------------------------------|-----------------------|
| V <sub>IN</sub>                        | 2.7V to 6V            |
| V <sub>EN</sub>                        | 0V to V <sub>IN</sub> |
| Junction Temp. Range ( <i>Note 3</i> ) | -40°C to +125°C       |
| Storage Temperature Range              | –65°C to 150°C        |
| Package Themal Resistance              |                       |
| SOT23-5                                | 235°C/W               |

#### **Electrical Characteristics**

Unless otherwise specified, all limits guaranteed for  $T_J = 25^{\circ}C$ ,  $V_{IN} = 2.7V$ ,  $I_L = 100\mu$ A,  $C_{OUT} = 1\mu$ F,  $V_{EN} \ge 2.0V$ . Boldface limits apply over the entire operating temperature range,  $-40^{\circ}C$  to  $125^{\circ}C$ .

| Symbol                          | Parameter                            | Conditions                                                                                                                                             | Min<br>( <i>Note 5</i> ) | Typ<br>( <i>Note 4</i> ) | Max<br>( <i>Note 5</i> ) | Units |
|---------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|-------|
| Vo                              | Output Voltage Accuracy              | I <sub>L</sub> = 100μA                                                                                                                                 | -3<br>-4                 |                          | 3<br>4                   | %     |
| ΔV <sub>O</sub> /V <sub>O</sub> | Line Regulation                      | V <sub>IN</sub> = 2.7V to 6V                                                                                                                           | -0.3                     |                          | 0.3                      | %     |
| ΔV <sub>O</sub> /V <sub>O</sub> | Load Regulation                      | I <sub>L</sub> = 0.1mA to 150mA ( <i>Note 6</i> )                                                                                                      |                          | 1                        | 4                        | %     |
| Ι <sub>Q</sub>                  | Quiescent Current                    | V <sub>EN</sub> ≤ 0.4V (Shutdown), PG = NC                                                                                                             |                          | 0.01                     | 1                        | μA    |
| I <sub>GND</sub>                | Ground Pin Current ( <i>Note 5</i> ) | $I_L = 0mA, V_{EN} \ge 2.0V \text{ (active)}, V_{IN} = 6V$                                                                                             |                          | 120                      | 180                      | μA    |
|                                 |                                      | $I_L = 150$ mA, $V_{EN} \ge 2.0$ V (active),<br>$V_{IN} = 6$ V                                                                                         |                          | 160                      | 225                      |       |
| PSRR                            | Power Supply Rejection Ratio         | $\label{eq:constraint} \begin{array}{l} \mbox{f} = 120\mbox{Hz}, \mbox{C}_{OUT} = 4.7\mbox{$\mu$}\mbox{F}, \\ \mbox{I}_{L} = 150\mbox{mA} \end{array}$ |                          | 62                       |                          | dB    |
| I <sub>LIMIT</sub>              | Current Limit                        | $V_{OUT} = 0V$                                                                                                                                         | 160                      | 350                      |                          | mA    |
| Thermal Pr                      | otection                             |                                                                                                                                                        |                          |                          |                          |       |
|                                 | Thermal Shutdown Temperature         |                                                                                                                                                        |                          | 150                      |                          | °C    |
| Enable Inpu                     | ut                                   |                                                                                                                                                        |                          |                          |                          |       |
| V <sub>IL</sub>                 | Enable Input Voltage Level           | Logic Low (off) , $V_{IN} = 5.5V$                                                                                                                      |                          |                          | 0.4                      | V     |
| V <sub>IH</sub>                 |                                      | Logic High (on), V <sub>IN</sub> = 5.5V                                                                                                                | 2                        |                          |                          | V     |
| I <sub>IL</sub>                 | Enable Input Current                 | $V_{\rm H_2} \le 0.4 \rm V, V_{\rm IN} = 5.5 \rm V$                                                                                                    |                          | 0.01                     |                          | μA    |
| I <sub>IH</sub>                 |                                      | $V_{\rm IH} \ge 2.0 V, V_{\rm IN} = 5.5 V$                                                                                                             |                          | 0.01                     |                          | μA    |
| Power Goo                       | d                                    | •                                                                                                                                                      |                          |                          | •                        |       |
| V <sub>PG</sub>                 | Low Threshold                        | % of V <sub>OUT</sub> (PG ON)                                                                                                                          | 89                       |                          |                          | %     |
|                                 | High Threshold                       | % of V <sub>OUT</sub> (PG OFF)                                                                                                                         |                          |                          | 97                       |       |
| V <sub>OL</sub>                 | PG Output Logic-Low Voltage          | I <sub>POWERGOOD</sub> = 100µA, Fault Condition                                                                                                        |                          | 2.0                      | 10.0                     | mV    |
| R <sub>DSON</sub>               | Power Good Output On -<br>Resistance | I <sub>POWERGOOD</sub> = 1mA, Fault Condition                                                                                                          |                          | 20                       |                          | Ω     |
| I <sub>PG</sub>                 | Power Good Leakage Current           | Power Good Off, V <sub>PG</sub> = 5.5V                                                                                                                 |                          | 0.01                     |                          | μA    |
| V <sub>PG</sub> Delay           | Delay Time to Power Good             | See Timing Diagram                                                                                                                                     | 1                        | 2.1                      | 5                        | ms    |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics. Note 2: Human body model, 1.5kΩ in series with 100pF.

Note 3: The maximum power dissipation is a function of  $T_{J(max)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(max)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly into a PC board.

Note 4: Typical Values represent the most likely parametric norm.

Note 5: All limits are guaranteed by testing or statistical analysis.

Note 6: Regulation is measured at constant junction temperature using low duty cycle pulse testing.

Note 7: Ground pin current is the regulator quiescent current. The total current drawn from the supply is the sum of the load current plus the ground pin current.





**Typical Performance Characteristics** Unless otherwise specified,  $V_{IN} = 3.3V$ ,  $C_{OUT} = 1\mu$ F,  $T_A = 25^{\circ}$ C and powergood pull up resistor =  $47k\Omega$ .







Short Circuit Current vs. Input Voltage







20057902

Short Circuit Current vs. Temperature



Power Good Delay vs. Input Voltge











#### Voltage Noise vs. Frequency



20057912





20057914

#### **Application Notes**

The LP8358 is a linear regulator with power good output designed to be used with a low ESR, low cost ceramic capacitors.

#### **EXTERNAL CAPACITORS**

The LP8358 regulator requires an output capacitor to maintain stability. The capacitor must be at least  $1\mu$ F or greater. The capacitor can be low-ESR ceramic chip capacitor, however for improved capacitance over temperature, tantalum capacitors can be used.

A 1 $\mu$ F input capacitor is recommend when the supply capacitance is more than 10 inches away from the device, or when the supply is a battery.

X7R dielectric ceramic capacitors are recommended because of their temperature performance. X7R-type capacitor change capacitance by 15% over their operating temperature range and are the most stable type of ceramic capacitors. Z5U and Y5V dielectric capacitors change value by as much 50% and 60% respectively over their operating temperature range. To use a ceramic chip capacitor with Y5V dielectric, the value must be much higher than a X7/R ceramic or a tantalum capacitor to ensure the same minimum capacitance value over the operating temperature range. Tantalum capacitors have a very stable dielectric (10% over their operating temperature range) and can also be used with this device.

#### ENABLE/SHUTDOWN

The LP8358 has an active high enable pin that allows the regulator to be disabled. Applying a Logic Level low (<0.4 V) to the Shutdown pin will cause the output to turn off, in this state current consumed by the regulator goes nearly to zero. Applying a Logic Level high (>2.0V) enables the output voltage. The enable/shutdown pin must not be left floating; a floating enable pin may cause an indeterminate state on the output.

#### **ACTIVE SHUTDOWN**

The LP8358 is designed with a N-channel MOSFET that acis as a shutdown clamp. The N-channel turns on when the device is disabled to allow the output capacitor and load to discharge

#### **POWER GOOD**

The power good output is an open-drain output with extreme low  ${\rm R}_{\rm DSON}.$  It is designed essentially to work as a power-on

reset generator once the regulated voltage is up and/ or a fault condition. When a fault condition occurs, the output of the power good pin goes low. The power good output comes back up once the output has reached 97% of its nominal value and 1ms to 5ms delay has passed, see timing diagram.

The LP8358 internal circuit monitors overcurrent, temperature and falling output voltage. If one of these conditions is flagged this indicates a fault condition.

The flagged condition output is fed into an onchip delay circuit that drives the open drain output transistor.

#### **TRANSIENT RESPONSE**

The LP8358 implements a unique output stage to dramatically improve transient response recovery time. The output is a totem-pole configuration with a P-channel MOSFET pass device and a N-channel MOSFET clamp. The N-channel clamp is a significantly smaller device that prevents the output voltage from overshooting when a heavy load is removed. This feature helps to speed up the transient response by significantly decreasing transient response recovery time during the transition from heavy load to light load.

#### THERMAL BEHAVIOR

The LP8358 regulator has internal thermal shutdown to protect the device from over heating. Under all operating conditions, the maximum junction temperature of the LP8358 must be below 125°C. Maximum power dissipation can be calculated based on the output current and the voltage drop across the part. The maximum power dissipation is

#### $P_{D(MAX)} = (T_{J(MAX)} - T_A)/\theta_{JA}$

 $\theta$  <sub>JA</sub> is the junction-to-ambient thermal resistance, 235°C/W for the LP8358 in the SOT23-5 package. T<sub>A</sub> is the maximum ambient temperature T <sub>J(MAX)</sub> is the maximum junction temperature of the die, 125°C.

When operating the LP8358 at room temperature, the maximum power dissipation is 425mW.

The actual power dissipated by the regulator is

#### $\mathsf{P}_\mathsf{D} = (\mathsf{V}_\mathsf{IN} - \mathsf{V}_\mathsf{OUT})\mathsf{I}_\mathsf{L} + \mathsf{V}_\mathsf{IN} \mathsf{I}_\mathsf{GND}$

Substituting  $P_{D(MAX)}$ , determined above, for  $P_D$  and solving for the operating condition that is critical to the application will give the maximum operating condition for the regulator circuit. To prevent the device from entering thermal shutdown, maximum power dissipation cannot be exceeded.



## Notes

For more National Semiconductor product information and proven design tools, visit the following Web sites at: www.national.com

| Pr                             | oducts                       | Design Support                  |                                |  |
|--------------------------------|------------------------------|---------------------------------|--------------------------------|--|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH® Tools                  | www.national.com/webench       |  |
| Audio                          | www.national.com/audio       | App Notes                       | www.national.com/appnotes      |  |
| Clock and Timing               | www.national.com/timing      | Reference Designs               | www.national.com/refdesigns    |  |
| Data Converters                | www.national.com/adc         | Samples                         | www.national.com/samples       |  |
| Interface                      | www.national.com/interface   | Eval Boards                     | www.national.com/evalboards    |  |
| LVDS                           | www.national.com/lvds        | Packaging                       | www.national.com/packaging     |  |
| Power Management               | www.national.com/power       | Green Compliance                | www.national.com/quality/green |  |
| Switching Regulators           | www.national.com/switchers   | Distributors                    | www.national.com/contacts      |  |
| LDOs                           | www.national.com/ldo         | Quality and Reliability         | www.national.com/quality       |  |
| LED Lighting                   | www.national.com/led         | Feedback/Support                | www.national.com/feedback      |  |
| Voltage References             | www.national.com/vref        | Design Made Easy                | www.national.com/easy          |  |
| PowerWise® Solutions           | www.national.com/powerwise   | Applications & Markets          | www.national.com/solutions     |  |
| Serial Digital Interface (SDI) | www.national.com/sdi         | Mil/Aero                        | www.national.com/milaero       |  |
| Temperature Sensors            | www.national.com/tempsensors | SolarMagic™                     | www.national.com/solarmagic    |  |
| PLL/VCO                        | www.national.com/wireless    | PowerWise® Design<br>University | www.national.com/training      |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS, PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS. NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2011 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com ww.national.com Tel: 1-800-272-9959

National Semiconductor Europe **Technical Support Center** Email: europe.support@nsc.com

National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com

National Semiconductor Japan **Technical Support Center** Email: ipn.feedback@nsc.com