

August 1998

## 54ACT823 9-Bit D Flip-Flop

#### **General Description**

The ACT823 is a 9-bit buffered register. It features Clock Enable and Clear which are ideal for parity bus interfacing in high performance microprogramming systems. The ACT823 offers noninverting outputs and is fully compatible with AMD's Am29823.

- TRI-STATE outputs for bus interfacing
- Inputs and outputs are on opposite sides
- ACT823 has TTL-compatible inputs
- Standard Microcircuit Drawing (SMD) 5962-9161001

#### **Features**

■ Outputs source/sink 24 mA

#### **Ordering Code**

| Order Number | Package Number | Package Description                           |
|--------------|----------------|-----------------------------------------------|
| 54ACT823DMQB | J24A           | 24-Lead Ceramic Dual-in-line                  |
| 54ACT823FMQB | W24C           | 24-Lead Cerpack                               |
| 54ACT823LMQB | E28A           | 28-Lead Ceramic Leadless Chip Carrier, Type C |

#### **Logic Symbols**





IEEE/IEC

| Pin Names                                                              | Description   |
|------------------------------------------------------------------------|---------------|
| D <sub>0</sub> -D <sub>8</sub>                                         | Data Inputs   |
| $\begin{array}{c} D_0 - D_8 \\ O_0 - O_8 \\ \overline{OE} \end{array}$ | Data Outputs  |
| ŌĒ                                                                     | Output Enable |
| CLR                                                                    | Clear         |
| CP                                                                     | Clock Input   |
| EN                                                                     | Clock Enable  |

 $FACT^{\intercal M}$  is a trademark of Fairchild Semiconductor Corporation. TRI-STATE  $^{\intercal M}$  is a trademark of National Semiconductor Corporation

### **Connection Diagrams**

# Pin Assignment for DIP and Cerpack



## Pin Assignment for LCC



#### **Functional Description**

The ACT823 consists of nine D-type edge-triggered flip-flops. These have TRI-STATE outputs for bus systems organized with inputs and outputs on opposite sides. The buffered clock (CP) and buffered Output Enable (OE) are common to all flip-flops. The flip-flops will store the state of their individual D inputs that meet the setup and hold time requirements on the LOW-to-HIGH CP transition. With  $\overline{\text{OE}}$ LOW, the contents of the flip-flops are available at the outputs. When OE is HIGH, the outputs go to the high impedance state. Operation of the  $\overline{OE}$  input does not affect the state of the flip-flops. In addition to the Clock and Output Enable pins, there are Clear  $(\overline{CLR})$  and Clock Enable  $(\overline{EN})$  pins. These devices are ideal for parity bus interfacing in high performance systems.

When  $\overline{\text{CLR}}$  is LOW and  $\overline{\text{OE}}$  is LOW, the outputs are LOW. When  $\overline{\text{CLR}}$  is HIGH, data can be entered into the flip-flops. When  $\overline{\rm EN}$  is LOW, data on the inputs is transferred to the outputs on the LOW-to-HIGH clock transition. When the  $\overline{\text{EN}}$ is HIGH, the outputs do not change state, regardless of the data or clock input transitions.

#### **Function Table**

|    |     | Inputs |    | Internal | Output | Function |        |
|----|-----|--------|----|----------|--------|----------|--------|
| ŌĒ | CLR | EN     | CP | D        | Q      | 0        |        |
| Н  | Х   | L      | N  | L        | L      | Z        | High Z |
| Н  | Χ   | L      | N  | Н        | Н      | Z        | High Z |
| Н  | L   | Χ      | Χ  | Χ        | L      | Z        | Clear  |
| L  | L   | Χ      | Χ  | Χ        | L      | L        | Clear  |
| Н  | Н   | Н      | Χ  | Χ        | NC     | Z        | Hold   |
| L  | Н   | Н      | Χ  | Χ        | NC     | NC       | Hold   |
| Н  | Н   | L      | N  | L        | L      | Z        | Load   |
| Н  | Н   | L      | N  | Н        | Н      | Z        | Load   |
| L  | Н   | L      | N  | L        | L      | L        | Load   |
| L  | Н   | L      | N  | Н        | Н      | Н        | Load   |

H = HIGH Voltage Level
L = LOW Voltage Level

- X = Immaterial Z = High Impedance
- N = LOW-to-HIGH Transition
- NC = No Change

#### **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage (V<sub>CC</sub>) -0.5V to 7.0V

DC Input Diode Current (IIK)

DC Input Voltage ( $V_I$ ) = -0.5V to  $V_{CC}$  + 0.5V

DC Output Diode Current ( $I_{OK}$ )

DC Output Voltage ( $V_O$ ) -0.5V to  $V_{CC} + 0.5V$ 

DC Output Source or Sink Current

 $(I_O)$  ±50 mA

DC V<sub>CC</sub> or Ground Current

per Output Pin ( $I_{CC}$  or  $I_{GND}$ )  $\pm 50$  mA Storage Temperature ( $T_{STG}$ )  $-65^{\circ}$ C to  $+150^{\circ}$ C Junction Temperature ( $T_J$ ) CDIP 175°C

# Recommended Operating Conditions

Supply Voltage (V<sub>CC</sub>)

 $\begin{array}{lll} ACT & 4.5 \text{V to } 5.5 \text{V} \\ \text{Input Voltage (V_I)} & 0 \text{V to V}_{\text{CC}} \\ \text{Output Voltage (V_O)} & 0 \text{V to V}_{\text{CC}} \\ \end{array}$ 

Operating Temperature (T<sub>A</sub>)

54ACT -55°C to +125°C

Minimum Input Edge Rate ( $\Delta V/\Delta t$ )

**ACT Devices** 

V<sub>IN</sub> from 0.8V to 2.0V

V<sub>CC</sub> @ 4.5V, 5.5V

125 mV/ns

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of FACT<sup>TM</sup> circuits outside databook specifications.

#### **DC Electrical Characteristics**

| Symbol           | Parameter                            | V <sub>cc</sub> | T <sub>A</sub> = | Units | Conditions                             |
|------------------|--------------------------------------|-----------------|------------------|-------|----------------------------------------|
|                  |                                      | (V)             | -55°C to +125°C  |       |                                        |
| $V_{IH}$         | Minimum High Level                   | 4.5             | 2.0              | V     | V <sub>OUT</sub> = 0.1V                |
|                  | Input Voltage                        | 5.5             | 2.0              |       | or V <sub>CC</sub> -0.1V               |
| V <sub>IL</sub>  | Maximum Low Level                    | 4.5             | 0.8              | V     | V <sub>OUT</sub> = 0.1V                |
|                  | Input Voltage                        | 4.5             | 0.8              |       | or V <sub>CC</sub> -0.1V               |
| V <sub>OH</sub>  | Minimum High Level<br>Output Voltage | 4.5             | 3.7              | V     | I <sub>OH</sub> = -24 mA               |
| V <sub>OL</sub>  | Maximum Low Level Output Voltage     | 4.5             | 0.5              | V     | I <sub>OL</sub> = 24 mA                |
| I <sub>IN</sub>  | Maximum Input<br>Leakage Current     | 5.5             | ±1.0             | μA    | V <sub>I</sub> = V <sub>CC</sub> , GND |
| l <sub>oz</sub>  | Maximum TRI-STATE                    | 5.5             | ±10.0            | μA    | $V_{I} = V_{IL}, V_{IH}$               |
|                  | Current                              |                 |                  |       | $V_O = V_{CC}$ , GND                   |
| I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input       | 5.5             | 1.6              | mA    | $V_I = V_{CC} - 2.1V$                  |
| I <sub>OLD</sub> | (Note 3) Minimum                     | 5.5             | 50               | mA    | V <sub>OLD</sub> = 1.65V Max           |
| I <sub>OHD</sub> | - Dynamic Output<br>Current          | 5.5             | -50              | mA    | V <sub>OHD</sub> = 3.85V Min           |
| I <sub>cc</sub>  | Maximum Quiescent                    | 5.5             | 160              | μA    | V <sub>IN</sub> = V <sub>CC</sub>      |
|                  | Supply Current                       |                 |                  |       | or GND                                 |

Note 2: All outputs loaded; thresholds on input associated with output under test.

Note 3: Maximum test duration 2.0 ms, one output loaded at a time.

#### **AC Electrical Characteristics**

| Symbol           | Parameter            | V <sub>CC</sub> (V) (Note 4) | T <sub>A</sub> = -55°(<br>C <sub>L</sub> = | Units |     |
|------------------|----------------------|------------------------------|--------------------------------------------|-------|-----|
|                  |                      |                              | Min                                        | Max   | 1   |
| f <sub>max</sub> | Maximum Clock        | 5.0                          | 95                                         |       | MHz |
|                  | Frequency            |                              |                                            |       |     |
| t <sub>PLH</sub> | Propagation Delay    | 5.0                          | 1.0                                        | 12.0  | ns  |
|                  | CP to O <sub>n</sub> |                              |                                            |       |     |

| AC Electrical | Characteristics | (Continued) |
|---------------|-----------------|-------------|
|---------------|-----------------|-------------|

| Symbol           | Parameter             | V <sub>CC</sub><br>(V)<br>(Note 4) | T <sub>A</sub> = -55°(<br>C <sub>L</sub> = | Units |    |
|------------------|-----------------------|------------------------------------|--------------------------------------------|-------|----|
|                  |                       |                                    | Min                                        | Max   |    |
| t <sub>PHL</sub> | Propagation Delay     | 5.0                                | 1.0                                        | 12.0  | ns |
|                  | CP to O <sub>n</sub>  |                                    |                                            |       |    |
| t <sub>PHL</sub> | Propagation Delay     | 5.0                                | 1.0                                        | 18.0  | ns |
|                  | CLR to O <sub>n</sub> |                                    |                                            |       |    |
| t <sub>PZH</sub> | Output Enable Time    | 5.0                                | 1.0                                        | 11.5  | ns |
|                  | OE to O <sub>n</sub>  |                                    |                                            |       |    |
| t <sub>PZL</sub> | Output Enable Time    | 5.0                                | 1.0                                        | 12.0  | ns |
|                  | OE to O <sub>n</sub>  |                                    |                                            |       |    |
| t <sub>PHZ</sub> | Output Disable Time   | 5.0                                | 1.0                                        | 13.5  | ns |
|                  | OE to O <sub>n</sub>  |                                    |                                            |       |    |
| t <sub>PLZ</sub> | Output Disable Time   | 5.0                                | 1.0                                        | 12.0  | ns |
|                  | OE to O <sub>n</sub>  |                                    |                                            |       |    |

Note 4: Voltage Range 5.0 is 5.0V ±0.5V

## **AC Operating Requirements**

| Symbol           | Parameter               | V <sub>cc</sub> (V)<br>(Note 5) | $T_A = -55^{\circ}C \text{ to } +125^{\circ}C$<br>$C_L = 50 \text{ pF}$ | Units |
|------------------|-------------------------|---------------------------------|-------------------------------------------------------------------------|-------|
|                  |                         |                                 | Guaranteed Minimum                                                      |       |
| t <sub>s</sub>   | Setup Time, HIGH or LOW | 5.0                             | 4.0                                                                     | ns    |
|                  | D to CP                 |                                 |                                                                         |       |
| t <sub>h</sub>   | Hold Time, HIGH or LOW  | 5.0                             | 3.0                                                                     | ns    |
|                  | D <sub>n</sub> to CP    |                                 |                                                                         |       |
| t <sub>s</sub>   | Setup Time, HIGH or LOW | 5.0                             | 4.0                                                                     | ns    |
|                  | EN to CP                |                                 |                                                                         |       |
| t <sub>h</sub>   | Hold Time, HIGH or LOW  | 5.0                             | 3.0                                                                     | ns    |
|                  | EN to CP                |                                 |                                                                         |       |
| t <sub>w</sub>   | CP Pulse Width          | 5.0                             | 6.0                                                                     | ns    |
|                  | HIGH or LOW             |                                 |                                                                         |       |
| t <sub>w</sub>   | CLR Pulse Width, LOW    | 5.0                             | 7.5                                                                     | ns    |
| t <sub>rec</sub> | CLR to CP               | 5.0                             | 4.5                                                                     | ns    |
|                  | Recovery Time           |                                 |                                                                         |       |

Note 5: Voltage Range 5.0 is 5.0V ±0.5V

## Capacitance

| Symbol          | Parameter                     | Max | Units | Conditions             |
|-----------------|-------------------------------|-----|-------|------------------------|
| C <sub>IN</sub> | Input Capacitance             | 4.5 | pF    | V <sub>CC</sub> = OPEN |
| C <sub>PD</sub> | Power Dissipation Capacitance | 4.4 | pF    | V <sub>CC</sub> = 5.0V |

www.national.com



#### Physical Dimensions inches (millimeters) unless otherwise noted (Continued)



## Package Number E28A

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Corporation Americas Tel: 1-800-272-9959

Americas
Tel: 1-800-272-9959
Fax: 1-800-737-7018
Email: support@nsc.com

www.national.com

National Semiconductor Europe

Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (1 80-534 16 80

National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179

| X ***                                                       | <u>Design</u>                          | Purchasing | Quality | Company | <u>Jobs</u> |  |  |  |
|-------------------------------------------------------------|----------------------------------------|------------|---------|---------|-------------|--|--|--|
| Products > Military/Aerospace > Logic > FACT ACT > 54ACT823 |                                        |            |         |         |             |  |  |  |
|                                                             | ************************************** |            |         |         |             |  |  |  |

# 54ACT823 9-Bit D Flip-Flop

#### **Contents**

- General Description
- Features
- Datasheet
- Package Availability, Models, Samples & Pricing

## **General Description**

The ACT823 is a 9-bit buffered register. It features Clock Enable and Clear which are ideal for parity bus interfacing in high performance microprogramming systems. The ACT823 offers noninverting outputs and is fully compatible with AMD's Am29823.

## **Features**

- Outputs source/sink 24 mA
- TRI-STATE outputs for bus interfacing
- Inputs and outputs are on opposite sides
- ACT823 has TTL-compatible inputs
- Standard Microcircuit Drawing (SMD) 5962-9161001

## **Datasheet**

| Title                      | Size<br>(in Kbytes) | Date      | View Online | X   Download | Receive via Email |  |
|----------------------------|---------------------|-----------|-------------|--------------|-------------------|--|
| 54ACT823 9-Bit D Flip-Flop | 134 Kbytes          | 18-Aug-98 | View Online | Download     | Receive via Email |  |

Please use <u>Adobe Acrobat</u> to view PDF file(s). If you have trouble printing, see <u>Printing Problems</u>.

# Package Availability, Models, Samples & Pricing

| Part Number     | Pack    | age    | Status          | Models Samples & |      | " " " "              |                  | Duugetary Frienig   Stu   Package |                  | Package                                                           |
|-----------------|---------|--------|-----------------|------------------|------|----------------------|------------------|-----------------------------------|------------------|-------------------------------------------------------------------|
| rart Number     | Type    | # pins |                 | SPICE            | IBIS | Electronic<br>Orders | Quantity \$US ea |                                   | Pack<br>Size     | Marking                                                           |
| 5962-9161001M3A | LCC     | 28     | Full production | N/A              | N/A  |                      | 50+              | \$8.0000                          | tray<br>of<br>25 | [logo]¢Z¢S¢4¢A<br>54ACT823<br>LMQB /Q¢M\$E<br>5962-<br>9161001M3A |
| 5962-9161001MLA | Cerdip  | 24     | Full production | N/A              | N/A  |                      | 50+              | \$8.0000                          | tube<br>of<br>15 | [logo]¢Z¢S¢4¢A\$E<br>54ACT823SDMQB /Q¢M<br>5962-9161001MLA        |
| 5962-9161001MKA | Cerpack | 24     | Full production | N/A              | N/A  |                      | 50+              | \$8.5000                          | tube<br>of<br>19 | [logo]¢Z¢S¢4¢A\$E<br>54ACT823FMQB<br>Q¢M 5962-<br>9161001MKA      |

[Information as of 1-Sep-2000]

Quick SearchParametric<br/>SearchSystem<br/>DiagramsProduct<br/>TreeHome

About Languages . About the Site . About "Cookies"

National is QS 9000 Certified . Privacy/Security

Copyright © National Semiconductor Corporation

Preferences . Feedback