SCLS239K - OCTOBER 1995 - REVISED JANUARY 2000

- **EPIC™** (Enhanced-Performance Implanted **CMOS) Process**
- Inputs Are TTL-Voltage Compatible
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- **ESD Protection Exceeds 2000 V Per** MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- **Package Options Include Plastic** Small-Outline (DW), Shrink Small-Outline (DB), Thin Very Small-Outline (DGV), Thin Shrink Small-Outline (PW), and Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) DIPs

### description

The 'AHCT373 devices are octal-transparent D-type latches. When the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is low, the Q outputs are latched at the logic levels of the D inputs.

A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.

SN54AHCT373 . . . J OR W PACKAGE SN74AHCT373...DB, DGV, DW, N, OR PW PACKAGE (TOP VIEW)



### SN54AHCT373 . . . FK PACKAGE (TOP VIEW)



OE does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down,  $\overline{\sf OE}$  should be tied to  ${\sf V}_{\sf CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The SN54AHCT373 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74AHCT373 is characterized for operation from -40°C to 85°C.

### **FUNCTION TABLE** (each latch)

|    | INPUTS | OUTPUT |                |
|----|--------|--------|----------------|
| OE | LE     | D      | Q              |
| L  | Н      | Н      | Н              |
| L  | Н      | L      | L              |
| L  | L      | Χ      | Q <sub>0</sub> |
| Н  | X      | Χ      | Z              |



testing of all parameters

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments Incorporated

PRODUCTION DATA information is current as of publication date Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include



SCLS239K - OCTOBER 1995 - REVISED JANUARY 2000

## logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

# logic diagram (positive logic)



absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡

| Supply voltage range, V <sub>CC</sub>                      |               | 0.5 V to 7 V                              |
|------------------------------------------------------------|---------------|-------------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)           |               | 0.5 V to 7 V                              |
| Output voltage range, VO (see Note 1)                      |               | $0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ )                |               |                                           |
| Output clamp current, IOK (VO < 0 or VO > VC               | cc)           | ±20 mA                                    |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) |               |                                           |
| Continuous current through V <sub>CC</sub> or GND          |               |                                           |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2)    | ): DB package | 70°C/W                                    |
|                                                            | DGV package   | 92°C/W                                    |
|                                                            | DW package    | 58°C/W                                    |
|                                                            | N package     | 69°C/W                                    |
|                                                            | PW package    | 83°C/W                                    |
| Storage temperature range, T <sub>stg</sub>                |               | –65°C to 150°C                            |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
  - 2. The package thermal impedance is calculated in accordance with JESD 51.



SCLS239K - OCTOBER 1995 - REVISED JANUARY 2000

## recommended operating conditions (see Note 3)

|                |                                    | SN54AH      | CT373 | SN74AH | CT373 | UNIT |
|----------------|------------------------------------|-------------|-------|--------|-------|------|
|                |                                    | MIN         | MAX   | MIN    | MAX   | UNIT |
| Vcc            | Supply voltage                     | 4.5         | 5.5   | 4.5    | 5.5   | V    |
| VIH            | High-level input voltage           | 2           |       | 2      |       | V    |
| VIL            | Low-level input voltage            |             | 0.8   |        | 0.8   | V    |
| ٧ <sub>I</sub> | Input voltage                      | 0           | 5.5   | 0      | 5.5   | V    |
| Vo             | Output voltage                     | 0           | VCC   | 0      | VCC   | V    |
| ІОН            | High-level output current          |             | -8    |        | -8    | mA   |
| loL            | Low-level output current           |             | 8     |        | 8     | mA   |
| Δt/Δν          | Input transition rise or fall rate |             | 20    |        | 20    | ns/V |
| TA             | Operating free-air temperature     | <b>-</b> 55 | 125   | -40    | 85    | °C   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER          | TEST CONDITIONS                                               | vcc          | T,   | λ = 25°C | ;     | SN54AH | CT373 | SN74AH | CT373 | UNIT |
|--------------------|---------------------------------------------------------------|--------------|------|----------|-------|--------|-------|--------|-------|------|
| PARAMETER          | TEST CONDITIONS                                               | VCC VCC      | MIN  | TYP      | MAX   | MIN    | MAX   | MIN    | MAX   | ONIT |
| Vari               | Vo IOH = -50 μA                                               |              | 4.4  | 4.5      |       | 4.4    |       | 4.4    |       | V    |
| VOH                | $I_{OH} = -8 \text{ mA}$                                      | 4.5 V        | 3.94 |          |       | 3.8    |       | 3.8    |       | V    |
| Voi                | I <sub>OL</sub> = 50 μA                                       | 4.5 V        |      |          | 0.1   |        | 0.1   |        | 0.1   | V    |
| VOL                | $I_{OL} = 8 \text{ mA}$                                       | 4.5 V        | 0.36 |          | 0.44  |        | 0.44  |        |       |      |
| loz                | $V_O = V_{CC}$ or GND                                         | 5.5 V        |      |          | ±0.25 |        | ±2.5  |        | ±2.5  | μΑ   |
| lį                 | $V_I = V_{CC}$ or GND                                         | 0 V to 5.5 V |      |          | ±0.1  |        | ±1*   |        | ±1    | μΑ   |
| Icc                | $V_I = V_{CC}$ or GND, $I_O = 0$                              | 5.5 V        |      |          | 4     |        | 40    |        | 40    | μΑ   |
| Δl <sub>CC</sub> † | One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND | 5.5 V        |      |          | 1.35  |        | 1.5   |        | 1.5   | mA   |
| C <sub>i</sub>     | V <sub>I</sub> = V <sub>CC</sub> or GND                       | 5 V          |      | 4        | 10    |        |       |        | 10    | pF   |
| Co                 | $V_O = V_{CC}$ or GND                                         | 5 V          |      | 9        |       |        |       |        |       | pF   |

 $<sup>^*</sup>$  On products compliant to MIL-PRF-38535, this parameter is not production tested at  $V_{CC} = 0 \text{ V}$ .

# timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

|                 |                                                    | T <sub>A</sub> = 25°C |     | SN54AHCT373 |     | SN74AHCT373 |     | UNIT |
|-----------------|----------------------------------------------------|-----------------------|-----|-------------|-----|-------------|-----|------|
|                 |                                                    | MIN                   | MAX | MIN         | MAX | MIN         | MAX | UNIT |
| t <sub>W</sub>  | Pulse duration, LE high                            | 6.5                   |     | 6.5         |     | 6.5         |     | ns   |
| t <sub>su</sub> | Setup time, data before $\overline{LE} \downarrow$ | 1.5                   |     | 1.5         |     | 1.5         |     | ns   |
| th              | Hold time, data after LE↓                          | 3.5                   |     | 3.5         | ·   | 3.5         |     | ns   |



<sup>†</sup>This is the increase in supply current for each input at one of the specified TTL voltage levels rather than 0 V or VCC.

# SN54AHCT373, SN74AHCT373 **OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS**

SCLS239K - OCTOBER 1995 - REVISED JANUARY 2000

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

| PARAMETER          | FROM    | то                                    | LOAD                   | T,         | λ = 25°C | ;     | SN54AH                  | CT373 | SN74AH | CT373 | UNIT |     |      |   |      |     |
|--------------------|---------|---------------------------------------|------------------------|------------|----------|-------|-------------------------|-------|--------|-------|------|-----|------|---|------|-----|
| PARAMETER          | (INPUT) | (OUTPUT)                              | CAPACITANCE            | MIN        | TYP      | MAX   | MIN                     | MAX   | MIN    | MAX   | UNIT |     |      |   |      |     |
| t <sub>PLH</sub>   | D       | Q                                     | C <sub>I</sub> = 15 pF |            | 5.1*     | 8.5*  | 1*                      | 9.5*  | 1      | 9.5   | ns   |     |      |   |      |     |
| tPHL               |         | Q                                     | CL = 13 pr             |            | 5.1*     | 8.5*  | 1*                      | 9.5*  | 1      | 9.5   | 115  |     |      |   |      |     |
| t <sub>PLH</sub>   | LE      | Q                                     | C: - 15 pE             |            | 7.7*     | 12.3* | 1*                      | 13.5* | 1      | 13.5  | ns   |     |      |   |      |     |
| t <sub>PHL</sub>   | LE      | Q                                     | C <sub>L</sub> = 15 pF |            | 7.7*     | 12.3* | 1*                      | 13.5* | 1      | 13.5  | 115  |     |      |   |      |     |
| <sup>t</sup> PZH   | ŌĒ      | Q                                     | C 15 pE                |            | 6.3*     | 10.9* | 1*                      | 12.5* | 1      | 12.5  | ns   |     |      |   |      |     |
| tPZL               |         | Q                                     | C <sub>L</sub> = 15 pF |            | 6.3*     | 10.9* | 1*                      | 12.5* | 1      | 12.5  | 115  |     |      |   |      |     |
| t <sub>PHZ</sub>   | ŌĒ      | Q                                     | C 15 pE                |            | 6*       | 10.2* | 1*                      | 11*   | 1      | 11    | ns   |     |      |   |      |     |
| t <sub>PLZ</sub>   |         |                                       | $C_L = 15 pF$          |            | 6*       | 10.2* | 1*                      | 11*   | 1      | 11    |      |     |      |   |      |     |
| <sup>t</sup> PLH   | D       | 0                                     | C: - 50 pF             |            | 5.9      | 9.5   | 1                       | 10.5  | 1      | 10.5  | ns   |     |      |   |      |     |
| t <sub>PHL</sub>   |         | Q                                     |                        | Q          | 3        | Q     | Q $C_L = 50 \text{ pF}$ | Q     |        | 5.9   | 9.5  | 1   | 10.5 | 1 | 10.5 | 115 |
| <sup>t</sup> PLH   | LE      | Q                                     | C <sub>L</sub> = 50 pF |            | 8.5      | 13.3  | 1                       | 14.5  | 1      | 14.5  | ns   |     |      |   |      |     |
| <sup>t</sup> PHL   | LL      | Q                                     | CL = 30 pr             |            | 8.5      | 13.3  | 1                       | 14.5  | 1      | 14.5  | 115  |     |      |   |      |     |
| <sup>t</sup> PZH   | ŌĒ      | Q                                     | C <sub>I</sub> = 50 pF |            | 7.1      | 11.9  | 1                       | 13.5  | 1      | 13.5  | ns   |     |      |   |      |     |
| t <sub>PZL</sub>   | OE .    | ų ,                                   | CL = 30 pr             |            | 7.1      | 11.9  | 1                       | 13.5  | 1      | 13.5  | 115  |     |      |   |      |     |
| <sup>t</sup> PHZ   | ŌĒ      | Q                                     | C: - 50 pE             |            | 6.8      | 11.2  | 1                       | 12    | 1      | 12    | ns   |     |      |   |      |     |
| t <sub>PLZ</sub>   | UE      | , , , , , , , , , , , , , , , , , , , | $C_L = 50 \text{ pF}$  | CL = 20 bt |          | 6.8   | 11.2                    | 1     | 12     | 1     | 12   | 115 |      |   |      |     |
| t <sub>sk(o)</sub> |         |                                       | C <sub>L</sub> = 50 pF |            |          | 1**   |                         |       |        | 1     | ns   |     |      |   |      |     |

<sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

# noise characteristics, $V_{CC} = 5 \text{ V}$ , $C_L = 50 \text{ pF}$ , $T_A = 25^{\circ}\text{C}$ (see Note 4)

|                     | PARAMETER                                     | SN7 | UNIT |      |      |
|---------------------|-----------------------------------------------|-----|------|------|------|
|                     | PARAMETER                                     | MIN | TYP  | MAX  | UNII |
| VOL(P)              | Quiet output, maximum dynamic V <sub>OL</sub> |     | 0.8  | 1.2  | V    |
| V <sub>OL</sub> (V) | Quiet output, minimum dynamic V <sub>OL</sub> |     | -0.8 | -1.2 | V    |
| V <sub>OH(V)</sub>  | Quiet output, minimum dynamic V <sub>OH</sub> | 4.1 |      |      | V    |
| V <sub>IH(D)</sub>  | High-level dynamic input voltage              | 2   |      |      | V    |
| V <sub>IL(D)</sub>  | Low-level dynamic input voltage               |     |      | 0.8  | V    |

NOTE 4: Characteristics are for surface-mount packages only.

# operating characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C

| ĺ |                 | PARAMETER                     | TEST C   | ONDITIONS | TYP | UNIT |
|---|-----------------|-------------------------------|----------|-----------|-----|------|
| Ī | C <sub>pd</sub> | Power dissipation capacitance | No load, | f = 1 MHz | 17  | pF   |



<sup>\*\*</sup> On products compliant to MIL-PRF-38535, this parameter does not apply.

### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \ \Omega$ ,  $t_f \leq 3 \ ns$ ,  $t_f \leq 3 \ ns$ .
- D. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated

| TEXAS INSTRUMENTS | THE WORLI                       | LEADER I                | N DSP AN              | D ANALOG                    |
|-------------------|---------------------------------|-------------------------|-----------------------|-----------------------------|
| Products          | Development                     | Tools                   | Applica               | tions                       |
| Search            | ☐ Advanced Search☐ Tech Support | □ TI Home<br>□ Comments | □ TI&ME<br>□ Site Map | □ Employment<br>□ Tl Global |

>> <u>Semiconductor Home</u> > <u>Products</u> > <u>Digital Logic</u> > <u>Latches</u> > <u>D-Type (3-State) Latches</u> >

# SN54AHCT373, Octal Transparent D-type Latches With 3-State Outputs

**Device Status: Active** 

> Description

> Features

> Datasheets

> Pricing/Samples/Availability

> Application Notes

> Related Documents

> <u>Training</u>

| Parameter Name    | SN54AHCT373 |
|-------------------|-------------|
| Voltage Nodes (V) | 5           |
| Vcc range (V)     | 4.5 to 5.5  |
| Input Level       | TTL         |
| Output Level      | CMOS        |
| Output Drive (mA) | -8/8        |
| No. of Outputs    | 8           |
| Static Current    | 0.04        |
| th (ns)           | 3.5         |
| tpd(max) (ns)     | 14.5        |
| tsu (ns)          | 1.5         |
| Logic             | True        |

# **Description**

The 'AHCT373 devices are octal-transparent D-type latches. When the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is low, the Q outputs are latched at the logic levels of the D inputs.

A buffered output-enable (OE\) input can be used to place the eight outputs in either a normal logic state (high or low) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.

OE\ does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down,  $OE\$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The SN54AHCT373 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74AHCT373 is characterized for operation from -40°C to 85°C.

### **Features**

- EPIC<sup>TM</sup> (Enhanced-Performance Implanted CMOS) Process
- Inputs Are TTL-Voltage Compatible
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Package Options Include Plastic Small-Outline (DW), Shrink Small-Outline (DB),
   Thin Very Small-Outline (DGV), Thin Shrink Small-Outline (PW), and Ceramic Flat
   (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J)
   DIPs

EPIC is a trademark of Texas Instruments Incorporated.

To view the following documents, <u>Acrobat Reader 3.x</u> is required.

To download a document to your hard drive, right-click on the link and choose 'Save'.

## **Datasheets**

Full datasheet in Acrobat PDF: <a href="scls239k.pdf">scls239k.pdf</a> (87 KB)
Full datasheet in Zipped PostScript: <a href="scls239k.psz">scls239k.psz</a> (97 KB)

# Pricing/Samples/Availability

| Orderable Device | <b>Package</b> | <u>Pins</u> | Temp (°C)  | <u>Status</u> | Price/unit<br>USD (100-999) | Pack Qty | DSCC Number     | Availability / Samples |
|------------------|----------------|-------------|------------|---------------|-----------------------------|----------|-----------------|------------------------|
| 5962-9686701QRA  | <u>J</u>       | 20          | -55 TO 125 | ACTIVE        | 2.71                        | 1        |                 | Check stock or order   |
| SNJ54AHCT373FK   | <u>FK</u>      | 20          | -55 TO 125 | ACTIVE        | 10.77                       | 1        | 5962-9686701Q2A | Check stock or order   |
| SNJ54AHCT373J    | Ī              | 20          | -55 TO 125 | ACTIVE        | 2.71                        | 1        | 5962-9686701QRA | Check stock or order   |

| SNJ54AHCT373W <u>W</u> | 20 | -55 TO 125 | ACTIVE | 11.52 | 1 | 5962-9686701QSA | Check stock or order |
|------------------------|----|------------|--------|-------|---|-----------------|----------------------|
|------------------------|----|------------|--------|-------|---|-----------------|----------------------|

# **Application Reports**

View Application Reports for <u>Digital Logic</u>

- AHC/AHCT Designer's Guide February 2000 (SCLA013D Updated: 02/24/2000)
- Advanced High-Speed CMOS (AHC) Logic Family (SCAA034B Updated: 01/01/1998)
- Bus-Interface Devices With Output-Damping Resistors Or Reduced-Drive Outputs (SCBA012A Updated: 08/01/1997)
- CMOS Power Consumption And CPD Calculation (SCAA035B Updated: 06/01/1997)
- Implications Of Slow Or Floating CMOS Inputs (SCBA004C Updated: 02/01/1998)
- Live Insertion (SDYA012 Updated: 10/01/1996)
- Migration From 3.3-V To 2.5-V Power Supplies For Logic Devices (SCEA005 Updated: 12/01/1997)

# **Related Documents**

- Documentation Rules (SAP) And Ordering Information (SZZU001B, 4 KB Updated: 05/06/1999)
- Logic Selection Guide Second Half 2000 (SDYU001N, 5035 KB Updated: 04/17/2000)
- MicroStar Junior BGA Design Summary (SCET004, 284 KB Updated: 07/28/2000)
- More Power In Less Space Technical Article (SCAU001A, 850 KB Updated: 03/01/1996)

Table Data Updated on: 9/7/2000

© Copyright 2000 Texas Instruments Incorporated. All rights reserved. Trademarks | Privacy Policy

