#### PRELIMINARY, November 1994 #### **FEATURES** - Small 8 pin SOIC/DIP package - W42C27-12 Supports PCI applications Selectable 25 or 33 MHz output - **W**42C27-13 supports Fibre Channel applications Generates 106.25 MHz for FC-AL chip sets - Custom options available with metal layer changes - 3.3V and 5V operation supported - New proprietary crystal oscillator circuitry provides low REFOUT jitter, excellent duty cycle - Integral PLL loop filter components ensure stable PLL operation in noisy system environment - Output clocks are TTL and CMOS level compatible - High performance, low power CMOS #### **FUNCTIONAL DESCRIPTION** The **W**42C27 is a low cost, small-footprint general purpose clock generator IC. This single-PLL clock device incorporates an improved crystal oscillator and provides up to two output clocks. On-chip loop filter components ensure stable operation even with the noise typical of a digital system. Device functionality, including input/output options and frequency selection, is determined by a single metal mask that allows quick-turn customization capability. Both 3.3 and 5 Volt operation is supported. The **w** 42C27-12 option supports PCI clock applications with its selectable 25 or 33 MHz output. Its 14.318 MHz reference clock can be derived from the 14.318 MHz output from another clock device. The **w**42C27-13 is useful for FC-AL (Fibre Channel Arbitrated Loop) applications that require a 106.25 MHz reference clock. #### FUNCTIONAL BLOCK DIAGRAM: w42C27-12 #### **W42C27-12 OPTION DESCRIPTION** The standard w42C27-12 option provides a selectable 25 or 33 MHz clock output that is useful for PCI clock applications. Like other IC WORKS clock devices, for frequency reference the w42C27-12 can utilize an external 14.318 MHz crystal, or it can use an externally generated 14.318 MHz clock signal. Therefore, in nonsynchronous PCI/CPU system applications, the w42C27-12 can use the 14.318 MHz output from the main system clock, such as the w48C54, thereby eliminating the need for an extra crystal. The IC WORKS w40C06 Clock Buffer is ideal for distribution of the 33 MHz PCI clock generated by the w42C27-12. #### **W42C27-13 OPTION DESCRIPTION** The standard w42C27-13 option provides a fixed 106.25 MHz output clock that is useful in FC-AL (Fibre Channel Arbitrated Loop) applications. FC-AL chip sets, such as the Vitesse VSC7105/7106, require a 106.25 MHz input reference clock. Unlike other IC WORKS' clock products, the w42C27-14 requires a 17.0 MHz crystal or reference clock source. To maintain the 106.25 MHz +/- 50 ppm accuracy required by FC-AL applications, the 17.0 MHz crystal needs to be controlled to within +/- 50 ppm (the 106.25 MHz output is derived by the PLL ratio of 25/4 x 17.0 MHz). To facilitate precise frequency control of the crystal oscillator, external crystal load capacitors are used and required with the w42C27-13 option; no internal load capacitors are implemented at device pin X1 or X2 (again unlike other IC WORKS' clock devices). The required load capacitance value for accurate crystal oscillation frequency is specified by the crystal manufacturer. Stray capacitance of X1 and X2 is about 5 pf. To ensure minimal jitter from the W42C27-13 (target maximum absolute jitter from CLKOUT is +/- 100 ppm) only one clock output is provided (there is no REFCLK output). # IMPROVED CRYSTAL OSCILLATOR CIRCUIT The **W**42C27 incorporates a new crystal oscillator circuit designed to provide 50% duty cycle over a range of operating conditions including the addition of external crystal load capacitors to pins X1 and X2. (Crystal load capacitance is sometimes increased to match a particular crystal load requirement when absolute frequency accuracy is important.) Duty cycle is also maintained when using an external clock source (connected to pin X1, pin X2 is left open), as long as the external clock has good duty cycle. Crystal load capacitance of the **w**42C27 is about 10 pf (excluding the **w**42C27-13 option), which is becoming an industry standard. This helps to control frequency accuracy, assuming that a crystal which specifies a 10 pf load condition is used. The circuit exhibits about 50% less clock jitter from the REFCLK output when compared to similar devices. #### **PIN CONFIGURATIONS:** # **FREQUENCY SELECTION:** ## **W**42C27-12 INPUT = 14.318 MHz # **W**42C27-13 INPUT = 17.0 MHz CLKOUT = 106.25 MHz | Select Address | CLKOUT | |----------------|--------| | PS0 | (MHz) | | 0 | 25 | | 1 | 33.3 | # PIN DESCRIPTIONS: W42C27 | Pin<br>Name | Input/<br>Output | Function | | |-------------|------------------|-------------------------------------------------------------------------------|--| | 106.25 MHz | 0 | 106.25 MHz reference clock for FC-AL chip sets | | | AGND | - | Analog ground connection | | | AVCC | - | Analog power supply connection | | | CLKOUT | 0 | Clock output (refer to Frequency Selection Table) | | | FS0 | I | Frequency Selection input, (1) | | | GND | - | Ground connection | | | OE | I | Output Enable, puts clock outputs in high impedance state when low, (1) | | | REFCLK | О | Reference Clock output, outputs crystal or input clock frequency (14.318 MHz) | | | VCC | - | Power supply connection | | | X1/ICLK | I | Crystal connection or external clock frequency input (14.318 MHz) | | | X2 | 0 | Crystal connection, leave this pin unconnected when using external clock | | **Note 1:** All inputs, except for X1/ICLK, have an internal pull-up resistor. Unconnected inputs will assume a logic high condition. # **W42C27 CUSTOMIZATION** As with other IC WORKS' clock generator devices, the **W**42C27 is mask customizable to fit individual needs. Customizable features include frequency selection and various input and output functions. Please contact IC WORKS for further information. ## FUNCTIONAL BLOCK DIAGRAM: W42C27 BASE FEATURE SET # ABSOLUTE MAXIMUM RATINGS (Note 1) | Parameter | Symbol | Rating | Unit | | |-------------------------------------------|------------------|-------------|------|--| | Voltage on Any Pin with Respect to Ground | VCCVIN | -0.5 to 7.0 | V | | | Storage Temperature | T <sub>STG</sub> | -65 to +150 | °C | | | Ambient Temperature Under Bias | TB | -55 to +125 | °C | | | Operating Temperature | TA | 0 to +70 | °C | | **Note 1:** Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability. ## **ELECTRICAL CHARACTERISTICS AT 5.0V** # DC ELECTRICAL CHARACTERISTICS (0°C $\leq$ T<sub>A</sub> $\leq$ 70°C, V<sub>CC</sub> = 5 V $\pm$ 10 %) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |------------------------|-----------------|-----------------------------------|-------|-----|------|------| | Supply Current | I <sub>CC</sub> | Note 2 | | | 25mA | mA | | Input Low Voltage | $v_{IL}$ | | | | 0.8 | V | | Input High Voltage | VIH | | 2.0 | | | V | | Output Low Voltage | $v_{OL}$ | $I_{OL} = 8 \text{ mA}$ | | | 0.4 | V | | Output High Voltage | v <sub>OH</sub> | $I_{OH} = .1 \text{ mA}$ | Vcc4V | | | V | | Output High Voltage | VOH | $I_{OH} = -4 \text{ mA}$ | 2.4 | | | V | | Input Capacitance | CI | Except X1, X2 | | | 10 | рF | | Load Capacitance | CL | Pins X1, X2 | | 10 | | рF | | Input Low Current | IIL | VIN = 0V (incls pull-up resistor) | | | -100 | μA | | Input High Current | IIH | $V_{IN} = V_{CC}$ | | | 10 | μΑ | | Input Pull-Up Resistor | RP | $V_{IN} = 0V$ | | 250 | | kΩ | Note 2: w42C27-12 with no load, with 14.318 MHz crystal input, and CPUCLK running at 33 MHz. Power supply current varies with frequency. #### AC CHARACTERISTICS (0°C $\leq$ TA $\leq$ 70°C, VCC = 5V $\pm$ 10 %) | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------|------------------|------------|--------|-------|------| | Output Frequency | FO | 2 | | 120 | MHz | | Input Frequency | FI | 2 | 14.318 | 32 | MHz | | Output Rise Time, 0.8 to 2.0V, 25pF Load | $T_{R}$ | | 1 | 2 | ns | | Output Rise Time, 20 to 80% VCC, 25pF Load | $T_{R}$ | | 2 | 4 | ns | | Output Fall Time, 2.0 to 0.8V, 25pF Load | $T_{\mathbf{F}}$ | | 1 | 2 | ns | | Output Fall Time, 80 to 20% V <sub>CC</sub> , 25pF Load | $T_{\mathbf{F}}$ | | 2 | 4 | ns | | Duty Cycle, 15pF Load | $D_{\mathrm{T}}$ | <b>4</b> 0 | 50 | 60 | % | | Jitter, 1 Sigma, All Frequencies | T <sub>J1S</sub> | | | ± 150 | ps | | Jitter, Absolute, All Frequencies | TJABS | | | ± 250 | ps | | Powerup Time, Off to stated output frequency | T <sub>PU</sub> | | 15 | 30 | ms | # **ELECTRICAL CHARACTERISTICS AT 3.3V** # DC ELECTRICAL CHARACTERISTICS (0°C $\leq$ T<sub>A</sub> $\leq$ 70°C, V<sub>CC</sub> = 3.3V $\pm$ 10 %) (Note 2) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |------------------------|-----------------|----------------------------------------------|--------|-----|---------|------| | Supply Current | I <sub>CC</sub> | Note 2 | | | 20mA | mA | | Input Low Voltage | $v_{IL}$ | | | | 0.15Vcc | V | | Input High Voltage | $v_{IH}$ | | 0.7Vcc | | | V | | Output Low Voltage | VOL | $I_{OL} = 8 \text{ mA}$ | l | | 0.4 | V | | Output High Voltage | v <sub>OH</sub> | I <sub>OH</sub> = -4 mA | 2.4 | | | V | | Input Capacitance | CI | Except X1, X2 | | | 10 | рF | | Load Capacitance | $c_L$ | Pins X1, X2 | ļ | 10 | | pF | | Input Low Current | IIL | V <sub>IN</sub> = 0V (includes pull-up res.) | | | -100 | μΑ | | Input High Current | IIH | $V_{IN} = V_{CC}$ | | | 10 | μА | | Input Pull-Up Resistor | RP | $V_{IN} = 0V$ | | 250 | | kΩ | Note 2: W42C27-12 with no load, with 14.318 MHz crystal input, and CLK1 running at 33 MHz. Power supply current varies with frequency and output load capacitance. # AC CHARACTERISTICS (0°C $\leq$ T<sub>A</sub> $\leq$ 70°C, V<sub>CC</sub> = 3.3V $\pm$ 10 %) | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------------------------------|-------------------|-----|--------|-------|------| | Output Frequency (CPUCLK) | FO | 2 | | 80 | MHz | | Input Frequency | F <sub>I</sub> | 2 | 14.318 | 32 | MHz | | Input Clock Rise Time | ICLKR | | | 20 | ns | | Input Clock Fall Time | ICLK <sub>F</sub> | | | 20 | ns | | Output Rise Time, 20 to 80% Vcc, 15pF load | TR | | 2 | 4 | ns | | Output Fall Time, 80 to 20% Vcc, 15pF Load | T <sub>F</sub> | | 2 | 4 | ns | | Duty Cycle, 15pF Load | $D_{T}$ | 40 | 50 | 60 | % | | Jitter, 1 Sigma, All Frequencies | T <sub>J1S</sub> | | | ± 150 | ps | | Jitter, Absolute, All Frequencies | TJABS | | | ± 250 | ps | | Powerup Time, Off to stated output frequency | Ť <sub>PU</sub> | | 15 | 30 | ms | # RECOMMENDED CIRCUIT CONFIGURATION #### RECOMMENDED BOARD LAYOUT: w42C27 For optimum performance in system applications, the above power supply decoupling scheme should be used. GND pins are connected directly to the ground plane. VCC decoupling is important to reduce phase jitter and EMI radiation. The 0.1µF decoupling capacitor should be placed as close to each VCC pin as possible, otherwise the increased trace inductance will negate its decoupling capability. The 2.2µF decoupling capacitor shown is optional but will improve power supply rejection. For further EMI protection, the VCC connection can be made via a ferrite bead, as shown above. When using the w42C27, unused input select pins may be tied to either ground or VCC, or may be left unconnected; since internal pull-up resistors are incorporated on all logic input pins, an unconnected input will assume a logic 1 condition. Output clocks should use a series termination resistor (about 33 ohms) placed as close to the clock outputs as possible; this will also help to decrease jitter, EMI and clock signal ringing. ## **PACKAGING INFORMATION** Plastic SOIC (8pin 150 mil) Plastic DIP (8 pin 300 mil) ### ORDERING INFORMATION ## VALID PART NUMBERS **ш**42С27-12 **ш**42С27-13 IC WORKS, Inc. 3725 N. First Street San Jose, CA 95134-1700 Tel: (408) 922-0202 Fax: (408) 922-0833 IC WORKS, Inc. reserves the right to amend or discontinue this product without notice. Circuit and timing diagrams used to describe IC WORKS product operations and applications are included as a means of illustrating a typical product application. Complete information for design purposes is not necessarily given. This information has been carefully checked and is believed to be entirely reliable. IC WORKS, however, will not assume any responsibility for inaccuracies. LIFE SUPPORT APPLICATIONS: IC WORKS products are not designed for use in life support applications, devices, or systems where malfunctions of the IC WORKS product can reasonably be expected to result in personal injury. IC WORKS customers using or selling IC WORKS products for use in such applications do so at their own risk and agree to fully indemnify IC WORKS for any damages resulting in such improper use or sale. Document No. 42C27/00/1194