CY7C1326 # 128K x 18 Synchronous-Pipelined Cache RAM ### **Features** - Low (1.65 mW) standby power (f=0, L version) - Supports 100-MHz bus for Pentium® and PowerPC™ operations with zero wait states - Fully registered inputs and outputs for pipelined operation - 128K x 18 common I/O architecture - Single 3.3V power supply - · Fast clock-to-output times - -3.5 ns (for 166-MHz device) - 4.0 ns (for 133-MHz device) - 4.5 ns (for 117-MHz device) - 5.5 ns (for 100-MHz device) - User-selectable burst counter supporting Intel® Pentium interleaved or linear burst sequences - · Separate processor and controller address strobes - · Synchronous self-timed writes - Asynchronous output enable - · JEDEC-standard 100-pin TQFP pinout - "ZZ" Sleep Mode option and Stop Clock option ### **Functional Description** The CY7C1326 is a 3.3V 128K by 18 synchronous-pipelined cache SRAM designed to support zero wait state secondary cache with minimal glue logic. All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise is 3.5 ns (166-MHz device). A 2-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access. The CY7C1326 supports either the interleaved burst sequence used by the Intel Pentium processor or a linear burst sequence used by processors such as the PowerPC. The burst sequence is selected through the MODE pin. Accesses can be initiated by asserting either the processor address strobe (ADSP) or the controller address strobe (ADSC) at clock rise. Address advancement through the burst sequence is controlled by the ADV input. Byte write operations are qualified with the two Byte Write Select (BW<sub>[0:1]</sub>) inputs. A Global Write Enable (GW) overrides the byte write inputs and writes data to both bytes. All writes are conducted with on-chip synchronous self-timed write circuitry. Three synchronous chip selects $(\overline{CE}_1, CE_2, \overline{CE}_3)$ and an asynchronous output enable $(\overline{OE})$ provide for easy bank selection and output three-state control. In order to provide proper data during depth expansion, $\overline{OE}$ is masked during the first clock of a read cycle when emerging from a deselected state. Intel and Pentium are trademarks of Intel Corporation. PowerPC is a trademark of IBM Corporation. ## **Pin Configuration** ### 100-Lead TQFP ### **Selection Guide** | | 7C1326-166 | 7C1326-133 | 7C1326-117 | 7C1326-100 | |--------------------------------|------------|------------|------------|------------| | Maximum Access Time (ns) | 3.5 | 4.0 | 4.5 | 5.5 | | Maximum Operating Current (mA) | 420 | 375 | 350 | 325 | | Maximum Standby Current (mA) | 2.0 | 2.0 | 2.0 | 2.0 | # **Pin Definitions** | Pin Number | Name | I/O | Description | |-------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 49–44, 81,82,<br>99, 100,<br>32–37 | A <sub>[16:0]</sub> | Input-<br>Synchronous | Address Inputs used to select one of the 128K address locations. Sampled at the rising edge of the CLK if $\overline{ADSP}$ or $\overline{ADSC}$ is active LOW, and $\overline{CE}_1$ , $\overline{CE}_2$ , and $\overline{CE}_3$ are sampled active. $A_0$ and $A_1$ feed the 2-bit counter. | | 94–93 | BW <sub>[1:0]</sub> | Input-<br>Synchronous | Byte Write Select Inputs, active LOW. Qualified with BWE to conduct byte writes to the SRAM. Sampled on the rising edge of CLK. | | 88 | GW | Input-<br>Synchronous | Global Write Enable Input, active LOW. When asserted LOW on the rising edge of $CLK$ , a global write is conducted (ALL bytes are written, regardless of the values on $\overline{BW}_{[1:0]}$ and $\overline{BWE}$ ). | | 87 | BWE | Input-<br>Synchronous | Byte Write Enable Input, active LOW. Sampled on the rising edge of CLK. This signal must be asserted LOW to conduct a byte write. | | 89 | CLK | Input-Clock | Clock Input. Used to capture all synchronous inputs to the device. Also used to increment the burst counter when $\overline{ADV}$ is asserted LOW, during a burst operation. | | 98 | CE₁ | Input-<br>Synchronous | Chip Enable 1 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $CE_2$ and $\overline{CE}_3$ to select/deselect the device. $\overline{ADSP}$ is ignored if $\overline{CE}_1$ is HIGH. | | 97 | CE <sub>2</sub> | Input-<br>Synchronous | Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_3$ to select/deselect the device. | | 92 | CE <sub>3</sub> | Input-<br>Synchronous | Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_2$ to select/deselect the device. | | 86 | ŌĒ | Input-<br>Asynchronous | Output Enable, asynchronous input, active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are three-stated, and act as input data pins. $\overline{OE}$ is masked during the first clock of a read cycle when emerging from a deselected state. | | 83 | ADV | Input-<br>Synchronous | Advance Input signal, sampled on the rising edge of CLK. When asserted, it automatically increments the address in a burst cycle. | | 84 | ADSP | Input-<br>Synchronous | Address Strobe from Processor, sampled on the rising edge of CLK. When asserted LOW, $A_{[16:0]}$ is captured in the address registers. $A_0$ and $A_1$ are also loaded into the burst counter. When $\overline{ADSP}$ and $\overline{ADSC}$ are both asserted, only $\overline{ADSP}$ is recognized. $\overline{ASDP}$ is ignored when $\overline{CE}_1$ is deasserted HIGH. | | 85 | ADSC | Input-<br>Synchronous | Address Strobe from Controller, sampled on the rising edge of CLK. When asserted LOW, $A_{[16:0]}$ is captured in the address registers. $A_0$ and $A_1$ are also loaded into the burst counter. When $\overline{ADSP}$ and $\overline{ADSC}$ are both asserted, only $\overline{ADSP}$ is recognized. | | 64 | ZZ | Input-<br>Asynchronous | ZZ "sleep" Input. This active HIGH input places the device in a non-time critical "sleep" condition with data integrity preserved. | | 29, 28,<br>25–22, 19,<br>18,13,12,<br>9–6, 3, 2, 79,<br>78, 75–72,<br>69, 68, 63, 62<br>59–56, 53, 52 | DQ <sub>[15:0]</sub> ,<br>DP <sub>[1:0]</sub> | I/O-<br>Synchronous | Bidirectional Data I/O lines. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by $A_{[16:0]}$ during the previous clock rise of the read cycle. The direction of the pins is controlled by $\overline{OE}$ . When $\overline{OE}$ is asserted LOW, the pins behave as outputs. When HIGH, $DQ_{[15:0]}$ and $DP_{[1:0]}$ are placed in a three-state condition. | | 15, 41, 65, 91 | $V_{DD}$ | Power Supply | Power supply inputs to the core of the device. Should be connected to 3.3V power supply. | | 17, 40, 67, 90 | $V_{SS}$ | Ground | Ground for the core of the device. Should be connected to ground of the system. | | 4, 11, 20, 27,<br>54, 61, 70, 77 | $V_{\mathrm{DDQ}}$ | I/O Power<br>Supply | Power supply for the I/O circuitry. Should be connected to a 3.3V power supply. | | 5, 10, 21, 26,<br>55, 60, 71, 76 | $V_{SSQ}$ | I/O Ground | Ground for the I/O circuitry. Should be connected to ground of the system. | | 31 | MODE | Input-<br>Static | Selects burst order. When tied to GND selects linear burst sequence. When tied to $V_{\rm DDQ}$ or left floating selects interleaved burst sequence. This is a strap pin and should remain static during device operation. | | 1, 14, 16, 30,<br>38, 39, 42, 43,<br>49, 50, 51, 66,<br>80 | NC | - | No Connects. | ### Introduction ### **Functional Overview** All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise ( $t_{\rm CO}$ ) is 3.5 ns (166-MHz device). A two-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access. The CY7C1326 supports secondary cache in systems utilizing either a linear or interleaved burst sequence. The interleaved burst order supports Pentium and i486 processors. The linear burst sequence is suited for processors that utilize a linear burst sequence. The burst order is user selectable, and is determined by sampling the MODE input. Accesses can be initiated with either the processor address strobe (ADSP) or the controller address strobe (ADSC). Address advancement through the burst sequence is controlled by the ADV input. Byte write operations are qualified with the Byte Write Enable $(\overline{BWE})$ and Byte Write Select $(\overline{BW}_{[0-1]})$ inputs. A Global Write Enable $(\overline{GW})$ overrides all byte write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self-timed write circuitry. Three synchronous chip selects $(\overline{CE}_1, CE_2, \overline{CE}_3)$ and an asynchronous output enable $(\overline{OE})$ provide for easy bank selection and output three-state control. $\overline{ADSP}$ is ignored if $\overline{CE}_1$ is HIGH. #### Single Read Accesses This access is initiated when the following conditions are satisfied at clock rise: (1) ADSP or ADSC is asserted LOW, (2) $\overline{\text{CE}_1}$ , $\overline{\text{CE}_2}$ , $\overline{\text{CE}_3}$ are all asserted active, and (3) the write signals ( $\overline{\text{GW}}$ , $\overline{\text{BWE}}$ ) are all deasserted HIGH. $\overline{\text{ADSP}}$ is ignored if $\overline{\text{CE}_1}$ is HIGH. The address presented to the address inputs (A<sub>0</sub>-A<sub>16</sub>) is stored into the address advancement logic and the Address Register while being presented to the memory core. The corresponding data is allowed to propagate to the input of the Output Registers. At the rising edge of the next clock the data is allowed to propagate through the output register and onto the data bus within 3.5 ns (166-MHz device) if OE is active LOW. The only exception occurs when the SRAM is emerging from a deselected state to a selected state, its outputs are always three-stated during the first cycle of the access. After the first cycle of the access, the outputs are controlled by the OE signal. Consecutive single read cycles are supported. Once the SRAM is deselected at clock rise by the chip select and either ADSP or ADSC signals, its output will three-state immediately. ### Single Write Accesses Initiated by ADSP This access is initiated when both of the following conditions are satisfied at clock rise: (1) $\overline{ADSP}$ is asserted LOW, and (2) $\overline{CE}_1$ , $CE_2$ , $\overline{CE}_3$ are all asserted active. The address presented to $A_0$ – $A_{16}$ is loaded into the address register and the address advancement logic while being delivered to the RAM core. The write signals ( $\overline{GW}$ , $\overline{BWE}$ , $\overline{BW}_0$ , and $\overline{BW}_1$ ) and $\overline{ADV}$ inputs are ignored during this first cycle. $\overline{\text{ADSP}}$ triggered write accesses require two clock cycles to complete. If $\overline{\text{GW}}$ is asserted LOW on the second clock rise, the data presented to the DQ<sub>0</sub>–DQ<sub>15</sub> and DP inputs is written into the corresponding address location in the RAM core. If $\overline{\text{GW}}$ is HIGH, then the write operation is controlled by BWE and $\overline{BW}_{[1:0]}$ signals. The CY7C1326 provides byte write capability that is described in the Write Cycle Descriptions table. Asserting the Byte Write Enable input $(\overline{BWE})$ with the selected Byte Write $(\overline{BW}_0, \overline{BW}_1)$ input will selectively write to only the desired bytes. Bytes not selected during a byte write operation will remain unaltered. A synchronous self-timed write mechanism has been provided to simplify the write operations. Because the CY7C1326 is a common I/O device, the Output Enable ( $\overline{OE}$ ) must be deasserted HIGH before presenting data to the DQ<sub>0</sub>–DQ<sub>15</sub> and DP inputs. Doing so will three-state the output drivers. As a safety precaution, DQ<sub>0</sub>–DQ<sub>15</sub> and DP are automatically three-stated whenever a write cycle is detected, regardless of the state of $\overline{OE}$ . ## Single Write Accesses Initiated by ADSC ADSC write accesses are initiated when the following conditions are satisfied: (1) ADSC is asserted LOW, (2) ADSP is deasserted HIGH, (3) $\overline{CE}_1$ , $CE_2$ , $\overline{CE}_3$ are all asserted active, and (4) the appropriate combination of the write inputs (GW, $\overline{BWE}$ , and $\overline{BW}_0$ , $\overline{BW}_1$ ) are asserted active to conduct a write to the desired byte(s). ADSC triggered write accesses require a single clock cycle to complete. The address presented to A<sub>0</sub>-A<sub>16</sub> is loaded into the address register and the address advancement logic while being delivered to the RAM core. The ADV input is ignored during this cycle. If a global write is conducted, the data presented to the DQ<sub>0</sub>-DQ<sub>15</sub> and DP are written into the corresponding address location in the RAM core. If a byte write is conducted, only the selected bytes are written. Bytes not selected during a byte write operation will remain unaltered. A synchronous self-timed write mechanism has been provided to simplify the write operations. Because the CY7C1326 is a common I/O device, the Output Enable $(\overline{OE})$ must be deasserted HIGH before presenting data to the DQ<sub>0</sub>-DQ<sub>15</sub> and DP inputs. Doing so will three-state the output drivers. As a safety precaution, DQ<sub>0</sub>-DQ<sub>15</sub> and DP are automatically three-stated whenever a write cycle is detected, regardless of the state of $\overline{OE}$ . ### **Burst Sequences** The CY7C1326 provides a two-bit wraparound counter, fed by $A_0$ and $A_1$ , that implements either an interleaved or linear burst sequence. The interleaved burst sequence is designed specifically to support Intel Pentium applications. The linear burst sequence is designed to support processors that follow a linear burst sequence. The burst sequence is user selectable through the MODE input. Asserting ADV LOW at clock rise will automatically increment the burst counter to the next address in the burst sequence. Both read and write burst operations are supported. ### **Interleaved Burst Sequence** | First<br>Address | Second<br>Address | ess Address A | | |------------------|-------------------|---------------|----------| | Ax+1, Ax | Ax+1, Ax | Ax+1, Ax | Ax+1, Ax | | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | ## **Linear Burst Sequence** | First<br>Address | Second<br>Address | Third<br>Address | Fourth<br>Address | |------------------|-------------------|------------------|-------------------| | Ax+1, Ax | Ax+1, Ax | Ax+1, Ax | Ax+1, Ax | | 00 | 01 | 10 | 11 | | 01 | 10 | 11 | 00 | | 10 | 11 | 00 | 01 | | 11 | 00 | 01 | 10 | ### Sleep Mode The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. CE<sub>1</sub>, CE<sub>2</sub>, CE<sub>3</sub>, ADSP, and ADSC must remain inactive for the duration of tzzrec after the ZZ input returns LOW. # **Cycle Descriptions**<sup>[1,2,3]</sup> | Next Cycle | Add. Used | ZZ | CE <sub>3</sub> | CE <sub>2</sub> | CE <sub>1</sub> | ADSP | ADSC | ADV | ŌĒ | DQ | Write | |----------------|-----------|----|-----------------|-----------------|-----------------|------|------|-----|----|------|-------| | Unselected | None | L | Х | Х | 1 | Х | 0 | Х | Х | Hi-Z | Х | | Unselected | None | L | 1 | Х | 0 | 0 | Х | Х | Х | Hi-Z | Х | | Unselected | None | L | Х | 0 | 0 | 0 | Х | Х | Х | Hi-Z | Х | | Unselected | None | L | 1 | Х | 0 | 1 | 0 | Х | Х | Hi-Z | Х | | Unselected | None | L | Х | 0 | 0 | 1 | 0 | Х | Х | Hi-Z | Х | | Begin Read | External | L | 0 | 1 | 0 | 0 | Х | Х | Х | Hi-Z | Х | | Begin Read | External | L | 0 | 1 | 0 | 1 | 0 | Х | Х | Hi-Z | read | | Continue Read | Next | L | Х | Х | Х | 1 | 1 | 0 | 1 | Hi-Z | read | | Continue Read | Next | L | Х | Х | Х | 1 | 1 | 0 | 0 | DQ | read | | Continue Read | Next | L | Х | Х | 1 | Х | 1 | 0 | 1 | Hi-Z | read | | Continue Read | Next | L | Х | Х | 1 | Х | 1 | 0 | 0 | DQ | read | | Suspend Read | Current | L | Х | Х | Х | 1 | 1 | 1 | 1 | Hi-Z | read | | Suspend Read | Current | L | Х | Х | Х | 1 | 1 | 1 | 0 | DQ | read | | Suspend Read | Current | L | Х | Х | 1 | Х | 1 | 1 | 1 | Hi-Z | read | | Suspend Read | Current | L | Х | Х | 1 | Х | 1 | 1 | 0 | DQ | read | | Begin Write | Current | L | Х | Х | Х | 1 | 1 | 1 | Х | Hi-Z | write | | Begin Write | Current | L | Х | Х | 1 | Х | 1 | 1 | Х | Hi-Z | write | | Begin Write | External | L | 0 | 1 | 0 | 1 | 0 | Х | Х | Hi-Z | write | | Continue Write | Next | L | Х | Х | Х | 1 | 1 | 0 | Х | Hi-Z | write | | Continue Write | Next | L | Х | Х | 1 | Х | 1 | 0 | Х | Hi-Z | write | | Suspend Write | Current | L | × | Х | Х | 1 | 1 | 1 | Х | Hi-Z | write | | Suspend Write | Current | L | Х | Х | 1 | Х | 1 | 1 | Х | Hi-Z | write | | ZZ "sleep" | None | Н | × | Х | Х | Х | Х | Х | Х | Hi-Z | Х | ### Notes: X=Don't Care, 1=HIGH, 0=LOW. Write is defined by BWE, BW[1:0], and GW. See Write Cycle Descriptions table. The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock. # Write Cycle Descriptions<sup>[1,2,3]</sup> | Function | GW | BWE | BW <sub>1</sub> | BW <sub>0</sub> | |---------------------------------------------------------|----|-----|-----------------|-----------------| | Read | 1 | 1 | Х | Х | | Read | 1 | 0 | 1 | 1 | | Write Byte 0 - DQ <sub>[7:0]</sub> , DP <sub>[0]</sub> | 1 | 0 | 1 | 0 | | Write Byte 1 - DQ <sub>[15:8]</sub> , DP <sub>[1]</sub> | 1 | 0 | 0 | 1 | | Write Both Bytes | 1 | 0 | 0 | 0 | | Write Both Bytes | 0 | Х | Х | Х | ## **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied .......55°C to +125°C Supply Voltage on V<sub>DD</sub> Relative to GND......-0.5V to +4.6V DC Voltage Applied to Outputs in High Z State $^{[4]}$ ......-0.5V to $V_{DDQ}$ + 0.5V DC Input Voltage<sup>[4]</sup>.....-0.5V to V<sub>DDQ</sub> + 0.5V ### Notes: - 4. Minimum voltage equals -2.0V for pulse durations of less than 20 ns. 5. $T_A$ is the "instant on" case temperature | Current into Outputs (LOW) | 20 mA | |-----------------------------------------------------------|--------| | Static Discharge Voltage > (per MIL-STD-883, Method 3015) | >2001V | | Latch-Up Current>2 | 200 mA | # **Operating Range** | Range | Ambient<br>Temperature <sup>[5]</sup> | V <sub>DD</sub> | |-------|---------------------------------------|-----------------| | Com'l | 0°C to +70°C | 3.3V -5%/+10% | # Electrical Characteristics Over the Operating Range | Parameter | Description | Test Conditions | | Min. | Max. | Unit | |--------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------|-------------------------|------| | V <sub>CC</sub> | Power Supply Voltage | | | 3.135 | 3.6 | ٧ | | $V_{\mathrm{DDQ}}$ | I/O Supply Voltage | | | 3.135 | 3.6 | ٧ | | V <sub>OH</sub> | Output HIGH Voltage | V <sub>DD</sub> = Min., I <sub>OH</sub> = -4.0 mA | 2.4 | | ٧ | | | V <sub>OL</sub> | Output LOW Voltage | V <sub>DD</sub> = Min., I <sub>OL</sub> = 8.0 mA | | | 0.4 | ٧ | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.0 | V <sub>DDQ</sub> + 0.3V | ٧ | | V <sub>IL</sub> | Input LOW Voltage <sup>[7]</sup> | | | -0.3 | 0.8 | ٧ | | l <sub>X</sub> | Input Load Current except ZZ and MODE | $GND \le V_I \le V_{DDQ}$ | | | 5 | μА | | | Input Current of MODE | Input = V <sub>SS</sub> | -30 | | μА | | | | | Input = V <sub>DDQ</sub> | | 5 | μΑ | | | | Input Current of ZZ | Input = V <sub>SS</sub> | | -5 | | μА | | | | Input = V <sub>DDQ</sub> | nput = V <sub>DDQ</sub> | | 30 | μА | | l <sub>OZ</sub> | Output Leakage<br>Current | $GND \leq V_I \leq V_{DDQ}$ , Output Disabled | | <b>-</b> 5 | 5 | μА | | lcc | V <sub>DD</sub> Operating Supply<br>Current | V <sub>DD</sub> = Max., I <sub>OUT</sub> = 0 mA, | 6-ns cycle, 166 MHz | | 420 | mA | | | | $f = f_{MAX} = 1/t_{CYC}$ | 7.5-ns cycle, 133 MHz | | 375 | mA | | | | | 8.5-ns cycle, 117 MHz | | 350 | mA | | | | | 10-ns cycle, 100 MHz | | 325 | mA | | I <sub>SB1</sub> | Automatic CS | Max. V <sub>DD</sub> , Device Deselected, | 6-ns cycle, 166 MHz | | 35 | mA | | | Power-Down<br> Current—TTL Inputs | $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$<br>$f = f_{MAX} = 1/t_{CYC}$ | 7.5-ns cycle, 133 MHz | | 30 | mA | | | | MAX MCYC | 8.5-ns cycle, 117 MHz | | 25 | mA | | | | | 10-ns cycle, 100 MHz | | 25 | mA | | I <sub>SB2</sub> | Automatic CS | Max. V <sub>DD</sub> , Device Deselected, | | | 2.5 | mA | | | Power-Down Current—CMOS Inputs | $V_{IN} \le 0.3V$ or $V_{IN} \ge V_{DDQ} - 0.3V$ , $f = 0$ | L Version | | 500 | μА | | I <sub>SB3</sub> | Automatic CS | Max. V <sub>DD</sub> , Device Deselected, or | 6-ns cycle, 166 MHz | | 10 | mA | | | Power-Down Current—CMOS Inputs | $V_{IN} \le 0.3V$ or $V_{IN} \ge V_{DDQ} - 0.3V$<br>$f = f_{MAX} = 1/t_{CYC}$ | 7.5-ns cycle, 133 MHz | | 10 | mA | | | | · · ·MAX ····-CYC | 8.5-ns cycle, 117 MHz | | 10 | mA | | | | | 10-ns cycle, 100 MHz | | 10 | mA | | I <sub>SB4</sub> | Automatic CS<br>Power-Down<br>Current—TTL Inputs | $\begin{aligned} &\text{Max. V}_{DD}, \text{ Device Deselected}, \\ &\text{V}_{IN} \geq \text{V}_{IH} \text{ or V}_{IN} \leq \text{V}_{IL}, f = 0 \end{aligned}$ | | | 18 | mA | # **ZZ Mode Electrical Characteristics** | Parameter | Description | Test Conditions | Min | Max | Unit | |-------------------------------|-----------------------------|-----------------------------|-------------------|-------------------|------| | lcczz | Snooze mode standby current | ZZ ≥ V <sub>DD</sub> – 0.2V | | 3 | mA | | I <sub>CCZZ</sub> (L Version) | Snooze mode standby current | $ZZ \ge V_{DD} - 0.2V$ | | 800 | μΑ | | t <sub>ZZS</sub> | Device operation to ZZ | $ZZ \ge V_{DD} - 0.2V$ | | 2t <sub>CYC</sub> | ns | | t <sub>ZZREC</sub> | ZZ recovery time | ZZ <u>≤</u> 0.2V | 2t <sub>CYC</sub> | | ns | # Capacitance<sup>[6]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------------|--------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | T <sub>A</sub> = 25°C, f = 1 MHz, | 6 | pF | | C <sub>CLK</sub> | Clock Input Capacitance | $V_{DD} = 3.3V.$<br>$V_{DDO} = 3.3V$ | 8 | pF | | C <sub>I/O</sub> | Input/Output Capacitance | T DDQ S.S. | 8 | pF | ## **AC Test Loads and Waveforms** ### Note: - Tested initially and after any design or process changes that may affect these parameters. Input waveform should have a slew rate of 1V/ns. # **Switching Characteristics** Over the Operating Range<sup>[8,9,10]</sup> | | | -1 | 66 | -1 | 33 | -1 | 17 | -100 | | | |-------------------|---------------------------------------------|------|------|------|------|------|------|------|------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>CYC</sub> | Clock Cycle Time | 6 | | 7.5 | | 8.5 | | 10 | | ns | | <sup>t</sup> CH | Clock HIGH | 1.7 | | 1.9 | | 2.5 | | 3.5 | | ns | | t <sub>CL</sub> | Clock LOW | 1.7 | | 1.9 | | 2.5 | | 3.5 | | ns | | t <sub>AS</sub> | Address Set-Up Before CLK Rise | 2.0 | | 2.5 | | 2.5 | | 2.5 | | ns | | t <sub>AH</sub> | Address Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>co</sub> | Data Output Valid After CLK Rise | | 3.5 | | 4 | | 4.5 | | 5.5 | ns | | t <sub>DOH</sub> | Data Output Hold After CLK Rise | 1.5 | | 2.0 | | 2.0 | | 2.0 | | ns | | t <sub>ADS</sub> | ADSP, ADSC Set-Up Before CLK Rise | 2.0 | | 2.5 | | 2.5 | | 2.5 | | ns | | t <sub>ADH</sub> | ADSP, ADSC Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>WES</sub> | BWE, GW, BW[1:0] Set-Up Before CLK<br>Rise | 2.0 | | 2.5 | | 2.5 | | 2.5 | | ns | | t <sub>WEH</sub> | BWE, GW, BW[1:0] Hold After CLK<br>Rise | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>ADVS</sub> | ADV Set-Up Before CLK Rise | 2.0 | | 2.5 | | 2.5 | | 2.5 | | ns | | t <sub>ADVH</sub> | ADV Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>DS</sub> | Data Input Set-Up Before CLK Rise | 2.0 | | 2.5 | | 2.5 | | 2.5 | | ns | | t <sub>DH</sub> | Data Input Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>CES</sub> | Chip Select Set-Up | 2.0 | | 2.5 | | 2.5 | | 2.5 | | ns | | t <sub>CEH</sub> | Chip Select Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>CHZ</sub> | Clock to High-Z <sup>[9, 10]</sup> | | 3.5 | | 3.5 | | 3.5 | | 3.5 | ns | | t <sub>CLZ</sub> | Clock to Low-Z <sup>[9, 10]</sup> | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>EOHZ</sub> | OE HIGH to Output High-Z <sup>[9, 10]</sup> | | 3.5 | | 3.5 | | 3.5 | | 3.5 | ns | | t <sub>EOLZ</sub> | OE LOW to Output Low-Z <sup>[9, 10]</sup> | 0 | | 0 | | 0 | | 0 | 6 | ns | | t <sub>EOV</sub> | OE LOW to Output Valid <sup>[9]</sup> | | 3.5 | | 3.5 | | 3.5 | | 3.5 | ns | ### Notes: <sup>8.</sup> Unless otherwise noted, test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified lo<sub>L</sub>/l<sub>OH</sub> and load capacitance. Shown in (a) and (b) of AC test loads. 9. t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>EOLZ</sub>, and t<sub>EOHZ</sub> are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ± 200 mV from steady-state voltage. 10. At any given voltage and temperature, t<sub>EOHZ</sub> is less than t<sub>EOLZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub>. # **Switching Waveforms** ## **Write Cycle Timing** ## **Read Cycle Timing** $\overline{\text{WE}}$ is the combination of $\overline{\text{BWE}}$ & $\overline{\text{BW}}_{\text{X}}$ to define a write cycle (see Write Cycle Descriptions table). = DON'T CARE = UNDEFINED ## **Read/Write Cycle Timing** Note: Write data forwarded to outputs on read immediately following a write. Device originally deselected $\overline{\text{WE}}$ is the combination of $\overline{\text{BWE}}$ , $\overline{\text{BWS}}_{[1:0]}$ and $\overline{\text{GW}}$ to define a write cycle (see Write Cycle Descriptions table). $\overline{\text{CE}}$ is the combination of $\overline{\text{CE}}_2$ and $\overline{\text{CE}}_3$ . All chip selects need to be active in order to select the device. RAx stands for Read Address X, WAx stands for Write Address X, Dx stands for Data-in X, Qx stands for Data-out X. ### Note: 11. Device must be deselected when entering ZZ mode. See Cycle Description for all possible signal conditions to deselect the device. 12. I/Os are in three-state when exiting ZZ sleep mode. ## **Ordering Information** | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |----------------|-----------------|-----------------|------------------------------|--------------------| | 166 | CY7C1326-166AC | A101 | 100-Lead Thin Quad Flat Pack | Commercial | | 166 | CY7C1326L-166AC | A101 | 100-Lead Thin Quad Flat Pack | Commercial | | 133 | CY7C1326-133AC | A101 | 100-Lead Thin Quad Flat Pack | Commercial | | 133 | CY7C1326L-133AC | A101 | 100-Lead Thin Quad Flat Pack | Commercial | | 117 | CY7C1326-117AC | A101 | 100-Lead Thin Quad Flat Pack | Commercial | | 117 | CY7C1326L-117AC | A101 | 100-Lead Thin Quad Flat Pack | Commercial | | 100 | CY7C1326-100AC | A101 | 100-Lead Thin Quad Flat Pack | Commercial | | 100 | CY7C1326L-100AC | A101 | 100-Lead Thin Quad Flat Pack | Commercial | Document #: 38-00720 ## **Package Diagram** ### 100-Pin Thin Plastic Quad Flatpack (14 x 20 x 1.4 mm) A101 DIMENSIONS ARE IN MILLIMETERS. 51-85050-A <sup>©</sup> Cypress Semiconductor Corporation, 1998. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.