# CMOS DUAL-PORT RAMS 32K (2K x 16-BIT) IDT7133SA/LA IDT7143SA/LA ### **FEATURES:** High-speed access Military: 25/35/45/55/70/90ns (max.)Commercial: 20/25/35/45/55/70/90ns (max.) · Low-power operation — IDT7133/43SA Active: 500 mW (typ.) Standby: 5mW (typ.) - IDT7133/43LA Active: 500mW (typ.) Standby: 1mW (typ.) Versatile control for write: separate write control for lower and upper byte of each port - MASTER IDT7133 easily expands data bus width to 32 bits or more using SLAVE IDT7143 - On-chip port arbitration logic (IDT7133 only) - BUSY output flag on IDT7133; BUSY input on IDT7143 - Fully asynchronous operation from either port - · Battery backup operation-2V data retention - TTL-compatible; single 5V (±10%) power supply - · Available in 68-pin ceramic PGA, Flatpack, and PLCC - . Military product compliant to MIL-STD-883, Class B - Industrial temperature range (-40°C to +85°C) is available, tested to military electrical specifications #### **DESCRIPTION:** The IDT7133/7143 are high-speed 2K x 16 Dual-Port Static RAMs. The IDT7133 is designed to be used as a stand-alone 16-bit Dual-Port RAM or as a "MASTER" Dual-Port RAM together with the IDT7143 "SLAVE" Dual-Port in 32-bit-ormore word width systems. Using the IDT MASTER/SLAVE Dual-Port RAM approach in 32-bit-or-wider memory system applications results in full-speed, error-free operation without the need for additional discrete logic. Both devices provide two independent ports with separate control, address, and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. An automatic power down feature, controlled by $\overline{CE}$ , permits the on-chip circuitry of each port to enter a very low standby power mode. Fabricated using IDT's CMOS high-performance technology, these devices typically operate on only 500mW of power. Low-power (LA) versions offer battery backup data retention capability, with each port typically consuming 200 $\mu$ W for a 2V battery. The IDT7133/7143 devices have identical pinouts. Each is packed in a 68-pin ceramic PGA, 68-pin flatpack, and 68-pin PLCC. Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability. ### **FUNCTIONAL BLOCK DIAGRAM** **MILITARY AND COMMERCIAL TEMPERATURE RANGES** **DECEMBER 1995** ## PIN CONFIGURATIONS(1,2,3) - Both Vcc pins must be connected to the supply to assure reliable operation. - Both GND pins must be connected to the supply to assure reliable operation. - 3. UB = Upper Byte, LB = Lower Byte - 4. This text does not indicate orientation of the actual part-marking ## PIN CONFIGURATIONS (CONTINUED)(1,2,3) | | [ | 51 | 50 | 48 | 46 | 44 | 42 | 40 | 38 | 36 | | |--------------------|--------------------|-------------|-------------|------------------|--------|--------------------|-------------|-------------|------------------|-------------|--------| | 11 | | A6L | A5L | <b>A</b> 3L | A1L | BUSYL | ČĒR | <b>A</b> or | A <sub>2</sub> R | A4R | | | İ | 53 | 52 | 49 | 47 | 45 | 43 | 41 | 39 | 37 | 35 | 34 | | 10 | <b>A</b> 8L | <b>A</b> 7L | <b>A</b> 4L | A <sub>2</sub> L | AoL | CĒL | BUSYA | A1R | Азя | <b>A</b> 5R | A6R | | | 55 | 54 | | | | | | | | 32 | 33 | | 09 | <b>A</b> 10L | <b>A</b> 9L | | | | | | | | A8R | A7R | | | 57 | 56 | | | | | | | | 30 | 31 | | 80 | R/WLLB | ŌĒL | | | | A10R | <b>A</b> 9R | | | | | | | 59 | 58 | | | | 28 | 29 | | | | | | 07 | Vcc(1) | R/WLUB | | | | R/WRLB | ŌĒR | | | | | | | 61 | 60 | | | | 26 | 27 | | | | | | 06 | 1/O1L | I/OoL | | | | GND <sup>(2)</sup> | R/WAUB | | | | | | | 63 | 62 | | | | OP VIE | . ** | | | 24 | 25 | | 05 | 1/O3L | I/O2L | - | | | | | | | I/O14R | I/O15R | | | 65 | 64 | | | | | | | | 22 | 23 | | 04 | I/O <sub>5</sub> L | I/O4L | | | | | | | | I/O12R | I/O13R | | | 67 | 66 | | | | | | | | 20 | 21 | | 03 | I/O7L | I/O6L | | | | | | | | I/O10R | I/O11R | | | 68 | 1 | 3 | 5 | 7 | 9 | 11 | 13 | 15 | 18 | 19 | | 02 | I/OeL | I/O9L | I/O11L | I/O13L | I/O15L | GND <sup>(2)</sup> | I/O1R | I/O3R | I/O5R | I/Osn | 1/O9A | | | | 2 | 4 | 6 | 8 | 10 | 12 | 14 | 16 | 17 | | | 01 | <b>/</b> • | I/O10L | I/O12L | I/O14L | Vcc(1) | I/Oor | I/O2R | I/O4R | I/O6R | I/O7R | | | Pin 1/<br>Designat | or A | В | С | D | E | F | G | Н | j | K | L | 2746 drw 03 #### **PIN NAMES** | IIIIIII | | | | | | | |----------------|----------------|------------------------------|--|--|--|--| | Left Port | Right Port | Names | | | | | | CEL | CER | Chip Enable | | | | | | <b>R/W</b> LUB | R/WRUB | Upper Byte Read/Write Enable | | | | | | R/WLLB | R/Walb | Lower Byte Read/Write Enable | | | | | | ŌĒL | ŌĒR | Output Enable | | | | | | A0L - A10L | A0R - A10R | Address | | | | | | I/OoL - I/O15L | I/O0R - I/O15R | Data Input/Output | | | | | | BUSTL | BUSYA | Busy Flag | | | | | | Vcc | | Power | | | | | | GND | | Ground | | | | | - 1. Both Vcc pins must be connected to the supply to assure reliable operation. - 2. Both GND pins must be connected to the supply to assure reliable operation. 3. UB = Upper Byte, LB = Lower Byte 4. This text does not indicate orientation of the actual part-marking. ## 6 ## ABSOLUTE MAXIMUM RATINGS(1) | Symbol | Rating | Commercial | Military | Unit | |----------------------|--------------------------------------------|--------------|--------------|------| | VTERM <sup>(2)</sup> | Terminal Voltage<br>with Respect<br>to GND | -0.5 to +7.0 | -0.5 to +7.0 | ٧ | | TA | Operating<br>Temperature | 0 to +70 | -55 to +125 | °C | | TBIAS | Temperature<br>Under Bias | -55 to +125 | -65 to +135 | °C | | Тѕтс | Storage<br>Temperature | -55 to +125 | -65 to +150 | °C | | PT <sup>(3)</sup> | Power<br>Dissipation | 2.0 | 2.0 | w | | lout | DC Output<br>Current | 50 | 50 | mA | #### NOTES: - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - VTERM must not exceed Vcc + 0.5V for more than 25% of the cycle time or 10ns maximum, and is limited to ≤ 20mA for the period of VTERM ≥ Vcc + 0.5V. ## CAPACITANCE (TA = +25°C, f = 1.0MHz) | Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit | |--------|-----------------------------|------------|------|------| | CIN | Input Capacitance | Vin = 0V | 11 | pF | | Соит | Input/Output<br>Capacitance | Vout = 0V | 11 | ρF | #### NOTE: 2746 tbl 03 This parameter is determined by device characterization but is not production tested. ## RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE | Grade | Ambient<br>Temperature | GND | Vcc | |------------|------------------------|-----|------------| | Military | -55°C to +125°C | 0V | 5.0V ± 10% | | Commercial | 0°C to +70°C | 0V | 5.0V ± 10% | 2746 tbl 04 ## RECOMMENDED DC OPERATING CONDITIONS | Symbol | - | | Тур. | Max. | Unit | |--------|--------------------|---------------------|------|------|------| | Vcc | Supply Voltage | 4.5 | 5.0 | 5.5 | V | | GND | Supply Voltage | 0 | 0 | 0 | V | | Vін | Input High Voltage | 2.2 | _ | 6.0 | V | | VIL | Input Low Voltage | -0.5 <sup>(1)</sup> | _ | 0.8 | V | #### NOTE 2746 lbi 05 - 1. VIL (min.) = -1.5V for pulse width less than 10ns. - 2. VTERM must not exceed Vcc + 0.5V. # DC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE (Either port, Vcc = 5.0V ± 10%) | _ | | | IDT7133SA<br>IDT7143SA | | IDT71 | | | |--------|--------------------------------------|-----------------------------|------------------------|------|-------|---------------|------| | Symbol | Parameter | Test Conditions | Min. | Max. | Min. | Max. | Unit | | llul | Input Leakage Current <sup>(1)</sup> | Vcc = 5.5V, Vin = 0V to Vcc | | 10 | _ | 5 | μА | | IILOI | Output Leakage Current | CE = VIH, VOUT = 0V to VCC | _ | 10 | | 5 | μА | | VoL | Output Low Voltage (I/Oo-I/O15) | IOL = 4mA | | 0.4 | | 0.4 | V | | VoL | Open Drain Output Low Voltage (BUSY) | IOL = 16mA | | 0.5 | _ | 0.5 | v | | Vон | Output High Voltage | IOH = -4mA | 2.4 | | 2.4 | <del> </del> | \ | At Vcc < 2.0V, input leakages are undefined.</li> 2746 tbi 06 ## DC ELECTRICAL CHARACTERISTICS OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE(3) (Vcc = 5.0V ± 10%) | | | Test | | | | 3X20 <sup>(1)</sup> | | | | | | |--------|-----------------------------------------|--------------------------------------------------------------------|---------|----|---------------------|---------------------|------------|------------|------------|------------|------| | Symbol | Parameter | Condition | Version | | Typ. <sup>(2)</sup> | Max. | Typ.(2) | Max. | Typ.(2) | Max. | Unit | | lcc | Dynamic Operating<br>Current | CE ≈ ViL<br>Outputs Open | MIL. | S | 250<br>230 | 350<br>310 | 250<br>230 | 330<br>300 | 240<br>220 | 325<br>295 | mA | | | (Both Ports Active) | 1 = fMAX <sup>(4)</sup> | COM'L. | S | 250<br>230 | 310<br>280 | 250<br>230 | 300<br>270 | 240<br>210 | 295<br>250 | | | ISB1 | Standby Current<br>(Both Ports — TTL | CEL and CER = VIH f = fMAX <sup>(4)</sup> | MIL. | S | 25<br>25 | 90<br>80 | 25<br>25 | 90<br>80 | 25<br>25 | 75<br>65 | mA | | | Level Inputs) | | COM'L. | S | 25<br>25 | 80<br>70 | 25<br>25 | 80<br>70 | 25<br>25 | 70<br>60 | | | ISB2 | Standby Current<br>(One Port — TTL | CE'A' = ViL and<br>CE'B' ≈ ViH <sup>(5)</sup> , | MIL. | SL | 140<br>120 | 230<br>210 | 140<br>100 | 230<br>190 | 120<br>100 | 200<br>180 | mA | | | Level inputs) | f = fMax <sup>(4)</sup> , Active<br>Port Outputs Open | COM'L. | S | 140<br>120 | 200<br>180 | 140<br>100 | 200<br>170 | 120<br>100 | 180<br>160 | | | ISB3 | Full Standby Current<br>(Both Ports — | Both Ports CEL & CER > Vcc - 0.2V | MIL. | SL | 1<br>0.2 | 30<br>10 | 1<br>0.2 | 30<br>10 | 1<br>0.2 | 30<br>10 | mA | | | CMOS Level Inputs) | Vin > Vcc - 0.2V or<br>Vin < 0.2V, $f = 0^{(5)}$ | COM'L. | SL | 1<br>0.2 | 15<br>5 | 1<br>0.2 | 15<br>4 | 1<br>0.2 | 15<br>4 | | | ISB4 | Full Standby Current<br>(One Port — All | CE'A' < 0.2V and<br>CE'B" > Vcc - 0.2V <sup>(6)</sup> | MIL. | s | 140 | 220 | 140 | 220 | 120 | 190 | mA | | | CMOS Level Inputs) | VIN > VCC - 0.2V or | | L | 120 | 200 | 120 | 200 | 100 | 170 | | | | | Vin < 0.2V<br>Active Port Outputs<br>Open, f = fmax <sup>(4)</sup> | COM'L. | S | 140<br>120 | 190<br>170 | 140<br>120 | 190<br>170 | 120<br>100 | 170<br>150 | | ## OTES: 1. Commercial only, 0°C to +70°C temperature range. 2. Vcc = 5V, TA = +25°C for Typ., and are not production tested. lccoc = 180mA (Typ.) 3. "X" in part numbers indicates power rating (SA or LA) 5. f = 0 means no address or control lines change. Applies only to inputs at CMOS level standby. 6. Port "A" may be either left or right port. Port "B" is the opposite from port "A". 2746 lbi 07 <sup>4.</sup> At f = fMAX, address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of 1/tnc, and using "AC Test Conditions" of input levels of GND to 3V. ## DC ELECTRICAL CHARACTERISTICS OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE(3) (Vcc = 5.0V ± 10%) | | | Test | Test | | IDT7133X45<br>IDT7143X45 | | | IDT71 | | IDT7133X70/90<br>IDT7143X70/90 | | | |--------|-----------------------------------------|-------------------------------------------------------|---------|--------|--------------------------|------------|---------------------|------------|---------------------|--------------------------------|------|--| | Symbol | Parameter | Condition | Version | Ī | Typ.(2) | Max. | Typ. <sup>(2)</sup> | Max. | Typ. <sup>(2)</sup> | Max. | Unit | | | Icc | Dynamic Operating<br>Current | CE = VIL<br>Outputs Open | MIL. | S<br>L | 230<br>210 | 320<br>290 | 230<br>210 | 315<br>285 | 230<br>210 | 310<br>280 | mA | | | | (Both Ports Active) | $f = fMAX^{(4)}$ | COM'L. | S<br>L | 230<br>210 | 290<br>260 | 230<br>210 | 285<br>255 | 230<br>210 | 280<br>250 | | | | ISB1 | Standby Current<br>(Both Ports — TTL | CEL and CER = VIH f = fMAX <sup>(4)</sup> | MIL. | S | 25<br>25 | 80<br>70 | 25<br>25 | 80<br>70 | 25<br>25 | 75<br>65 | mA | | | | Level Inputs) | | COM'L. | S | 25<br>25 | 75<br>65 | 25<br>25 | 70<br>60 | 25<br>25 | 70<br>60 | | | | ISB2 | Standby Current<br>(One Port — TTL | CE"a" ≈ ViL and<br>CE"B" = ViH <sup>(5)</sup> , | MIL. | SL | 120<br>100 | 210<br>190 | 120<br>100 | 210<br>190 | 120<br>100 | 200<br>180 | mA | | | | Level Inputs) | f ≈ fMAX <sup>(4)</sup> , Active<br>Port Outputs Open | COM'L. | S | 120<br>100 | 190<br>170 | 120<br>100 | 180<br>160 | 120<br>100 | 180<br>160 | | | | ISB3 | Full Standby Current<br>(Both Ports — | Both Ports CEL &<br>CER > Vcc - 0.2V | MIL. | S | 1<br>0.2 | 30<br>10 | 1<br>0.2 | 30<br>10 | 1<br>0.2 | 30<br>10 | mA | | | | CMOS Level Inputs) | Vin > Vcc - 0.2V or<br>Vin < 0.2V, $f = 0^{(5)}$ | COM'L. | S | 1<br>0.2 | 15<br>4 | 1<br>0.2 | 15<br>4 | 1<br>0.2 | 15<br>4 | | | | ISB4 | Full Standby Current<br>(One Port — Ali | CE'a' < 0.2V and<br>CE's' > Vcc - 0.2V <sup>(6)</sup> | MIL. | s | 120 | 200 | 120 | 200 | 120 | 190 | mA | | | | CMOS Level Inputs) | Vin > Vcc - 0.2V or | L | 니 | 100 | 180 | 100 | 180 | 100 | 170 | | | | | | Vin < 0.2V<br>Active Port Outputs | COM'L. | s | 120 | 180 | 120 | 170 | 120 | 170 | | | | | | Open, f ≈ fмax <sup>(4)</sup> | | ᅵᅵ | 100 | 160 | 100 | 150 | 100 | 150 | | | #### NOTES: 2746 Ibl 07 - 1. Commercial only, 0°C to +70°C temperature range. - 2. Vcc = 5V, TA = +25°C for Typ., and are not production tested. Iccoc = 180mA (Typ.) - 3. "X" in part numbers indicates power rating (SA or LA) - 4. At f = fmax, address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of 1 / fmc. and using "AC Test Conditions" of input levels of GND to 3V. - 5. f = 0 means no address or control lines change. Applies only to inputs at CMOS level standby. 6. Port "A" may be either left or right port. Port "B" is the opposite from port "A". ## **DATA RETENTION CHARACTERISTICS** (LA Version Only) VLC = 0.2V, VHC = VCC - 0.2V | | | | | IDT7133LA/IDT7143LA | | | | | |---------------------|--------------------------------------|--------------------|--------|---------------------|------|------|----|--| | Symbol | Parameter | Test Condi | Min. | Тур. | Max. | Unit | | | | VDR | Vcc for Data Retention | Vcc = 2V | | 2.0 | _ | | V | | | ICCDR | Data Retention Current | CE ≥ VHC | MIL. | | 100 | 4000 | μA | | | | L | Vin ≥ VHC or ≤ VLC | COM'L. | _ | 100 | 1500 | 1 | | | tcon <sup>(3)</sup> | Chip Deselect to Data Retention Time | 7 | | 0 | | | ns | | | tH <sup>(3)</sup> | Operation Recovery Time | 7 | | tac <sup>(2)</sup> | _ | | ns | | #### NOTES: - 1. Vcc = 2V, TA = +25°C, and are not production tested. - 2. tRC = Read Cycle Time - 3. This parameter is guaranteed but is not production tested. ## **DATA RETENTION WAVEFORM** ## **AC TEST CONDITIONS** | Input Pulse Levels | GND to 3.0V | |-------------------------------|----------------------| | Input Rise/Fall Times | 5ns | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | Output Load | See Figures 1, 2 & 3 | 2746 tbi 09 6.16 (for tLz, tHz, twz, tow) \*Including scope and jig (IDT7133 only) 2746 tbl 08 ## 6 2746 tbl 10 # AC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE<sup>(4)</sup> | | | IDT7133X20 <sup>(2)</sup><br>IDT7143X20 <sup>(2)</sup> | | | IDT7133X25<br>IDT7143X25 | | IDT7133X35<br>IDT7143X35 | | | |--------|------------------------------------------------|--------------------------------------------------------|------|------|--------------------------|------|--------------------------|------|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | READ | CYCLE | | | | | | | | | | tRC | Read Cycle Time | 20 | | 25 | | 35 | | ns | | | taa | Address Access Time | _ | 20 | | 25 | | 35 | ns | | | tACE | Chip Enable Access Time | } | 20 | _ | 25 | | 35 | ns | | | tAOE | Output Enable Access Time | | 12 | | 15 | | 20 | ns | | | ton | Output Hold from Address Change | 3 | | 0 | | 0 | | ns | | | tLZ | Output Low-Z Time <sup>(1, 3)</sup> | 3 | | 0 | | 0 | | ns | | | tHZ | Output High-Z Time <sup>(1, 3)</sup> | <u></u> | 12 | _ | 15 | | 20 | ns | | | tPU | Chip Enable to Power Up Time <sup>(3)</sup> | 0 | | 0 | _ | 0 | | ns | | | tPD | Chip Disable to Power Down Time <sup>(3)</sup> | | 20 | l — | 50 | — | 50 | ns | | | | | IDT7133X45<br>IDT7143X45 | | IDT7133X55<br>IDT7143X55 | | IDT7133X70/90<br>IDT7143X70/90 | | | | |--------|------------------------------------------------|--------------------------|-----|--------------------------|------|--------------------------------|-------|------|--| | Symbol | Parameter | Min. Max. | | Min. | Max. | Min. | Max. | Unit | | | READ | READ CYCLE | | | | | | | | | | tRC | Read Cycle Time | 45 | | 55 | | 70/90 | _ | ns | | | taa | Address Access Time | _ | 45 | | 55 | | 70/90 | ns | | | tACE | Chip Enable Access Time | | 45 | | 55 | | 70/90 | ns | | | tAOE | Output Enable Access Time | _ | 25 | | 30 | l — | 40/40 | ns | | | tон | Output Hold from Address Change | 0 | | 0 _ | | 0/0 | | ns | | | t∟z | Output Low-Z Time <sup>(1, 3)</sup> | 0 | I — | 5 | | 5/5 | _ | ņs | | | tHZ | Output High-Z Time <sup>(1, 3)</sup> | | 20 | | 20 | _ | 25/25 | ns | | | tPU | Chip Enable to Power Up Time <sup>(3)</sup> | 0 | | 0 | | 0/0 | | ns | | | tPD | Chip Disable to Power Down Time <sup>(3)</sup> | | 50 | | 50 | | 50/50 | ns | | - Transition is measured ±500mV from low or high impedance voltage with load (Figures 1, 2, and 3). - 2. 0°C to +70°C temperature range only. - This parameter is guaranteed by device characterization, but is not production tested. - production tested. 4. "X" in part number indicates power rating (SA or LA). ## TIMING WAVEFORM OF READ CYCLE NO. 1, EITHER SIDE(1, 2, 4) ## TIMING WAVEFORM OF READ CYCLE NO. 2, EITHER SIDE(1, 3) - 1. Timing depends on which signal is asserted last, OE or CE. - 2. Timing depends on which signal is deasserted last, OE or CE. - tabo delay is required only in a case where the opposite port is completing a write operation to the same address location. For simultaneous read operations, BUSY has no relationship to valid output data. - 4. Start of valid data depends on which timing becomes effective last, tAGE, tAGE, tAA. or tedd. 5. R/W = ViH, and the address is valid prior to others coincidental with CE transition Low. ## **AC ELECTRICAL CHARACTERISTICS OVER THE** OPERATING TEMPERATURE AND SUPPLY VOLTAGE<sup>(7)</sup> | <u> </u> | | | 133x20 <sup>(2)</sup><br>143X20 <sup>(2)</sup> | | 33x25<br>43x25 | IDT7133x35<br>IDT7143x35 | | | |----------|----------------------------------------------------|------|------------------------------------------------|------|----------------|--------------------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | WRITE C | YCLE | | | | | | | | | twc | Write Cycle Time <sup>(4)</sup> | 20 | | 25 | | 35 | | ns | | tew | Chip Enable to End-of-Write | 15 | | 20 | - | 25 | | ns | | taw | Address Valid to End-of-Write | 15 | | 20 | | 25 | | ns | | tas | Address Set-up Time | 0 | _ | 0 | - | 0 | _ | ns | | twp | Write Pulse Width <sup>(6)</sup> | 15 | | 20 | | 25 | T | ns | | twn | Write Recovery Time | 0 | <u> </u> | 0 | | 0 | | ns | | tow | Data Valid to End-of-Write | 15 | _ | 15 | _ | 20 | | ns | | tHZ | Output High-Z Time <sup>(1,3)</sup> | _ | 12 | _ | 15 | _ | 20 | ns | | tDH | Data Hold Time <sup>(5)</sup> | 0 | | 0 | | 0 | _ | ns | | twz | Write Enable to Output in High-Z <sup>(1,3)</sup> | _ | 12 | | 15 | _ | 20 | ns | | tow | Output Active from End-of-Write <sup>(1,3,5)</sup> | 3 | _ | 0 | _ | 0 | _ | ns | | | | | 7133x45<br>7143X45 | IDT71: | | IDT714 | | | |---------|----------------------------------------------------|------|--------------------|--------|------|--------|-------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Ųnit | | WRITE C | YCLE | | | | | | | | | twc | Write Cycle Time <sup>(4)</sup> | 45 | | 55 | | 70/90 | - | ns | | tew | Chip Enable to End-of-Write | 30 | | 40 | | 50/50 | _ | nş | | taw | Address Valid to End-of-Write | 30 | - | 40 | | 50/50 | - | ns | | tas | Address Set-up Time | 0 | - | 0 | _ | 0/0 | | ns | | twp | Write Pulse Width <sup>(6)</sup> | 30 | - | 40 | _ | 50/50 | - | ns | | twr | Write Recovery Time | 0 | | 0 | - | 0/0 | 1 | ns | | tow | Data Valid to End-of-Write | 20 | - | 25 | _ | 30/30 | - | ns | | tHZ | Output High-Z Time <sup>(1,3)</sup> | _ | 20 | | 20 | _ | 25/25 | ns | | tDH | Data Hold Time <sup>(5)</sup> | 5 | _ | 5 | | 5/5 | _ | ns | | twz | Write Enable to Output in High-Z <sup>(1,3)</sup> | _ | 20 | _ | 20 | _ | 25/25 | ns | | tow | Output Active from End-of-Write <sup>(1,3,5)</sup> | 5 | | 5 | _ | 5/5 | | ns | 2746 tbl 11 - 1. Transition is measured ± 500mV from Low- or High-impedence voltage from the Output Test Load. - 2. 0° C to +70°C temperature range only. - This parameter is guaranteed but not tested. For MASTER/SLAVE combination, two = tbaa + twn + twp, since RW = VIL must occur after tbaa - 5. The specification for ton must be met by the device supplying write data to the RAM under all operation conditions. Although ton and tow values will very over voltage and temperature, the actual ton will always be smaller than the actual tow. - 6. This parameter is determined by device characterization, but is not production tested. Transition is measured ±200mV from steady state with the Output Test Load (Figure 2). 6.16 7. "X" in part number indicates power rating (SA or LA). ## AC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE(7) | | | | 133x20 <sup>(1)</sup><br>143X20 <sup>(1)</sup> | IDT7133x25<br>IDT7143x25 | | IDT7133x35<br>IDT7143x35 | | | |-------------|----------------------------------------------------|------|------------------------------------------------|--------------------------|----------|--------------------------|--------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. Max. | | Unit | | BUSY TIM | MING (For MASTER IDT7133) | | | | | | | | | <b>TBAA</b> | BUSY Access Time from Address | | 20 | _ | 20 | _ | 30 | ns | | tBDA | BUSY Disable Time from Address | | 20 | _ | 20 | | 30 | ns | | tBAC | BUSY Access Time from Chip Enable | | 20 | - | 20 | _ | 25 | ns | | tBDC | BUSY Disable Time from Chip Enable | _ | 17 | T - " | 20 | | 25 | ns | | twdd | Write Pulse to Data Delay <sup>(2)</sup> | _ | 40 | _ | 50 | | 60 | ns | | topo | Write Data Valid to Read Data Delay <sup>(2)</sup> | _ | 30 | | 45 | - | 55 | ns | | tBDD | BUSY Disable to Valid Data(3) | _ | 20 | | Note 3 | - | Note 3 | ns | | taps | Arbitration Priority Set Up Time <sup>(4)</sup> | 5 | _ | 5 | _ | 5/5 | | ns | | BUSY INF | PUT TIMING (For SLAVE IDT7143) | | | • | <u> </u> | <u> </u> | | | | twB | Write to BUSY | 0 | | 0 | | 0 | | ns | | twн | Write Hold After BUSY <sup>(6)</sup> | 20 | | 20 | _ | 25 | | ns | | twoo | Write Pulse to Data Delay <sup>(2)</sup> | | 40 | _ | 60 | | 80 | ns | | todo | Write Data Valid to Read Data Delay <sup>(2)</sup> | _ | 30 | | 45 | - | 55 | ns | 2746 tbl 12 ## **AC ELECTRICAL CHARACTERISTICS OVER THE** OPERATING TEMPERATURE AND SUPPLY VOLTAGE<sup>(7)</sup> | | | IDT7133x45<br>IDT7143x45 | | IDT7133x55<br>IDT7143X55 | | IDT7133x70/90<br>IDT7143X70/90 | | | |----------|----------------------------------------------------|--------------------------|--------|--------------------------|--------|--------------------------------|--------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | BUSY TIN | MING (For MASTER IDT7133) | | | | | | | | | tBAA | BUSY Access Time from Address | | 40 | | 40 | - | 45/45 | ns | | tBDA | BUSY Disable Time from Address | | 40 | _ | 40 | | 45/45 | ns | | tBAC | BUSY Access Time from Chip Enable | *** | 30 | | 35 | - | 35/35 | ns | | tBDC | BUSY Disable Time from Chip Enable | _ | 25 | | 30 | 1 | 30/30 | ns | | twoo | Write Pulse to Data Delay <sup>(2)</sup> | _ | 80 | _ | 80 | - | 90/90 | ns | | todo | Write Data Valid to Read Data Delay <sup>(2)</sup> | _ | 35 | _ | 55 | - | 70/70 | ns | | tBDD | BUSY Disable to Valid Data <sup>(3)</sup> | | Note 3 | | Note 3 | | Note 3 | ns | | taps | Arbitration Priority Set Up Time <sup>(4)</sup> | 5 | _ | 5 | | 5/5 | | ns | | twн | Write Hold After BUSY <sup>(6)</sup> | 30 | _ | 30 | _ | 30/30 | | ns | | BUSY INI | PUT TIMING (For SLAVE IDT7143) | | | | | | | - | | twB | Write to BUSY | 0 | _ | 0 | | 0/0 | ' — | ns | | twn | Write Hold After BUSY <sup>(6)</sup> | 30 | | 30 | | 30/30 | _ | ns | | twpp | Write Pulse to Data Delav <sup>(2)</sup> | | 80 | | 80 | _ | 90/90 | ns | | tDDD | Write Data Valid to Read Data Delay <sup>(2)</sup> | _ | 55 | _ | 55 | _ | 70/70 | ns | ## NOTES: - 0°C to +70°C temperature range only. Port-to-port delay through RAM cells from writing port to reading port, refer to "Timing Waveform of Write with Port-to-Port Read and Busy". t epo is calculated parameter and is greater of 0, twob twe (actual) or toob tow (actual). To ensure that the earlier of the two ports wins. - 5. To ensure that the write cycle is inhibited on port "B" during contention on port "A". 6. To ensure that a write cycle is completed on port "B" after contention on port "A". 7. "X" in part number indicates power rating (SA or LA). 6.16 2746 tbl 12 ## TIMING WAVEFORM OF WRITE CYCLE NO. 1 (R/W CONTROLLED TIMING)(1, 5, 8) ## WRITE CYCLE NO. 2 (CE CONTROLLED TIMING)(1, 5) - 1. R/W or CE must be high during all address transitions. - A write occurs during the overlap (tew or twp) of a CE = Vil. and a R/W = Vil. twn is measured from the earlier of CE or R/W going High to the end of the write cycle. - During this period, the I/O pins are in the output state, and input signals must not be applied. - 5. If the CE low transition occurs simultaneously with or after the RW low transition, the outputs remain in the High-impedance state. - Timing depends on which enable signal (CE or R/W) is asserted last. - This parameter is determined by device characterization, but is not production tested. Transition is measured ± 200mV from steady state with the Output Test Load (Figure 2). - 8. If $\overline{OE}$ is low during a R/W controlled write cycle, the write pulse width must be the larger of twp or (twz + tow) to allow the I/O drivers to turn off and data to be placed on the bus for the required tow. If $\overline{OE}$ is high during an R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp. - 9. R/W for either upper or lower byte ## TIMING WAVEFORM OF WRITE WITH PORT-TO-PORT READ AND BUSY (1, 2, 3) #### NOTES: - 1. To ensure that the earlier of the two ports wins, taps is ignored for Slave (IDT7143). - 2. CEL = CER = VIL - 3. OE = VIL for the reading port. - 4. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from port "A". ## TIMING WAVEFORM OF WRITE WITH BUSY (M/S = VIL) - 1. twn must be met for both BUSY input (SLAVE) and output (MASTER). - 2. BUSY is asserted on port "B" blocking R/W "B", until BUSY "B" goes High. - 3. All timing is the same for left and right ports. Port "A" may be either left or right port. Port "B" is the opposite from port "A". ## TIMING WAVEFORM OF BUSY ARBITRATION CONTROLLED BY CE TIMING (1) ## TIMING WAVEFORM OF BUSY ARBITRATION CONTROLLED BY ADDRESSES (1) - 1. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from port "A". - 2. If taps is not satisfied, the BUSY will be asserted on one side or the other, but there is no guarantee on which side BUSY will be asserted (IDT7133 only). #### **FUNCTIONAL DESCRIPTION:** The IDT7133/43 provides two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in memory. The IDT7133/43 has an automatic power down feature controlled by $\overline{\text{CE}}$ . The $\overline{\text{CE}}$ controls on-chip power down circuitry that permits the respective port to go into a standby mode when not selected ( $\overline{\text{CE}}$ high). When a port is enabled, access to the entire memory array is permitted. Non-contention READ/WRITE conditions are illustrated in Table 1. ### **BUSY LOGIC** Busy Logic provides a hardware indication that both ports of the RAM have accessed the same location at the same time. It also allows one of the two accesses to proceed and signals the other side that the RAM is "busy". The busy pin can then be used to stall the access until the operation on the other side is completed. If a write operation has been attempted from the side that receives a busy indication, the write signal is gated internally to prevent the write from proceeding. The use of busy logic is not required or desirable for all applications. In some cases it may be useful to logically OR the busy outputs together and use any busy indication as an interrupt source to flag the event of an illegal or illogical operation. If the write inhibit function of busy logic is not desirable, the busy logic can be disabled by using the IDT7143 (SLAVE). In the IDT7143, the busy pin operates solely as a write inhibit input pin. Normal operation can be programmed by tying the BUSY pins high. If desired, unintended write operations can be prevented to a port by tying the busy pin for that port low. The busy outputs on the IDT7133 RAM are open drain and require pull-up resistors. ## WIDTH EXPANSION WITH BUSY LOGIC MASTER/SLAVE ARRAYS When expanding an IDT7133/43 RAM array in width while using busy logic, one master part is used to decide which side of the RAM array will receive a busy indication, and to output that indication. Any number of slaves to be addressed in the same address range as the master, use the busy signal as a write inhibit signal. Thus on the IDT7133 RAM the busy pin is an output and on the IDT7143 RAM, the busy pin is an input (see Figure 3). Figure 4. Busy and chip enable routing for both width and depth expansion with the IDT7133 (MASTER) and the IDT7143 (SLAVE). Expanding the data bus width to 32 bits or more in a Dual-Port RAM system implies that several chips will be active at the same time. If each chip includes a hardware arbitrator, and the addresses for each chip arrive at the same time, it is possible that one will activate its BUSYL while another activates its BUSYR signal. Both sides are now busy and the CPUs will await indefinitely for their port to become free. To avoid the "Busy Lock-Out" problem, IDT has developed a MASTER/SLAVE approach where only one hardware arbitrator, in the MASTER, is used. The SLAVE has BUSY inputs which allow an interface to the MASTER with no external components and with a speed advantage over other systems. When expanding Dual-Port RAMs in width, the writing of the SLAVE RAMs must be delayed until after the BUSY input has settled. Otherwise, the SLAVE chip may begin a write cycle during a contention situation. Conversely, the write pulse must extend a hold time past BUSY to ensure that a write cycle takes place after the contention is resolved. This timing is inherent in all Dual-Port memory systems where more than one chip is active at the same time. The write pulse to the SLAVE should be delayed by the maximum arbitration time of the MASTER. If, then, a contention occurs, the write to the SLAVE will be inhibited due to BUSY from the MASTER. ## TRUTH TABLE I ~ NON-CONTENTION READ/WRITE CONTROL(4) | LEFT OR RIGHT PORT <sup>(1)</sup> | | | | ЯТ <sup>(1)</sup> | | | |-----------------------------------|-------|----|----|-------------------|---------|------------------------------------------------------------------------------------------------------------| | R/WLB | R∕₩uв | ČĒ | ŌĒ | I/Oo-7 | I/O8-15 | Function | | × | Х | Н | Х | Z | Z | Port Disabled and in Power Down Mode, ISB2, ISB4 | | Х | X | Н | Х | Z | Z | CER = CEL = VIH, Power Down Mode, ISB1 or ISB3 | | L | L | L | Х | DATAIN | DATAIN | Data on Lower Byte and Upper Byte Written into Memory <sup>(2)</sup> | | L | н | L | L | DATAIN | DATAOUT | Data on Lower Byte Written into Memory <sup>(2)</sup> , Data in Memory Output on Upper Byte <sup>(3)</sup> | | Н | L | L | L | DATAOUT | DATAIN | Data in Memory Output on Lower Byte <sup>(3)</sup> , Data on Upper Byte Written into Memory <sup>(2)</sup> | | L | Н | L | Н | DATAIN | Z | Data on Lower Byte Written into Memory <sup>(2)</sup> | | н | L | L | Н | Z | DATAIN | Data on Upper Byte Written into Memory <sup>(2)</sup> | | н | Н | L | L | DATAOUT | DATAOUT | Data in Memory Output on Lower Byte and Upper Byte | | н | Н | L | Н | Z | Z | High Impedance Outputs | NOTES: 2746 tbl 13 - 1. AoL A10L ≠ A0R A10R - 2. If BUSY = LOW, data is not written. - 3. If BUSY = LOW, data may not be valid, see twoo and topo timing. 4. "H" = HIGH, "L" = LOW, "X" = Don't Care, "Z" = High Impedance, "LB" = Lower Byte, "UB" = Upper Byte. ## TRUTH TABLE II - ADDRESS BUSY **ARBITRATION** | L | _inp | uts | Out | | | |-----|------|----------------------|----------|----------------------|------------------------------| | ĈĒ. | CER | AOL-A1OL<br>AOR-A1OR | BUSYL(1) | BUSYR <sup>(1)</sup> | Function | | X | Х | NO MATCH | н | Н | Normal | | Н | Х | MATCH | Н | Н | Normal | | X | Н | MATCH | H | Н | Normal | | L | L | MATCH | (2) | (2) | Write Inhibit <sup>(3)</sup> | NOTES: 2746 (b) 14 - 1. Pins BUSYL and BUSYR are both outputs on the IDT7133 (MASTER). Both are inputs on the IDT7143 (SLAVE). On Slaves the BUSY input internally inhibits writes. - "" if the inputs to the opposite port were stable prior to the address and enable inputs of this port. "H" if the inputs to the opposite port became stable after the address and enable inputs of this port. If taps is not met, either BUSYL or BUSYR = LOW will result. BUSYL and BUSYR outputs can not be LOW simultaneously. - 3. Writes to the left port are internally ignored when BUSYL outputs are driving LOW regardless of actual logic level on the pin. Writes to the right port are internally ignored when BUSYA outputs are driving LOW regardless of actual logic level on the pin. ## **ORDERING INFORMATION** 2746 drw 15