## **MOSEL VITELIC**

## V62C3184096 512K X 8, CMOS STATIC RAM

#### **Features**

- High-speed: 55, 70 ns
- Ultra low standby current of 5µA (max.)
- Fully static operation
- All inputs and outputs directly compatible
- Three state outputs
- Ultra low data retention current ( $V_{CC} = 2.0V$ )
- Operating voltage: 2.7V-3.3V
- Packages
  - 32-Pin TSOP (Standard)
  - 36-Ball CSP BGA (8mm x 10mm)

## Description

The V62C3184096 is a very low power CMOS static RAM organized as 524,288 words by 8 bits. Easy memory expansion is provided by an active LOW  $\overline{\text{CE1}}$ , and active HIGH CE2, an active LOW  $\overline{\text{OE}}$ , and three static I/O's. This device has an automatic power-down mode feature when deselected.

### Functional Block Diagram



### **Device Usage Chart**

| Operating            | Package Outline |   | Access Time (ns) Power |    | Outline Access Time (n |    | Tamananatura        |
|----------------------|-----------------|---|------------------------|----|------------------------|----|---------------------|
| Temperature<br>Range | Т               | В | 55                     | 70 | L                      | LL | Temperature<br>Mark |
| 0°C to 70 °C         | •               | • | •                      | •  | •                      | •  | Blank               |
| -40°C to +85°C       | •               | • | •                      | •  |                        | •  | I                   |

### Pin Descriptions

### A<sub>0</sub>-A<sub>18</sub> Address Inputs

These 19 address inputs select one of the 512K x 8 bit segments in the RAM.

### CE<sub>1</sub>, CE<sub>2</sub>\* Chip Enable Inputs

CE<sub>1</sub> is active LOW and CE<sub>2</sub> is active HIGH. Both chip enables must be active to read from or write to the device. If either chip enable is not active, the device is deselected and is in a standby power mode. The I/O pins will be in the high-impedance state when deselected.

### **OE** Output Enable Input

The Output Enable input is active LOW. With chip enabled, when  $\overline{OE}$  is LOW and  $\overline{WE}$  HIGH, data of the selected memory location will be available on the I/O pins. When  $\overline{OE}$  is HIGH, the I/O pins will be in the high impedance state.

\*CE<sub>2</sub> is available on BGA package only.

### WE Write Enable Input

The write enable input is active LOW and controls read and write operations. With the chip enabled, when  $\overline{WE}$  is HIGH and  $\overline{OE}$  is LOW, output data will be present at the I/O pins; when  $\overline{WE}$  is LOW and  $\overline{OE}$  is HIGH, the data present on the I/O pins will be written into the selected memory locations.

I/O<sub>1</sub>-I/O<sub>8</sub> Data Input and Data Output Ports
These 8 bidirectional ports are used to read data
from and write data into the RAM.

V<sub>CC</sub> Power Supply

GND Ground

## Pin Configurations (Top View)

### 32-Pin TSOP (Standard)



#### **36 BGA**



TOP VIEW

|   | 1    | 2   | 3   | 4   | 5   | 6    |
|---|------|-----|-----|-----|-----|------|
| Α | A0   | A1  | CE2 | А3  | A6  | A8   |
| В | I/O5 | A2  | WE  | A4  | A7  | I/O1 |
| С | I/O6 | NB  | NC  | A5  | NB  | 1/02 |
| D | VSS  | NB  | NB  | NB  | NB  | vcc  |
| Ε | vcc  | NB  | NB  | NB  | NB  | VSS  |
| F | 1/07 | NB  | A18 | A17 | NB  | I/O3 |
| G | I/O8 | ŌĒ  | CE1 | A16 | A15 | 1/04 |
| Н | A9   | A10 | A11 | A12 | A13 | A14  |
|   |      |     |     |     | ·   |      |

Note: NC means no connect. NB means no ball.

TOP VIEW

### Part Number Information



## Absolute Maximum Ratings (1)

| Symbol            | Parameter                    | Commercial                      | Industrial                      | Units |
|-------------------|------------------------------|---------------------------------|---------------------------------|-------|
| V <sub>CC</sub>   | Supply Voltage               | -0.5 to + V <sub>CC</sub> + 0.5 | -0.5 to + V <sub>CC</sub> + 0.5 | V     |
| V <sub>N</sub>    | Input Voltage                | -0.5 to + V <sub>CC</sub> + 0.5 | -0.5 to + V <sub>CC</sub> + 0.5 | V     |
| V <sub>DQ</sub>   | Input/Output Voltage Applied | V <sub>CC</sub> + 0.3           | V <sub>CC</sub> + 0.3           | V     |
| T <sub>BIAS</sub> | Temperature Under Bias       | -10 to +125                     | -65 to +135                     | °C    |
| T <sub>STG</sub>  | Storage Temperature          | -55 to +125                     | -65 to +150                     | °C    |

#### NOTE:

### Capacitance\*

 $T_A = 25^{\circ}C, f = 1.0MHz$ 

| Symbol           | Parameter          | Conditions            | Max. | Unit |
|------------------|--------------------|-----------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | V <sub>IN</sub> = 0V  | 6    | pF   |
| C <sub>OUT</sub> | Output Capacitance | V <sub>I/O</sub> = 0V | 8    | pF   |

#### NOTE:

1. This parameter is guaranteed and not tested.

#### Truth Table

| Mode           | CE <sub>1</sub> | CE <sub>2</sub> | ŌĒ | WE | I/O<br>Operation |
|----------------|-----------------|-----------------|----|----|------------------|
| Standby        | Н               | Х               | Х  | Х  | High Z           |
| Standby        | Х               | L               | Х  | Х  | High Z           |
| Output Disable | L               | Н               | Н  | Н  | High Z           |
| Read           | L               | Н               | L  | Н  | D <sub>OUT</sub> |
| Write          | L               | Н               | Х  | L  | D <sub>IN</sub>  |

NOTE:

X = Don't Care, L = LOW, H = HIGH

<sup>1.</sup> Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## **DC Electrical Characteristics** (over all temperature ranges, $V_{CC} = 2.7V-3.3V$ )

| Symbol          | Parameter                          | Test Conditions                                                          | Min.                 | Тур. | Max.                 | Units |
|-----------------|------------------------------------|--------------------------------------------------------------------------|----------------------|------|----------------------|-------|
| V <sub>IL</sub> | Input LOW Voltage <sup>(1,2)</sup> |                                                                          | -0.5                 | _    | 0.4                  | V     |
| V <sub>IH</sub> | Input HIGH Voltage <sup>(1)</sup>  |                                                                          | 2.0                  |      | V <sub>CC</sub> +0.3 | V     |
| I <sub>IL</sub> | Input Leakage Current              | $V_{CC} = Max$ , $V_{IN} = 0V$ to $V_{CC}$                               | _                    |      | 1                    | μΑ    |
| I <sub>OL</sub> | Output Leakage Current             | $V_{CC} = Max$ , $\overline{CE}_1 = V_{IH}$ , $V_{OUT} = 0V$ to $V_{CC}$ | _                    | _    | 1                    | μΑ    |
| V <sub>OL</sub> | Output LOW Voltage                 | V <sub>CC</sub> = Min, I <sub>OL</sub> = 2mA                             | _                    | _    | 0.4                  | V     |
| V <sub>OH</sub> | Output HIGH Voltage                | V <sub>CC</sub> = Min, I <sub>OH</sub> = -0.5mA                          | V <sub>CC</sub> -0.4 | 1    | _                    | V     |

| Symbol           | Parameter                                                                                                               | Comm. <sup>(3)</sup> | Ind. <sup>(3)</sup> | Units |    |
|------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------|---------------------|-------|----|
| I <sub>CC1</sub> |                                                                                                                         |                      | 35                  | 40    | mA |
|                  | V <sub>CC</sub> = Max.                                                                                                  | f = 1 MHz            | 4                   | 5     |    |
| I <sub>SB</sub>  | TTL Standby Current                                                                                                     |                      | 0.5                 | 1     | mA |
|                  | $\overline{CE}_1 \ge V_{IH}, CE_2 \le V_{IL}, V_{CC} = Max., f = 0$                                                     | LL                   | 0.3                 | 1     |    |
| I <sub>SB1</sub> | CMOS Standby Current, $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2\text{V}$ , $\text{CE}_2 \le 0.2\text{V}$ , | L                    | 10                  | 15    | μΑ |
|                  | $V_{IN} \ge V_{CC} - 0.2V$ or $V_{IN} \le 0.2V$ , $V_{CC} = Max.$ , $f = 0$                                             | LL                   | 5                   | 7     |    |

#### NOTES:

- 1. These are absolute values with respect to device ground and all overshoots due to system or tester noise are included.
- 2.  $V_{IL}$  (Min.) = -3.0V for pulse width <  $t_{RC}/2$ .
- 3. Maximum value.

### **AC Test Conditions**

| Input Pulse Levels        | 0 to 2.0V |
|---------------------------|-----------|
| Input Rise and Fall Times | 5 ns      |
| Timing Reference Levels   | 1.1V      |
| Output Load               | see below |

### AC Test Loads and Waveforms



 $C_L = 30pF + 1TTL Load$ 

<sup>\*</sup> Includes scope and jig capacitance

## Data Retention Characteristics

| Symbol            | Parameter                                                                                                                                                                                                                                                                                                                           |       | Power | Min.                           | Typ. <sup>(2)</sup> | Max. | Units |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------------------------------|---------------------|------|-------|
| $V_{DR}$          | $\label{eq:continuous} \begin{array}{c} V_{CC} \text{ for Data Retention} \\ \overline{CE}_1 \geq V_{CC} - 0.2 \text{V, } CE_2 < 0.2 \text{V, } V_{IN} \geq V_{CC} - 0.2 \text{V,} \\ \text{or } V_{IN} \leq 0.2 \text{V} \end{array}$                                                                                              |       |       | 2.0                            |                     | 3.3  | V     |
| I <sub>CCDR</sub> | $\label{eq:CCDR} \begin{array}{ll} \textbf{Data Retention Current} \\ \hline \overline{CE}_1 \geq \textbf{V}_{DR} - 0.2 \textbf{V}, \ \textbf{CE}_2 < 0.2 \textbf{V}, \ \textbf{V}_{IN} \geq \textbf{V}_{CC} - 0.2 \textbf{V}, \\ \textbf{or } \textbf{V}_{IN} \leq 0.2 \textbf{V}, \ \textbf{V}_{DR} = 2.0 \textbf{V} \end{array}$ | Com'l | L     | 1                              | 1                   | 4    | μА    |
|                   |                                                                                                                                                                                                                                                                                                                                     |       | LL    |                                | 0.5                 | 3    |       |
|                   |                                                                                                                                                                                                                                                                                                                                     | Ind.  | L     |                                | _                   | 7    |       |
|                   |                                                                                                                                                                                                                                                                                                                                     |       | LL    | _                              | _                   | 5    |       |
| t <sub>CDR</sub>  | Chip Deselect to Data Retention Time                                                                                                                                                                                                                                                                                                |       |       | 0                              | _                   | _    | ns    |
| t <sub>R</sub>    | Operation Recovery Time (see Retention Waveform)                                                                                                                                                                                                                                                                                    | )     |       | t <sub>RC</sub> <sup>(1)</sup> | _                   |      | ns    |

#### NOTES:

1.  $t_{RC}$  = Read Cycle Time 2.  $T_A$  = +25°C.

## Low V<sub>CC</sub> Data Retention Waveform (1) (CE<sub>1</sub> Controlled)



## Key to Switching Waveforms

| WAVEFORM          | INPUTS                                 | OUTPUTS                                            |
|-------------------|----------------------------------------|----------------------------------------------------|
|                   | MUST BE<br>STEADY                      | WILL BE<br>STEADY                                  |
|                   | MAY CHANGE<br>FROM H TO L              | WILL BE<br>CHANGING<br>FROM H TO L                 |
|                   | MAY CHANGE<br>FROM L TO H              | WILL BE<br>CHANGING<br>FROM L TO H                 |
|                   | DON'T CARE:<br>ANY CHANGE<br>PERMITTED | CHANGING:<br>STATE<br>UNKNOWN                      |
| $\longrightarrow$ | DOES NOT<br>APPLY                      | CENTER<br>LINE IS HIGH<br>IMPEDANCE<br>"OFF" STATE |

## **AC Electrical Characteristics**

(over all temperature ranges)

## **Read Cycle**

| Parameter         |                                    | 55   |      | 7    | 0    |      |
|-------------------|------------------------------------|------|------|------|------|------|
| Name              | Parameter                          | Min. | Max. | Min. | Max. | Unit |
| t <sub>RC</sub>   | Read Cycle Time                    | 55   | _    | 70   | _    | ns   |
| t <sub>AA</sub>   | Address Access Time                | _    | 55   | _    | 70   | ns   |
| t <sub>ACS1</sub> | Chip Enable Access Time            | _    | 55   | _    | 70   | ns   |
| t <sub>ACS2</sub> | Chip Enable Access Time            | _    | 55   | _    | 70   | ns   |
| t <sub>OE</sub>   | Output Enable to Output Valid      | _    | 30   | _    | 40   | ns   |
| t <sub>CLZ1</sub> | Chip Enable to Output in Low Z     | 10   | _    | 10   | _    | ns   |
| t <sub>CLZ2</sub> | Chip Enable to Output in Low Z     | 10   | _    | 10   | _    | ns   |
| t <sub>OLZ</sub>  | Output Enable to Output in Low Z   | 5    | _    | 5    |      | ns   |
| t <sub>CHZ</sub>  | Chip Disable to Output in High Z   | _    | 20   | _    | 30   | ns   |
| t <sub>OHZ</sub>  | Output Disable to Output in High Z | _    | 20   | _    | 25   | ns   |
| t <sub>OH</sub>   | Output Hold from Address Change    | 5    | _    | 10   | _    | ns   |

## **Write Cycle**

| Parameter        |                               | 55   |      | 7    |      |      |
|------------------|-------------------------------|------|------|------|------|------|
| Name             | Parameter                     | Min. | Max. | Min. | Max. | Unit |
| t <sub>WC</sub>  | Write Cycle Time              | 55   | _    | 70   | _    | ns   |
| t <sub>CW</sub>  | Chip Enable to End of Write   | 45   | _    | 60   | _    | ns   |
| t <sub>AS</sub>  | Address Setup Time            | 0    | _    | 0    | _    | ns   |
| t <sub>AW</sub>  | Address Valid to End of Write | 45   | _    | 60   | _    | ns   |
| t <sub>WP</sub>  | Write Pulse Width             | 40   | _    | 50   | _    | ns   |
| t <sub>WR</sub>  | Write Recovery Time           | 0    | _    | 0    | _    | ns   |
| t <sub>WHZ</sub> | Write to Output High-Z        | _    | 20   | _    | 20   | ns   |
| t <sub>DW</sub>  | Data Setup to End of Write    | 30   | _    | 35   | _    | ns   |
| t <sub>DH</sub>  | Data Hold from End of Write   | 0    | _    | 0    | _    | ns   |

## Switching Waveforms (Read Cycle)

# Read Cycle 1<sup>(1, 2, 6)</sup>



# Read Cycle 2<sup>(1, 2, 4, 6)</sup>



## Read Cycle 3<sup>(1, 3, 4, 6)</sup>



### NOTES:

- 1.  $\overline{WE} = V_{IH}$ .
- 2.  $\overline{CE}_1 = V_{IL}$  and  $CE_2 = V_{IH}$ .
- 3. Address valid prior to or coincident with  $\overline{\text{CE}}_1$  transition LOW and/or  $\text{CE}_2$  transition HIGH.
- 4.  $\overline{OE} = V_{II}$
- 5. Transition is measured  $\pm 500$ mV from steady state with  $C_L = 5$ pF. This parameter is guaranteed and not 100% tested.
- 6. CE<sub>2</sub> is offered on BGA package only.

## Switching Waveforms (Write Cycle)

## Write Cycle 1 (WE Controlled)(4, 7)



## Write Cycle 2 (CE Controlled)<sup>(4, 7)</sup>



#### NOTES:

- The internal write time of the memory is defined by the overlap of CE<sub>1</sub> and CE<sub>2</sub> active and WE low. All signals must be active to
  initiate and any one signal can terminate a write by going inactive. The data input setup and hold timing should be referenced to
  the second transition edge of the signal that terminates the write.
- 2. t<sub>WR</sub> is measured from the earlier of  $\overline{\text{CE}}_1$  or  $\overline{\text{WE}}$  going high, or  $\text{CE}_2$  going LOW at the end of the write cycle.
- 3. During this period, I/O pins are in the output state so that the input signals of opposite phase to the outputs must not be applied.
- 4.  $\overline{OE} = V_{IL}$  or  $V_{IH}$ . However it is recommended to keep  $\overline{OE}$  at  $V_{IH}$  during write cycle to avoid bus contention.
- 5. If  $\overline{\text{CE}}_1$  is LOW and  $\text{CE}_2$  is HIGH during this period, I/O pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them.
- 6.  $t_{CW}$  is measured from  $\overline{CE}_1$  going low or  $CE_2$  going HIGH to the end of write.
- CE<sub>2</sub> is offered on BGA package only.

## Package Diagrams

### 32-Pin TSOP (Standard)

Units in inches [mm]



#### 36 Ball—8x10 BGA



| SYMBOL | UNIT.MM    |
|--------|------------|
| Α      | 1.05+0.15  |
| A1     | 0.25±0.05  |
| b      | 0.35±.0.05 |
| С      | 0.30(TYP)  |
| D      | 10.00±0.10 |
| D1     | 5.25       |
| Е      | 8.00±0.10  |
| E1     | 3.75       |
| е      | 0.75TYP    |
| aaa    | 0.10       |



SIDE VIEW

### **MOSEL VITELIC**

### **WORLDWIDE OFFICES**

### V62C3184096

#### U.S.A.

3910 NORTH FIRST STREET SAN JOSE, CA 95134 PHONE: 408-433-6000 FAX: 408-433-0952

### **HONG KONG**

19 DAI FU STREET TAIPO INDUSTRIAL ESTATE TAIPO, NT, HONG KONG PHONE: 852-2666-3307 FAX: 852-2770-8011

#### **TAIWAN**

7F, NO. 102 MIN-CHUAN E. ROAD, SEC. 3 TAIPEI

PHONE: 886-2-2545-1213 FAX: 886-2-2545-1209

NO 19 LI HSIN RD. SCIENCE BASED IND. PARK HSIN CHU, TAIWAN, R.O.C. PHONE: 886-3-579-5888

ONE: 886-3-579-5888 FAX: 886-3-566-5888

#### **SINGAPORE**

10 ANSON ROAD #23-13 INTERNATIONAL PLAZA SINGAPORE 079903 PHONE: 65-3231801 FAX: 65-3237013

#### **JAPAN**

WBG MARIVE WEST 25F 6, NAKASE 2-CHOME MIHAMA-KU, CHIBA-SHI CHIBA 261-7125

PHONE: 81-43-299-6000 FAX: 81-43-299-6555

#### **UK & IRELAND**

SUITE 50, GROVEWOOD BUSINESS CENTRE STRATHCLYDE BUSINESS PARK BELLSHILL, LANARKSHIRE, SCOTLAND, ML4 3NQ PHONE: 01698-748515 FAX: 01698-748516

### GERMANY (CONTINENTAL EUROPE & ISRAEL)

71083 HERRENBERG BENZSTR. 32 GERMANY

PHONE: +49 7032 2796-0 FAX: +49 7032 2796 22

### U.S. SALES OFFICES

#### **NORTHWESTERN**

3910 NORTH FIRST STREET SAN JOSE, CA 95134 PHONE: 408-433-6000 FAX: 408-433-0952

#### **SOUTHWESTERN**

302 N. EL CAMINO REAL #200 SAN CLEMENTE, CA 92672 PHONE: 949-361-7873 FAX: 949-361-7807

### CENTRAL, NORTHEASTERN & SOUTHEASTERN

604 FIELDWOOD CIRCLE RICHARDSON, TX 75081 PHONE: 972-690-1402 FAX: 972-690-0341

© Copyright 2000, MOSEL VITELIC Inc.

6/00 Printed in U.S.A.

The information in this document is subject to change without notice.

MOSEL VITELIC makes no commitment to update or keep current the information contained in this document. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of MOSEL-VITELIC.

MOSEL VITELIC subjects its products to normal quality control sampling techniques which are intended to provide an assurance of high quality products suitable for usual commercial applications. MOSEL VITELIC does not do testing appropriate to provide 100% product quality assurance and does not assume any liability for consequential or incidental arising from any use of its products. If such products are to be used in applications in which personal injury might occur from failure, purchaser must do its own quality assurance testing appropriate to such applications.