# CMOS SERIAL-TO-PARALLEL FIFO 2048 x 9 BIT & 4096 x 9 BIT IDT 72132 IDT 72142 #### **FEATURES:** - · 35ns parallel port access time - 50 MHz serial port shift rate - Easily expandable in depth and width - Programmable word lengths including 8, 9, 16-18, and 32-36 bits using Flexishift\* serial input without any additional components - Multiple status flags: Full, Almost-Full (1/8 from full), Half-Full, Almost-Empty (1/8 from empty), and Empty - Asynchronous and simultaneous read and write operations - Dual-ported zero fall-through time architecture - Retransmit capability in single device mode - Produced with high-performance, low-power CEMOS<sup>™</sup> technology - Available in a 28-pin ceramic and plastic DIP, 32-pin LCC and J-leaded PLCC - Military product compliant to MIL-STD-883. Class B #### DESCRIPTION: The IDT72132/72142 are high-speed, low-power serial-to-parallel FIFOs. These FIFOs are ideally suited to serial communications applications, tape/disk controllers, and local area networks (LANs). The IDT72132/72142 can be configured with the IDT's parallel-to-serial FIFOs (IDT72131/72141) for bidirectional serial data buffering. The FIFO has a serial input port and a 9-bit parallel output port. Wider and deeper serial-to-parallel data buffers can be built using multiple IDT72132/72142 chips. IDT's unique Flexishift™ serial expansion logic (SIX, NW) makes width expansion possible with no additional components. These FIFOs will expand to a variety of word widths including 8, 9, 16, and 32 bits. The IDT72132/142 can also be directly connected for depth expansion. Five flags are provided to monitor the FIFO. The full and empty flags prevent any FIFO data overflow or underflow conditions. The Almost-Full (7/8), Half-Full, and Almost-Empty (1/8) flags signal memory utilization within the FIFO. The IDT72132/72142 is fabricated using IDT's high-speed submicron CEMOS™ technology. Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B. #### **FUNCTIONAL BLOCK DIAGRAM** CEMOS and Flexishift are trademarks of Integrated Device Technology, Inc. **MILITARY AND COMMERCIAL TEMPERATURE RANGES** **JANUARY 1989** #### **PIN CONFIGURATIONS** #### PIN DESCRIPTIONS | SYMBOL | NAME | 1/0 | DESCRIPTION | |-----------------|-----------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SI | Serial Input | ı | Serial data is shifted in least significant bit first. In the serial cascade mode, the Serial Input (SI) pins are tied together and SIX plus D7, D8 determine which device stores the data. | | RS | Reset | - 1 | When RS is set low, internal READ and WRITE pointers are set to the first location of the RAM array. HF and FF go high, and AEF and EF go low. A reset is required before an initial WRITE after power-up. R must be high during a RS cycle. | | NW | Next Write | ı | To program the Serial In word width, connect NW with one of the Data Set pins (D7, D8) | | SICP | Serial Input Clock | ı | Serial data is read into the serial input register on the rising edge of SICP. In both Depth and Serial Word Width Expansion modes, all of the SICP pins are tied together. | | R | Read | 1 | When READ is low, data can be read from the RAM array sequentially, independent of SICP. In order for READ to be active, EF must be high. When the FIFO is empty (EF-low), the internal READ operation is blocked and Q0 - Q8 are in a high impedance condition. | | FC/RT | First Load/<br>Retransmit | 1 | This is a dual purpose input. In the single device configuration (XI grounded), activating retransmit (FL/RT-low) will set the internal READ pointer to the first location. There is no effect on the WRITE pointer. SOCP and W must be high before setting FL/RT low. Retransmit is not possible in depth expansion. In the depth expansion configuration, FL/RT grounded indicates the first activated device. | | XI | Expansion In | ı | In the single device configuration, $\overline{XI}$ is grounded. In depth expansion or daisy chain expansion, $\overline{XI}$ is connected to $\overline{XO}$ (expansion out) of the previous device. | | SIX | Serial Input<br>Expansion | ı | In the Expansion mode, SIX pin is tied high on the device that will source the lower order bits of the serial word. The device or devices that source the next higher order serial bits have their SIX pin (or pins) tied to the D8 pin of the device that will source the next lower order bits of the serial word. For single device operation, SIX is tied high. | | OE . | Output Enable | 1 | When $\overline{OE}$ is set low, the parallel output buffers receive data from the RAM array. When $\overline{OE}$ is set high, parallel three state buffers inhibit data flow. | | Q0 - Q8 | Data Output | 0 | Data outputs for 9-bit wide data | | FF | Full Flag | 0 | When FF goes low, the device is full and data must not be clocked in by SOCP. When FF is high, the device is not full. | | EF | Empty Flag | 0 | When EF goes low, the device is empty and further READ operations are inhibited. When EF is high, the device is not empty. | | AEF | Almost-Empty/<br>Almost-Full Flag | 0 | When $\overline{AEF}$ is low, the device is empty to 1/8 full or 7/8 to completely full. When $\overline{AEF}$ is high, the device is greater than 1/8 full, but less than 7/8 full. | | XO/HF | Almost-Empty/<br>Almost-Fuil Flag | 0 | This is a dual purpose output. In the single device configuration ( $\overline{X}$ ) grounded), the device is more than half full when HF is low. In the depth expansion configuration ( $\overline{X}$ ) connected to $\overline{X}$ ] of the next device), a pulse is sent from $\overline{X}$ 0 to $\overline{X}$ 1 when the last location in the RAM array is filled. | | D7, D8 | Data Set | 0 | The appropriate Data Set pin (D7, D8) is connected to NW to program the Serial In data word width. For example: Q7 - NW programs a 8-bit word width, Q8 - NW programs a 9-bit word width, etc. | | V <sub>cc</sub> | Power Supply | | Single power supply of 5V. | | GND | Ground | | Single ground of 0V. | ### 6 #### STATUS FLAGS | | OF WORDS<br>FIFO | FF | AEF | HF | EF | |-----------|------------------|----|-----|----|----| | IDT72132 | IDT72142 | | | | | | 0 | 0 | н | L | н | L | | 1-255 | 1-511 | н | L | н | н | | 256-1024 | 512-2048 | н | н | н | н | | 1025-1792 | 2049-3584 | н | н | L | н | | 1793-2047 | 3585-4095 | н | L | L | н | | 2048 | 4096 | L | L | L | Н | #### ABSOLUTE MAXIMUM RATINGS (\*) | SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT | |-------------------|--------------------------------------------|--------------|--------------|------| | V <sub>TERM</sub> | Terminal Voltage<br>with Respect to<br>GND | -0.5 to +7.0 | -0.5 to +7.0 | ٧ | | TA | Operating<br>Temperature | 0 to +70 | -55 to + 125 | °C | | T <sub>BIAS</sub> | Temperature<br>Under Bias | -55 to +125 | -65 to +135 | °C | | T <sub>STG</sub> | Storage<br>Temperature | -55 to + 125 | -65 to + 150 | °C | | lout | DC Output Current | 50 | 50 | mA | #### NOTE: #### RECOMMENDED DC OPERATING CONDITIONS | | | | | 5.15.11 | 0.10 | |----------------------------|-----------------------------------------------|------|------|---------|------| | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | | V <sub>CCM</sub> | V <sub>CCM</sub> Military Supply<br>Voltage | | 5.0 | 5.5 | ٧ | | v <sub>cc</sub> | Commercial<br>Supply Voltage | 4.5 | 5.0 | 5.5 | ٧ | | GND | Supply Voltage | 0 | 0 | 0 | ٧ | | V <sub>IH</sub> | Input High Voltage<br>Commercial | 2.0 | - | - | ٧ | | V <sub>IH</sub> | Input High Voltage<br>Military | 2.2 | - | - | ٧ | | <b>V</b> <sub>IL</sub> (1) | Input Low Voltage<br>Commercial &<br>Military | - | _ | 0.8 | ٧ | #### NOTE: 1. 1.5V undershoots are allowed for 10ns once per cycle. #### DC ELECTRICAL CHARACTERISTICS (Commercial: $V_{CC} = 5V \pm 10\%$ , $T_A = 0$ °C to +70°C; Military: $V_{CC} = 5V \pm 10\%$ , $T_A = -55$ °C to +125°C) | SYMBOL | PARAMETER | | 72132/IDT7 | | ID | UNIT | | | |-----------------------------|------------------------------------------------------------|------|------------|------|------|------|------|----| | | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | | l <sub>IL</sub> (1) | Input Leakage Current (Any Input) | -1 | | 1 | -10 | | 10 | μA | | I <sub>OL</sub> (2) | Output Leakage Current | -10 | | 10 | -10 | - | 10 | μA | | V <sub>OH</sub> | Output Logic "1" Voltage | 2.4 | _ | _ | 2.4 | - | - | ٧ | | V <sub>OL</sub> | Output Logic "0" Voltage | - | - | 0.4 | - | - | 0.4 | ٧ | | l <sub>OC1</sub> (3) | Power Supply Current | - | 90 | 140 | - | 100 | 160 | mA | | I <sub>CC2</sub> (3) | Average Standby Current<br>$(R = W = RST = FL/RT = V_{H})$ | - | 8 | 12 | _ | 12 | 25 | mA | | I <sub>CC3</sub> (L) (3, 4) | Power Down Current | - | _ | 2 | - | _ | 4 | mA | | I <sub>CC3</sub> (S) (3, 4) | Power Down Current | _ | _ | 8 | - | - | 12 | mA | #### NOTES: - 1. Measurements with $0.4 \le V_{IN} \le V_{OUT}$ . - 2. $\overline{R} \ge V_{1H}$ , $0.4 \le V_{OUT} \le V_{CC}$ - 3. I<sub>CC</sub> measurements are made with outputs open. In Stresses greater than those listed under ABSOLUTE MAXIMUM RAT-INGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those Indicated In the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. AC ELECTRICAL CHARACTERISTICS (1) (Commercial: $V_{CC} = 5V \pm 10\%$ , $T_A = 0^{\circ}C$ to $+70^{\circ}C$ ; Military: $V_{CC} = 5V \pm 10\%$ , $T_A = -55^{\circ}C$ to $+125^{\circ}C$ ) | | | co | M'L. | M | IL | | | MILITAF | RYAND | COMM | IERCI/ | | | | |--------------------|-----------------------------------------------------|------|----------------------|----------------------|----|----------------------|----|----------------------|-------|------------------------|--------|------------------------|-----|------| | SYMBOL | PARAMETER | 7214 | 2x35<br>2x35<br>MAX. | 7213<br>7214<br>MIN. | | 7213<br>7214<br>MIN. | | 7213<br>7214<br>MIN. | | 72132<br>72142<br>MIN. | 08x | 72132<br>72142<br>MIN. | | UNIT | | ts | Parallel Shift Frequency | - | 22.2 | - | 20 | - | 15 | _ | 12.5 | _ | 10 | - | 7 | MHz | | tSICP | Serial-In Shift Frequency | _ | 50 | 1 | 50 | ı | 40 | 1 | 33 | - | 28 | - | 25 | MHz | | t <sub>A</sub> | Access Time | + | 35 | 1 | 40 | ı | 50 | - | 65 | - | 80 | - | 120 | ns | | ten | Read Recovery Time | 10 | - | 10 | į | 15 | - | 15_ | | 20 | | 20 | 1 | ns | | t <sub>RPW</sub> | Read Pulse Width | 35 | _ | 40 | - | 50 | - | 65 | - | 80 | | 120 | - | ns | | t <sub>RC</sub> | Read Cycle Time | 45 | - | 50 | - | 65 | - | 80 | | 100 | | 140 | | ns | | taLZ | Read Pulse Low to Data Bus at Low Z <sup>(1)</sup> | 5 | | 5 | ~ | 10 | | 10 | - | 10 | - | 10 | - | ns | | t <sub>RHZ</sub> | Read Pulse High to Data Bus at High $Z^{(1)}$ | - | 20 | | 25 | _ | 30 | _ | 30 | - | 35 | _ | 35 | ns | | t <sub>DV</sub> | Data Valid from Read Pulse High | 5 | _ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns | | t <sub>OEHZ</sub> | Output Enable to High-Z (Disable)(1) | - | 15 | | 15 | _ | 15 | | 20 | _ | 25 | _ | 30 | ns | | t <sub>OELZ</sub> | Output Enable to Low-Z (Enable) <sup>(†)</sup> | 5 | _ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns | | t <sub>AOE</sub> | Output Enable to Data Valid (Q <sub>0-8</sub> ) | - | 20 | - | 20 | ı | 22 | - | 25 | ı | 30 | I | 35 | ns | | t <sub>SIS</sub> | Serial Data in Set-up Time to SICP<br>Rising Edge | 12 | ~ | 12 | | 15 | | 15 | 1 | 20 | | 20 | - | ns | | t <sub>SIH</sub> | Serial Data in Hold Time to SICP<br>Rising Edge | 0 | _ | 0 | | 0 | | 0 | - | 5 | | 5 | _ | ns | | t <sub>SIX</sub> | SIX Set-Up Time to SICP Rising Edge | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns | | t <sub>SICW</sub> | Serial in Clock Width High/Low | 8 | - | 8 | _ | 10 | | 10 | _ | 15 | | 15 | | ns | | tSICEF | SICP Rising Edge (Bit 0 - First Word)<br>to EF High | - | 45 | - | 50 | - | 65 | - | 80 | - | 80 | - | 80 | ns | | t <sub>SICFF</sub> | SICP Rising Edge (Bit 0 - First Word) to FF Low | ı | 30 | ı | 35 | - | 40 | - | 50 | 1 | 60 | - | 60 | ns | | tsicF | SICP Rising Edge to HF, AEF | 1 | 45 | 1 | 50 | - | 65 | 1 | 80 | - | 80 | - | 80 | ns | | t <sub>RFFSI</sub> | Recovery Time SICP After FF<br>Goes High | 15 | _ | 15 | - | 15 | , | 15 | 1 | 20 | - | 20 | - | ns | | t <sub>REF</sub> | Read Low to EF Low | - | 30 | - | 35 | - | 45 | - | 60 | | 60 | _ | 60 | ns | | t <sub>RFF</sub> | Read High to FF High | - | 30 | - | 35 | - | 45 | _ | 60 | | 60 | | 60 | ns | | t <sub>RF</sub> | Read High to Transitioning HF and AEF | | 45 | | 50 | | 65 | - | 80 | _ | 100 | _ | 140 | ns | | t <sub>RPE</sub> | Read Pulse Width After EF High | 35 | | 40 | | 50 | - | 65 | _ | 80 | _ | 120 | _ | ns | | t <sub>RSC</sub> | Reset Cycle Time | 45 | | 50 | ~ | 65 | _ | 80 | _ | 100 | _ | 140 | | ns | | t <sub>RS</sub> | Reset Pulse Width | 35 | _= | 40 | _ | 50 | - | 65 | _ | 80 | | 120 | | ns | | tRSS | Reset Set-up Time | 35 | | 40 | | 50 | - | 65 | - | 80 | | 120 | | ns | | tasa | Reset Recovery Time | 10 | | 10_ | _ | 15 | ~ | 15 | - | 20 | | 20 | - | ns | | t <sub>RSF1</sub> | Reset to EF and AEF Low | | <u>45</u> | _ | 50 | _ | 65 | _ | 80 | _ | 100 | | 140 | ns | | t <sub>RSF2</sub> | Reset to HF and FF High | - | 45 | - | 50 | - | 65 | _ | 80 | 1 | 100 | _ | 140 | ns | | t <sub>RTC</sub> | Retransmit Cycle Time | 45 | | 50 | | 65 | | 80 | | 100 | | 140 | | ns | | t <sub>RT</sub> | Retransmit Pulse Width | 35 | - | 40 | _ | 50 | - | 65_ | | .80 | | 120 | | ns | | t <sub>RTS</sub> | Retransmit Set-up Time | 35 | | 40_ | _ | 50 | ~ | 65 | | 80 | _=_ | 120 | _ | ns | | t <sub>RTR</sub> | Retransmit Recovery Time | 10 | - | 10 | - | 15 | | 15 | - | 20 | _ | 20 | | ns | | txoL | Read/Write to XO Low | | 35 | | 40 | | 50 | | 65 | _ | 80 | | 120 | ns | | t <sub>XOH</sub> | Read/Write to XO High | _ | 35 | - | 40 | | 50 | _ | 65 | | 80 | _ | 120 | ns | | t <sub>XI</sub> | XI Pulse Width | 35 | _ | 40 | | 50 | _ | 65 | | 80 | | 120 | _ | ns | | t <sub>XIR</sub> | XI Recovery Time | 10 | | 10 | _ | 10 | _ | 10 | | 10 | _=_ | 10 | | ns | | txis | XI Set-up Time | 16 | - | 15 | _ | 15 | _ | 15 | | 15 | | 15 | _ | ns | #### NOTE: 1. Guaranteed by design minimum times, not tested. #### **AC TEST CONDITIONS** | Input Pulse Levels | GND to 3.0V | |-------------------------------|--------------| | Input Rise/Fall Times | 3ns | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | Output Load | See Figure 1 | | | | ## CAPACITANCE (T<sub>A</sub> = +25°C, f = 1.0MHz) | SYMBOL | PARAMETER(1) | CONDITIONS | MAX. | UNIT | |--------|--------------------|-----------------------|------|------| | CIN | Input Capacitance | $V_{IN} = 0V$ | 10 | рF | | COUT | Output Capacitance | V <sub>OUT</sub> = 0V | 12 | pF | #### NOTE: 1. This parameter is sampled and not 100% tested. #### **FUNCTIONAL DESCRIPTION** #### Serial Data Input The serial data is input on the SI pin. The data is clocked in on the rising edge of SICP providing the Full Flag (FF) is not asserted. If the Full Flag is asserted then the next data word is inhibited from moving into the RAM array. NOTE: SICP should not be clocked while the Full Flag is low. If it is, then the input data will be lost. Figure A. Output Load. \*Includes jig and scope capacitances. The serial word is shifted in Least Significant Bit first. Thus, when the FIFO is read, the Least Significant Bit will come out on Q0 and the second bit is on Q1 and so on. The serial word width must be programmed by connecting the appropriate Data Set line (D7, D8) to the $\overline{\rm NW}$ input. The data set lines are taps of a digital delay line. Selecting one of these taps, programs the width of the serial word to be read in. Figure 1. Write Operation #### **Parallel Data Output** A read cycle is initiated on the falling edge of Read $(\bar{R})$ provided the Empty Flag is not set. The output data is accessed on a first-in/first-out basis, independent of the ongoing write operations. The data is available $t_A$ after the falling edge of $\bar{R}$ and the output bus Q goes into high impedance after $\bar{R}$ goes HIGH. Alternately, the user can access the FIFO by keeping $\overline{R}$ LOW and enabling data on the bus by asserting Output Enable $(\overline{OE})$ . When $\overline{R}$ is LOW, the $\overline{OE}$ signal enables data on the output bus. When $\overline{R}$ is LOW and $\overline{OE}$ is HIGH, the output bus is three-stated. When $\overline{R}$ is HIGH, the output bus is disabled irrespective of $\overline{OE}$ . Figure 2. Read Operation Figure 3. Read and Output Enable Timings 1. SICP should not be clocked until FF goes high. Figure 4. Full Flag from Last Write to First Read Figure 5. Empty Flag from Last Read to First Write Figure 6. Empty Boundry Condition Timing 1. SICP must remain low until after FF goes high. Figure 7. Full Boundry Condition Timing Figure 8. Half Full, Almost Full and Almost Empty Timings 1. $\overline{\text{EF}}$ , $\overline{\text{FF}}$ and $\overline{\text{HF}}$ may change status during Reset, but flags will be valid at $t_{RSC}$ Figure 9. Reset 1. EF, AEF, HF and FF may change status during Retransmit, but flags will be valid at t<sub>RTC</sub>. Figure 10. Retransmit Figure 11. Expansion-Out Figure 12. Expansion-in #### **OPERATING CONFIGURATIONS** #### Single Device Configuration In the standatone case, the SIX line is tied HIGH and not used. On the first LOW-to-HIGH of the SICP clock, both of the Data Set lines $(D_7,D_8)$ go low and a new serial word is started. The Data Set lines then go high on the equivalent SICP clock pulse. This continues until the D line connected to $\overline{NW}$ goes high completing the serial word. The cycle is then repeated with the next LOW-to-HIGH transition of SICP. Figure 13. Nine-Bit Word Single Device Configuration #### **TRUTH TABLES** ### TABLE 1: RESET AND RETRANSMIT- #### SINGLE DEVICE CONFIGURATION/WIDTH EXPANSION MODE | MODE | INPUTS | | | INTERNAL | OUTPUTS | | | | |------------|--------|----|----|---------------|---------------|---------|----|----| | MODE | RS | FL | য় | READ POINTER | WRITE POINTER | AEF, EF | FF | HF | | Reset | 0 | x | 0 | Location Zero | Location Zero | 0 | 1 | 1 | | Retransmit | 1 | 0 | 0 | Location Zero | Unchanged | Х | Х | X | | Read/Write | 1 | 1 | 0 | Increment (1) | Increment(1) | Х | Х | × | #### NOTE: <sup>1.</sup> Pointer will increment if appropriate flag is HIGH. ### C #### Width Expansion Configuration In the cascaded case, word widths of more than 9 bits can be achieved by using more than one device. By tying the SIX line of the least significant device HIGH and the SIX of the subsequent devices to the appropriate Data Set lines of the previous devices, a cascaded serial word is achieved. On the first LOW-to-HIGH clock edge of SICP, both the Data Set lines go LOW. Just as In the standalone case, on each corresponding clock cycle, the equivalent Data Set line goes HIGH in order of least to most significant. Figure 14. Serial-In to Parallel-Out Data of 16 Bits #### Depth Expansion (Dalsy Chain) Mode The IDT72132/42 can be easily adapted to applications where the requirements are for greater than 2048/4096 words. Figure 15 demonstrates Depth Expansion using three IDT72132/42. Any depth can be attained by adding additional IDT72132/42. The IDT72132/42 operates in the Depth Expansion configuration when the following conditions are met: 1. The first device must be designated by grounding the First Load $(\overline{FL})$ control input. - 2. All other devices must have in the high state. - 3. The Expansion Out $(\overline{XO})$ pin and Expansion In $(\overline{XI})$ pin of each device must be tied together. - External logic is needed to generate a composite Full Flag (FF) and Empty Flag (EF). This requires the OR-ing of all s and ORing of all FFs (i.e., all must be set to generate the correct composite (FF) or (EF). - The Retransmit (RT) function and Half-Full Flag (HF) are not available in the Depth Expansion mode. Figure 15. An 8K x 8 Serial-In Parallel-Out FIFO TABLE 2: RESET AND FIRST LOAD TRUTH TABLE — DEPTH EXPANSION/COMPOUND EXPANSION MODE | MODE | INPUTS | | | INTERNAL | OUTPUTS | | | |-------------------------|--------|----|-----|---------------|---------------|----|----| | MODE | RS | FL | সা | READ POINTER | WRITE POINTER | EF | FF | | Reset-First Device | 0 | 0 | (1) | Location Zero | Location Zero | 0 | 1 | | Reset all Other Devices | 0 | 1 | (1) | Location Zero | Location Zero | 0 | 1 | | Read/Write | 1 | Х | (1) | X | X | х | Х | #### NOTE: 1. RS = Reset Input, FL/RT = First Load/Retransmit, EF = Empty Flag Output, FF = Full Flag Output, XI = Expansion Input ### 1 #### SERIAL INPUT WITH WIDTH AND DEPTH EXPANSION Figure 16. An 8K x 24 Serial-In, Parallel-Out FIFO Using Six IDT72142s #### ORDERING INFORMATION