# COMPLETE DATA SHEET **COMING SOON!** ## CD54HC107F3A, CD54HCT107F3A June 1997 File Number 3772 ## Dual J-K Flip-Flop with Reset The CD54HC107F3A and CD54HCT107F3A utilize silicongate CMOS technology to achieve operating speeds similar to LSTTL parts. They exhibit the low power consumption of standard CMOS integrated circuits, together with the ability to drive 10 LSTTL loads. These flip-flops have independent J, K, Reset and Clock inputs and Q and $\overline{Q}$ outputs. They change state on the negative-going transition of the clock pulse. Reset is accomplished asynchronously by a low-level input. This device is functionally identical to the HC73/3A but differs in terminal assignment and in some parametric limits. The CD54HCT logic family is functionally as well as pin compatible with the standard 54LS logic family. #### **HCT INPUT LOAD TABLE** | INPUT | UNIT LOAD (NOTE 1) | |-------|--------------------| | All | 0.3 | #### NOTE: 1. Unit load is $\Delta I_{CC}$ limit specified in DC Electrical Specifications Table, e.g., 360μA Max at +25°C. ## Functional Diagram ### **Absolute Maximum Ratings** | DC Supply Voltage, V <sub>CC</sub> | |----------------------------------------------------------------------------------------------------| | Voltages Referenced to GND0.5V to +7.0V | | DC Input Voltage Range, All Inputs, V <sub>IN</sub> 0.5V to V <sub>CC</sub> +0.5V | | DC Output Voltage Range, All Outputs, V <sub>OUT</sub> 0.5V to V <sub>CC</sub> +0.5V | | DC Input Diode Current, I <sub>IK</sub> | | For $V_1 < -0.5V$ or $V_1 > V_{CC} + 0.5V$ ±20mA | | DC Output Diode Current, I <sub>OK</sub> | | For $V_O < -0.5V$ or $V_O > V_{CC} + 0.5V$ ±20mA | | DC Drain Current, Per Output, I <sub>O</sub> , For -0.5V < V <sub>O</sub> < V <sub>CC</sub> + 0.5V | | Standard Output±25mA | | Bus Driver Output±35mA | | DC V <sub>CC</sub> or GND Current, I <sub>CC</sub> | | Standard Output±50mA | | Bus Driver Output±70mA | | | | Power Dissipation Per Package, $P_D$<br>$T_A = -55^{\circ}C$ to $+100^{\circ}C$ (Package F) | |---------------------------------------------------------------------------------------------| | Operating Temperature Range, TA | | Package Type F55 <sup>0</sup> C to +125 <sup>0</sup> C | | Storage Temperature, T <sub>STG</sub> 65°C to +150°C | | Lead Temperature (During Soldering) | | At Distance $1/16$ in. $\pm 1/32$ in. $(1.59$ mm $\pm 0.79$ mm) | | From Case For 10s Max | | Unit Inserted Into a PC Board (Min Thickness 1/16in., 1.59mm) | | With Solder Contacting Lead Tips Only+300°C | | | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. ### **Recommended Operating Conditions** | Supply Voltage Range, V <sub>CC</sub> | | |-------------------------------------------------|-----------------------| | T <sub>A</sub> = Full Package Temperature Range | | | CD54HC Types | 2V to 6V | | CD54HCT Types | . 4.5V to 5.5V | | DC Input or Output Voltage, VIN, VOLT | 0V to V <sub>CC</sub> | | Operating Temperature Range, TA | 55°C to +125°C | |------------------------------------------------------------|----------------| | Input Rise and Fall Times, t <sub>R</sub> , t <sub>F</sub> | | | at 2V | Ons to 1000ns | | at 4.5V | Ons to 500ns | | at 6\/ | One to 400ne |