# 4Mb ZBT™ SRAM MT55L256L18P, MT55L128L32P, MT55L128L36P; MT55L256V18P, MT55L128V32P, MT55L128V36P 3.3V VDD, 3.3V or 2.5V I/O ### **FEATURES** - High frequency and 100 percent bus utilization - Fast cycle times: 6ns, 7.5ns and 10ns - Single +3.3V ±5% power supply (VDD) - Separate +3.3V or +2.5V isolated output buffer supply (VDDO) - Advanced control logic for minimum control signal interface - Individual BYTE WRITE controls may be tied LOW - Single R/W# (read/write) control pin - CKE# pin to enable clock and suspend operations - Three chip enables for simple depth expansion - Clock-controlled and registered addresses, data I/Os and control signals - Internally self-timed, fully coherent WRITE - Internally self-timed, registered outputs eliminate the need to control OE# - SNOOZE MODE for reduced-power standby - Common data inputs and data outputs - Linear or Interleaved Burst Modes - Burst feature (optional) - Pin/function compatibility with 2Mb, 8Mb and 16Mb ZBT SRAM family - Automatic power-down | OPTIONS • Timing (Access/Cycle/MHz) 4ns/6ns/166 MHz 4.2ns/7.5ns/133 MHz 5ns/10ns/100 MHz | -6<br>-7.5<br>-10 | |------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------| | • Configurations 3.3V I/O 256K x 18 128K x 32 128K x 36 2.5V I/O 256K x 18 128K x 32 128K x 36 | MT55L256L18P<br>MT55L128L32P<br>MT55L128L36P<br>MT55L256V18P<br>MT55L128V32P<br>MT55L128V36P | | • Package<br>100-pin TQFP | Т | • Part Number Example: MT55L256L18PT-7.5 ### **GENERAL DESCRIPTION** The Micron® Zero Bus Turnaround™ (ZBT™) SRAM family employs high-speed, low-power CMOS designs using an advanced CMOS process. Micron's 4Mb ZBT SRAMs integrate a 256K x 18, 128K x 32, or 128K x 36 SRAM core with advanced synchronous peripheral circuitry and a 2-bit burst counter. These SRAMs are optimized for 100 percent bus utilization, eliminating any turnaround cycles when transitioning from READ to WRITE, or vice versa. All synchronous inputs pass through registers controlled by a positive-edge-triggered single clock input (CLK). The synchronous inputs include all addresses, all data inputs, chip enable (CE#), two additional chip enables for easy depth expansion (CE2, CE2#), cycle start input (ADV/LD#), synchronous clock enable (CKE#), byte write enables (BWa#, BWb#, BWc# and BWd#) and read/write (R/W#). Asynchronous inputs include the output enable (OE#, which may be tied LOW for control signal minimization), clock (CLK) and snooze enable (ZZ, which may be tied LOW if unused). There is also a burst mode pin (MODE) that selects between interleaved and linear burst modes. MODE may be tied HIGH, LOW or left unconnected if burst is unused. The data-out (Q), enabled by OE#, is registered by the rising edge of CLK. WRITE cycles can be from one to four bytes wide as controlled by the write control inputs. ## FUNCTIONAL BLOCK DIAGRAM 256K x 18 # FUNCTIONAL BLOCK DIAGRAM 128K x 32/36 **NOTE:** Functional Block Diagrams illustrate simplified device operation. See Truth Table, Pin Descriptions and timing diagrams for detailed information. ### **GENERAL DESCRIPTION (continued)** All READ, WRITE and DESELECT cycles are initiated by the ADV/LD# input. Subsequent burst addresses can be internally generated as controlled by the burst advance pin (ADV/LD#). Use of burst mode is optional. It is allowable to give an address for each individual READ and WRITE cycle. BURST cycles wrap around after the fourth access from a base address. To allow for continuous, 100 percent use of the data bus, the pipelined ZBT SRAM uses a LATE LATE WRITE cycle. For example, if a WRITE cycle begins in clock cycle one, the address is present on rising edge one. BYTE WRITEs need to be asserted on the same cycle as the address. The data associated with the address is required two cycles later, or on the rising edge of clock cycle three. Address and write control are registered on-chip to simplify WRITE cycles. This allows self-timed WRITE cycles. Individual byte enables allow individual bytes to be written. During a BYTE WRITE cycle, BWa# controls DQa pins; BWb# controls DQb pins; BWc# controls DQc pins; and BWd# controls DQd pins. Cycle types can only be defined when an address is loaded, i.e., when ADV/LD# is LOW. Parity/ECC bits are only available on the x18 and x36 versions. Micron's 4Mb ZBT SRAMs operate from a +3.3V VDD power supply, and all inputs and outputs are LVTTL-compatible. Users can choose either a 2.5V or 3.3V I/O version. The device is ideally suited for systems requiring high bandwidth and zero bus turnaround delays. Please refer to the Micron Web site (<u>www.micron.com/mti/msp/html/sramprod.html</u>) for the latest full-length data sheet. ### PIN ASSIGNMENT TABLE | PIN# | x18 | x32 | x36 | | | |------|-----|--------------------|-----|--|--| | 1 | NC | NC | DQc | | | | 2 | NC | DQc | DQc | | | | 3 | NC | DQc | DQc | | | | 4 | | $V_{DD}Q$ | | | | | 5 | | Vss | | | | | 6 | NC | DQc | DQc | | | | 7 | NC | DQc | DQc | | | | 8 | DQb | DQc | DQc | | | | 9 | DQb | DQc | DQc | | | | 10 | | Vss | | | | | 11 | | $V_{DD}\mathbf{Q}$ | | | | | 12 | DQb | DQc | DQc | | | | 13 | DQb | DQc | DQc | | | | 14 | VDD | | | | | | 15 | | VDD | | | | | 16 | | $V_{DD}$ | | | | | 17 | | Vss | | | | | 18 | DQb | DQd | DQd | | | | 19 | DQb | DQd | DQd | | | | 20 | | VDDQ | | | | | 21 | | Vss | | | | | 22 | DQb | DQd | DQd | | | | 23 | DQb | DQd | DQd | | | | 24 | DQb | DQd | DQd | | | | 25 | NC | DQd | DQd | | | | PIN# | x18 | x32 | x36 | | | |------|----------|----------|-----|--|--| | 26 | | Vss | | | | | 27 | | VddQ | | | | | 28 | NC | DQd | DQd | | | | 29 | NC | DQd | DQd | | | | 30 | NC | NC | DQd | | | | 31 | MC | DDE (LBC | )#) | | | | 32 | | SA | | | | | 33 | | SA | | | | | 34 | | SA | | | | | 35 | | SA | | | | | 36 | | SA1 | | | | | 37 | | SA0 | | | | | 38 | DNU | | | | | | 39 | DNU | | | | | | 40 | Vss | | | | | | 41 | $V_{DD}$ | | | | | | 42 | DNU | | | | | | 43 | | DNU | | | | | 44 | | SA | | | | | 45 | SA | | | | | | 46 | SA | | | | | | 47 | SA | | | | | | 48 | SA | | | | | | 49 | SA | | | | | | 50 | | SA | | | | | PIN# | x18 | x32 | x36 | | |----------|-------------------|-----------|-----|--| | 51 | NC | NC | DQa | | | 52 | NC | DQa | DQa | | | 53 | NC | DQa | DQa | | | 54 | | $V_{DD}Q$ | | | | 55 | | Vss | | | | 56 | NC | DQa | DQa | | | 57 | NC | DQa | DQa | | | 58 | | DQa | | | | 59 | | DQa | | | | 60 | | Vss | | | | 61 | | $V_{DD}Q$ | | | | 62 | | DQa | | | | 63 | | DQa | | | | 64 | ZZ | | | | | 65 | $V_{\mathtt{DD}}$ | | | | | 66 | | VDD | | | | 67 | | Vss | | | | 68 | DQa | DQb | DQb | | | 69 | DQa | DQb | DQb | | | 70 | VddQ | | | | | 71<br>72 | Vss | | | | | | DQa | DQb | DQb | | | 73 | DQa | DQb | DQb | | | 74 | DQa | DQb | DQb | | | 75 | NC | DQb | DQb | | | PIN# | x18 | x32 | x36 | | | |------|--------------|--------------|----------|--|--| | 76 | Vss | | | | | | 77 | | $V_{DD}Q$ | | | | | 78 | NC | DQb | DQb | | | | 79 | NC | DQb | DQb | | | | 80 | SA | NC | DQb | | | | 81 | | SA | | | | | 82 | | SA | | | | | 83 | | NF* | | | | | 84 | | NF* | | | | | 85 | | ADV/LD# | <u> </u> | | | | 86 | | OE# (G#) | | | | | 87 | | CKE# | | | | | 88 | R/W# | | | | | | 89 | CLK | | | | | | 90 | Vss | | | | | | 91 | VDD | | | | | | 92 | CE2# | | | | | | 93 | | BWa# | | | | | 94 | | BWb# | | | | | 95 | NC | NC BWc# BWc# | | | | | 96 | NC BWd# BWd# | | | | | | 97 | CE2 | | | | | | 98 | CE# | | | | | | 99 | SA | | | | | | 100 | | SA | | | | <sup>\*</sup> Pins 83 and 84 are reserved for address expansion. # PIN ASSIGNMENT (Top View) 100-Pin TQFP (D-1) <sup>\*</sup> NC for x32 version, DQx for x36 version. <sup>\*\*</sup> Pins 83 and 84 are reserved for address expansion. ### **PIN DESCRIPTIONS** | TQFP (x18) | TQFP (x32/x36) | SYMBOL | TYPE | DESCRIPTION | |---------------------------------------------|----------------------------------------------|------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 37<br>36<br>32-35, 44-50,<br>80-82, 99, 100 | 37<br>36<br>32-35, 44-50,<br>81, 82, 99, 100 | SA0<br>SA1<br>SA | Input | Synchronous Address Inputs: These inputs are registered and must meet the setup and hold times around the rising edge of CLK. Pins 83 and 84 are reserved as address bits for higher-density 8Mb and 16Mb ZBT SRAMs, respectively. SA0 and SA1 are the two least significant bits (LSB) of the address field and set the internal burst counter if burst is desired. | | 93<br>94<br>–<br>– | 93<br>94<br>95<br>96 | BWa#<br>BWb#<br>BWc#<br>BWd# | Input | Synchronous Byte Write Enables: These active LOW inputs allow individual bytes to be written when a WRITE cycle is active and must meet the setup and hold times around the rising edge of CLK. BYTE WRITEs need to be asserted on the same cycle as the address. BWs are associated with addresses and apply to subsequent data. BWa# controls DQa pins; BWb# controls DQb pins; BWc# controls DQc pins; BWd# controls DQd pins. | | 89 | 89 | CLK | Input | Clock: This signal registers the address, data, chip enables, byte write enables and burst control inputs on its rising edge. All synchronous inputs must meet setup and hold times around the clock's rising edge. | | 98 | 98 | CE# | Input | Synchronous Chip Enable: This active LOW input is used to enable the device and is sampled only when a new external address is loaded (ADV/LD# LOW). | | 92 | 92 | CE2# | Input | Synchronous Chip Enable: This active LOW input is used to enable the device and is sampled only when a new external address is loaded (ADV/LD# LOW). This input can be used for memory depth expansion. | | 97 | 97 | CE2 | Input | Synchronous Chip Enable: This active HIGH input is used to enable the device and is sampled only when a new external address is loaded (ADV/LD# LOW). This input can be used for memory depth expansion. | | 86 | 86 | OE#<br>(G#) | Input | Output Enable: This active LOW, asynchronous input enables the data I/O output drivers. G# is the JEDEC-standard term for OE#. | | 85 | 85 | ADV/LD# | Input | Synchronous Address Advance/Load: When HIGH, this input is used to advance the internal burst counter, controlling burst access after the external address is loaded. When ADV/LD# is HIGH, R/W# is ignored. A LOW on ADV/LD# clocks a new address at the CLK rising edge. | | 87 | 87 | CKE# | Input | Synchronous Clock Enable: This active LOW input permits CLK to propagate throughout the device. When CKE# is HIGH, the device ignores the CLK input and effectively internally extends the previous CLK cycle. This input must meet setup and hold times around the rising edge of CLK. | | 64 | 64 | ZZ | Input | Snooze Enable: This active HIGH, asynchronous input causes the device to enter a low-power standby mode in which all data in the memory array is retained. When ZZ is active, all other inputs are ignored. | # **PIN DESCRIPTIONS (continued)** | TQFP (x18) | TQFP (x32/x36) | SYMBOL | TYPE | DESCRIPTION | |----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 88 | 88 | R/W# | Input | Read/Write: This input determines the cycle type when ADV/LD# is LOW and is the only means for determining READs and WRITEs. READ cycles may not be converted into WRITEs (and vice versa) other than by loading a new address. A LOW on this pin permits BYTE WRITE operations and must meet the setup and hold times around the rising edge of CLK. Full bus-width WRITEs occur if all byte write enables are LOW. | | 38, 39, 42, 43 | 38, 39, 42, 43 | DNU | _ | Do Not Use: These signals may either be unconnected or wired to GND to minimize thermal impedance. | | (a) 58, 59, 62, 63,<br>68, 69, 72-74<br>(b) 8, 9, 12, 13,<br>18, 19, 22-24 | (a) 52, 53, 56-59, 62, 63<br>(b) 68, 69, 72-75, 78, 79<br>(c) 2, 3, 6-9, 12, 13<br>(d) 18, 19, 22-25, 28, 29 | DQa<br>DQb<br>DQc<br>DQd | Input/<br>Output | SRAM Data I/Os: Byte "a" is DQa pins; Byte "b" is DQb pins; Byte "c" is DQc pins; Byte "d" is DQd pins. Input data must meet setup and hold times around the rising edge of CLK. | | N/A | 51<br>80<br>1<br>30 | NC/DQa<br>NC/DQb<br>NC/DQc<br>NC/DQd | NC/<br>I/O | No Connect/Data Bits: On the x32 version, these pins are no connect (NC) and can be left floating or connected to GND to minimize thermal impedance. On the x36 version, these bits are DQs. | | 31 | 31 | MODE<br>(LBO#) | Input | Mode: This input selects the burst sequence. A LOW on this pin selects linear burst. NC or HIGH on this pin selects interleaved burst. Do not alter input state while device is operating. LBO# is the JEDEC-standard term for MODE. | | 1-3, 6, 7, 25,<br>28-30, 51-53, 56,<br>57, 75, 78, 79,<br>95, 96 | N/A | NC | NC | No Connect: These pins can be left floating or connected to GND to minimize thermal impedance. | | 83, 84 | 83, 84 | NF | _ | No Function: These are internally connected to the die and will have the capacitance of an input pin. It is allowable to leave these pins unconnected or driven by signals. Pins 83 and 84 are reserved for address expansion. | | 14-16, 41, 65,<br>66, 91 | 14-16, 41, 65,<br>66, 91 | VDD | Supply | Power Supply: See DC Electrical Characteristics and Operating Conditions for range. | | 4, 11, 20, 27,<br>54, 61, 70, 77 | 4, 11, 20, 27,<br>54, 61, 70, 77 | V <sub>DD</sub> Q | Supply | Isolated Output Buffer Supply: See DC Electrical Characteristics and Operating Conditions for range. | | 5, 10, 17, 21,<br>26, 40, 55, 60,<br>67, 71, 76, 90 | 5, 10, 17, 21,<br>26, 40, 55, 60,<br>67, 71, 76, 90 | Vss | Supply | Ground: GND. | ### INTERLEAVED BURST ADDRESS TABLE (MODE = NC OR HIGH) | FIRST ADDRESS (EXTERNAL) | SECOND ADDRESS (INTERNAL) | THIRD ADDRESS (INTERNAL) | FOURTH ADDRESS (INTERNAL) | |--------------------------|---------------------------|--------------------------|---------------------------| | XX00 | XX01 | XX10 | XX11 | | XX01 | XX00 | XX11 | XX10 | | XX10 | XX11 | XX00 | XX01 | | XX11 | XX10 | XX01 | XX00 | # **LINEAR BURST ADDRESS TABLE (MODE = LOW)** | FIRST ADDRESS (EXTERNAL) | SECOND ADDRESS (INTERNAL) | THIRD ADDRESS (INTERNAL) | FOURTH ADDRESS (INTERNAL) | |--------------------------|---------------------------|--------------------------|---------------------------| | XX00 | XX01 | XX10 | XX11 | | XX01 | XX10 | XX11 | XX00 | | XX10 | XX11 | XX00 | XX01 | | XX11 | XX00 | XX01 | XX10 | # PARTIAL TRUTH TABLE FOR READ/WRITE COMMANDS (x18) | FUNCTION | R/W# | BWa# | BWb# | |-----------------|------|------|------| | READ | Н | X | Χ | | WRITE Byte "a" | L | L | Н | | WRITE Byte "b" | L | Н | L | | WRITE All Bytes | L | L | L | | WRITE ABORT/NOP | L | Н | Н | **NOTE:** Using R/W# and byte write(s), any one or more bytes may be written. # PARTIAL TRUTH TABLE FOR READ/WRITE COMMANDS (x32/x36) | FUNCTION | R/W# | BWa# | BWb# | BWc# | BWd# | |-----------------|------|------|------|------|------| | READ | Н | Х | Х | Х | Х | | WRITE Byte "a" | L | L | Н | Н | Н | | WRITE Byte "b" | L | Н | L | Η | Н | | WRITE Byte "c" | L | Н | Н | L | Н | | WRITE Byte "d" | L | Н | Н | Н | L | | WRITE All Bytes | L | L | L | L | L | | WRITE ABORT/NOP | L | Н | Н | Н | Н | **NOTE:** Using R/W# and byte write(s), any one or more bytes may be written. ### STATE DIAGRAM FOR ZBT SRAM ### KEY: | COMMAND | ACTION | |---------|-------------------| | DS | Deselect | | READ | New READ | | WRITE | New WRITE | | BURST | BURST READ, | | | BURST WRITE or | | | CONTINUE DESELECT | **NOTE:** 1. A STALL or IGNORE CLOCK EDGE cycle is not shown in the above diagram. This is because CKE# HIGH only blocks the clock (CLK) input and does not change the state of the device. 2. States change on the rising edge of the clock (CLK). ### TRUTH TABLE (Notes 5-10) | OPERATION | ADDRESS<br>USED | CE# | CE2# | CE2 | ZZ | ADV/<br>LD# | R/W# | BWx | OE# | CKE# | CLK | DQ | NOTES | |----------------------------------|-----------------|-----|------|-----|----|-------------|------|-----|-----|------|-----|--------|----------------| | DESELECT CYCLE | None | Η | Х | Х | L | L | Х | Х | Х | L | L→H | High-Z | | | DESELECT CYCLE | None | Х | Н | Χ | L | L | Х | Χ | Х | L | L→H | High-Z | | | DESELECT CYCLE | None | Х | Х | ┙ | L | L | Χ | Χ | Х | L | L→H | High-Z | | | CONTINUE DESELECT CYCLE | None | Х | Х | Χ | L | Н | Х | Χ | Х | L | L→H | High-Z | 1 | | READ CYCLE<br>(Begin Burst) | External | الـ | L | I | ┙ | L | Н | X | L | L | L→H | Ø | | | READ CYCLE<br>(Continue Burst) | Next | X | X | X | ┙ | Н | X | X | L | L | L→H | Q | 1, 11 | | NOP/DUMMY READ<br>(Begin Burst) | External | L | L | I | L | L | Н | X | Н | L | L→H | High-Z | 2 | | DUMMY READ<br>(Continue Burst) | Next | X | Х | X | ┙ | Н | X | X | Н | L | L→H | High-Z | 1, 2,<br>11 | | WRITE CYCLE<br>(Begin Burst) | External | Ш | L | I | ┙ | L | | _ا | Х | L | L→H | D | 3 | | WRITE CYCLE<br>(Continue Burst) | Next | X | X | X | L | Н | X | ┙ | Х | L | L→H | D | 1, 3,<br>11 | | NOP/WRITE ABORT<br>(Begin Burst) | None | ┙ | ∟ | I | L | L | | Η | Х | L | L→H | High-Z | 2, 3 | | WRITE ABORT<br>(Continue Burst) | Next | Х | Х | Х | L | Н | Х | Ι | Х | L | L→H | High-Z | 1, 2,<br>3, 11 | | IGNORE CLOCK EDGE<br>(Stall) | Current | Х | Х | Х | L | Х | Х | Х | Х | Н | L→H | - | 4 | | SNOOZE MODE | None | Χ | Х | Χ | Н | Х | Х | Х | Х | Х | Х | High-Z | | ### NOTE: - 1. CONTINUE BURST cycles, whether READ or WRITE, use the same control inputs. The type of cycle performed (READ or WRITE) is chosen in the initial BEGIN BURST cycle. A CONTINUE DESELECT cycle can only be entered if a DESELECT cycle is executed first. - 2. DUMMY READ and WRITE ABORT cycles can be considered NOPs because the device performs no external operation. A WRITE ABORT means a WRITE command is given, but no operation is performed. - 3. OE# may be wired LOW to minimize the number of control signals to the SRAM. The device will automatically turn off the output drivers during a WRITE cycle. Some users may use OE# when the bus turn-on and turn-off times do not meet their requirements. - 4. If an IGNORE CLOCK EDGE command occurs during a READ operation, the DQ bus will remain active (Low-Z). If it occurs during a WRITE cycle, the bus will remain in High-Z. No WRITE operations will be performed during the IGNORE CLOCK EDGE cycle. - 5. X means "Don't Care." H means logic HIGH. L means logic LOW. BWx = H means all byte write signals (BWa#, BWb#, BWc# and BWd#) are HIGH. BWx = L means one or more byte write signals are LOW. - 6. BWa# enables WRITEs to Byte "a" (DQa pins); BWb# enables WRITEs to Byte "b" (DQb pins); BWc# enables WRITEs to Byte "c" (DQc pins); BWd# enables WRITEs to Byte "d" (DQd pins). - 7. All inputs except OE# and ZZ must meet setup and hold times around the rising edge (LOW to HIGH) of CLK. - 8. Wait states are inserted by setting CKE# HIGH. - 9. This device contains circuitry that will ensure that the outputs will be in High-Z during power-up. - 10. The device incorporates a 2-bit burst counter. Address wraps to the initial address every fourth burst cycle. - 11. The address counter is incremented for all CONTINUE BURST cycles. ### **ABSOLUTE MAXIMUM RATINGS\*** | Voltage on VDD Supply Relative to Vss0.5V to +4.6V | |----------------------------------------------------| | Voltage on VDDQ Supply Relative to Vss0.5V to VDD | | $V_{\rm IN}$ 0.5V to $V_{\rm DD}Q$ + 0.5V | | Storage Temperature (plastic)55°C to +150°C | | Junction Temperature**+150°C | | Short Circuit Output Current | \*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. \*\*Junction temperature depends upon package type, cycle time, loading, ambient temperature and airflow. See Micron Technical Note TN-05-14 for more information. ### 3.3V I/O DC ELECTRICAL CHARACTERISTICS AND OPERATING CONDITIONS $(0^{\circ}C \le T_A \le 70^{\circ}C; V_{DD}, V_{DD}Q = +3.3V +0.3V/-0.165 \text{ unless otherwise noted})$ | DESCRIPTION | CONDITIONS | SYM BOL | MIN | M AX | UNITS | NOTES | |-------------------------------|---------------------------------------------------|-------------------|-------|-----------------------|-------|-------| | Input High (Logic 1) Voltage | | <b>V</b> IH | 2.0 | V <sub>DD</sub> + 0.3 | ٧ | 1, 2 | | Input High (Logic 1) Voltage | DQ pins | VIH | 2.0 | V <sub>DD</sub> + 0.3 | ٧ | 1, 2 | | Input Low (Logic 0) Voltage | | VIL | -0.3 | 0.8 | ٧ | 1, 2 | | Input Leakage Current | $0V \leq V_{\text{IN}} \leq V_{\text{DD}}$ | ILı | -1.0 | 1.0 | μΑ | 3 | | Output Leakage Current | Output(s) disabled,<br>$0V \le V_{IN} \le V_{DD}$ | ILo | -1.0 | 1.0 | μΑ | | | Output High Voltage | Iон = -4.0mA | Vон | 2.4 | | ٧ | 1, 4 | | Output Low Voltage | loL = 8.0mA | <b>V</b> OL | | 0.4 | ٧ | 1, 4 | | Supply Voltage | | VDD | 3.135 | 3.465 | ٧ | 1 | | Isolated Output Buffer Supply | | V <sub>DD</sub> Q | 3.135 | <b>V</b> DD | ٧ | 1, 5 | ### **CAPACITANCE** | DESCRIPTION | CONDITIONS | | TYP | MAX | UNITS | NOTES | |-------------------------------|----------------------------------|-----|-----|-----|-------|-------| | Control Input Capacitance | T <sub>A</sub> = 25°C; f = 1 MHz | Cı | 3 | 4 | pF | 6 | | Input/Output Capacitance (DQ) | <b>V</b> DD = 3.3 <b>V</b> | Со | 4 | 5 | pF | 6 | | Address Capacitance | | Са | 3 | 3.5 | pF | 6 | | Clock Capacitance | | Сск | 3 | 3.5 | pF | 6 | ### NOTE: - 1. All voltages referenced to Vss (GND). - 2. Overshoot: $V_{IH} \le +4.6V$ for $t \le {}^tKHKH/2$ for $I \le 20mA$ Undershoot: $V_{IL} \ge -0.7V$ for $t \le {}^tKHKH/2$ for $I \le 20mA$ Power-up: $V_{IH} \le +3.465V$ and $V_{DD} \le 3.135V$ for $t \le 200$ ms - 3. MODE pin has an internal pull-up, and input leakage = $\pm 10\mu$ A. - 4. The load used for Voн, Vol testing is shown in Figure 2. AC load current is higher than the shown DC values. AC I/O curves are available upon request. - 5. VDDQ should never exceed VDD. VDD and VDDQ can be externally wired together to the same power supply. - 6. This parameter is sampled. ### 2.5V I/O DC ELECTRICAL CHARACTERISTICS AND OPERATING CONDITIONS $(0^{\circ}C \le T_{A} \le 70^{\circ}C; V_{DD} = +3.3V + 0.3V / -0.165V; V_{DD}Q = +2.5V + 0.4V / -0.125V$ unless otherwise noted) | DESCRIPTION | CONDITIONS | SYM BOL | MIN | M AX | UNITS | NOTES | |-------------------------------|--------------------------------------------|----------------------|-------|-----------------------|-------|-------| | Input High (Logic 1) Voltage | Data bus (DQx) | VIHQ | 1.7 | VDDQ + 0.3 | V | 1, 2 | | | Inputs | VIH | 1.7 | V <sub>DD</sub> + 0.3 | V | 1, 2 | | Input Low (Logic 0) Voltage | | VIL | -0.3 | 0.7 | V | 1, 2 | | Input Leakage Current | $0V \leq V_{\text{IN}} \leq V_{\text{DD}}$ | ILı | -1.0 | 1.0 | μΑ | 3 | | Output Leakage Current | Output(s) disabled, | ILo | -1.0 | 1.0 | μΑ | | | | $0V \le V_{IN} \le V_{DD}Q (DQx)$ | | | | | | | Output High Voltage | Iон = -2.0mA | Vон | 1.7 | _ | V | 1 | | | Iон = -1.0m <b>A</b> | Vон | 2.0 | _ | V | 1 | | Output Low Voltage | lol = 2.0 mA | <b>V</b> OL | _ | 0.7 | V | 1 | | | lol = 1.0mA | <b>V</b> 0L | _ | 0.4 | V | 1 | | Supply Voltage | | <b>V</b> DD | 3.135 | 3.6 | V | 1 | | Isolated Output Buffer Supply | | <b>V</b> DD <b>Q</b> | 2.375 | 2.9 | V | 1 | - NOTE: 1. All voltages referenced to Vss (GND). - 2. Overshoot: $V_{IH} \le +4.6V$ for $t \le {}^{t}KHKH/2$ for $I \le 20mA$ Undershoot: $V_{IL} \ge -0.7V$ for $t \le {}^tKHKH/2$ for $I \le 20mA$ $V_{\text{IH}} \le +3.465 V$ and $V_{\text{DD}} \le 3.135 V$ for $t \le 200 \text{ms}$ 3. MODE pin has an internal pull-up, and input leakage = $\pm 10\mu$ A. ### IDD OPERATING CONDITIONS AND MAXIMUM LIMITS (Note 1) (0°C $\leq$ T<sub>A</sub> $\leq$ 70°C; V<sub>DD</sub> = +3.3V +0.3V/-0.165V unless otherwise noted) | | | | | | MAX | | | | |------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-----|------|-----|-------|---------| | DESCRIPTION | CONDITIONS | SYMBOL | TYP | -6 | -7.5 | -10 | UNITS | NOTES | | Power Supply<br>Current: Operating | Device selected; All inputs $\leq$ V <sub>IL</sub> or $\geq$ V <sub>IH</sub> ; Cycle time $\geq$ <sup>t</sup> KC (MIN); V <sub>DD</sub> = MAX; Outputs open | loo | 200 | 500 | 400 | 300 | mA | 2, 3, 4 | | Power Supply<br>Current: Idle | Device selected; $V_{DD} = MAX$ ; $CKE\# \ge V_{IH}$ ; All inputs $\le V_{SS} + 0.2$ or $\ge V_{DD} - 0.2$ ; $Cycle\ time \ge {}^tKC\ (MIN)$ | loo1 | 10 | 25 | 25 | 20 | mA | 2, 3, 4 | | CMOS Standby | Device deselected; V <sub>DD</sub> = MAX;<br>All inputs ≤ Vss + 0.2 or ≥ V <sub>DD</sub> - 0.2;<br>All inputs static; CLK frequency = 0 | IsB2 | 0.5 | 10 | 10 | 10 | mA | 3, 4 | | TTL Standby | | | 6 | 25 | 25 | 25 | mA | 3, 4 | | Clock Running | Device deselected; $V_{DD} = MAX$ ; $ADV/LD\# \ge V_{IH}$ ; All inputs $\le V_{SS} + 0.2$ or $\ge V_{DD} - 0.2$ ; Cycle time $\ge {}^tKC$ (MIN) | IsB4 | 45 | 120 | 75 | 60 | mA | 3, 4 | | Snooze Mode | $ZZ \ge V_{\text{IH}}$ | ls <sub>B2</sub> z | 0.5 | 10 | 10 | 10 | mA | 4 | ### **TQFP THERMAL RESISTANCE** | DESCRIPTION | CONDITIONS | SYMBOL | TYP | UNITS | NOTES | |----------------------------------------------|-----------------------------------------------------------------------------------|-------------------|-----|-------|-------| | Thermal Resistance (Junction to Ambient) | Test conditions follow standard test methods and procedures for measuring thermal | $\theta_{\sf JA}$ | 28 | °C/W | 5 | | Thermal Resistance (Junction to Top of Case) | impedance, per EI <b>A</b> /JESD51. | θЈС | 4 | °C/W | 5 | - **NOTE:** 1. VDDQ = +3.3V + 0.3V 0.165V for 3.3V I/O configuration; VDDQ = +2.5V + 0.4V 0.125V for 2.5V I/O configuration. - 2. IDD is specified with no output current and increases with faster cycle times. IDDQ increases with faster cycle times and greater output loading. - 3. "Device deselected" means device is in a deselected cycle as defined in the truth table. "Device selected" means device is active (not in deselected mode). - 4. Typical values are measured at 3.3V, 25°C and 10ns cycle time. - 5. This parameter is sampled. ### **AC ELECTRICAL CHARACTERISTICS** (Notes 6, 8, 9) $(0^{\circ}C \le T_{\Delta} \le 70^{\circ}C; V_{DD} = +3.3V +0.3V/-0.165V)$ | DESCRIPTION | | | -6 | | -7.5 | | 10 | | | |---------------------------|----------------------------|-----|-----|-----|------|-----|-----|-------|------------| | DESCRIPTION | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | Clock | | | | • | • | • | | • | • | | Clock cycle time | <sup>†</sup> KHKH | 6.0 | | 7.5 | | 10 | | ns | | | Clock frequency | fKF | | 166 | | 133 | | 100 | MHz | | | Clock HIGH time | <sup>†</sup> KHKL | 1.7 | | 2.0 | | 3.2 | | ns | 1 | | Clock LOW time | <sup>†</sup> KLKH | 1.7 | | 2.0 | | 3.2 | | ns | 1 | | Output Times | | | | • | • | • | • | • | • | | Clock to output valid | †KHQV | | 3.5 | | 4.2 | | 5.0 | ns | | | Clock to output invalid | †KHQX | 1.5 | | 1.5 | | 1.5 | | ns | 2 | | Clock to output in Low-Z | <sup>†</sup> KHQX1 | 1.5 | | 1.5 | | 1.5 | | ns | 2, 3, 4, 5 | | Clock to output in High-Z | <sup>t</sup> KHQZ | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | ns | 2, 3, 4, 5 | | OE# to output valid | †GLQV | | 3.5 | | 4.2 | | 5.0 | ns | 6 | | OE# to output in Low-Z | †GLQX | 0 | | 0 | | 0 | | ns | 2, 3, 4, 5 | | OE# to output in High-Z | †GHQZ | | 3.5 | | 4.2 | | 5.0 | ns | 2, 3, 4, 5 | | Setup Times | | | | • | • | • | | • | | | Address | <sup>†</sup> <b>AVK</b> H | 1.5 | | 1.7 | | 2.0 | | ns | 7 | | Clock enable (CKE#) | <sup>†</sup> EVKH | 1.5 | | 1.7 | | 2.0 | | ns | 7 | | Control signals | <sup>†</sup> CVKH | 1.5 | | 1.7 | | 2.0 | | ns | 7 | | Data-in | <sup>t</sup> DVKH | 1.5 | | 1.7 | | 2.0 | | ns | 7 | | Hold Times | | | | • | • | | | | | | Address | <sup>†</sup> KH <b>A</b> X | 0.5 | | 0.5 | | 0.5 | | ns | 7 | | Clock enable (CKE#) | <sup>t</sup> KHEX | 0.5 | | 0.5 | | 0.5 | | ns | 7 | | Control signals | <sup>t</sup> KHCX | 0.5 | | 0.5 | | 0.5 | | ns | 7 | | Data-in | <sup>t</sup> KHDX | 0.5 | | 0.5 | | 0.5 | | ns | 7 | ### NOTE: - 1. Measured as HIGH above V<sub>IH</sub> and LOW below V<sub>IL</sub>. - 2. Refer to Technical Note TN-55-01, "Designing with ZBT SRAMs," for a more thorough discussion on these parameters. - 3. This parameter is sampled. - 4. This parameter is measured with output loading as shown in Figure 2 for 3.3V I/O and Figure 4 for 2.5V I/O. - 5. Transition is measured $\pm 200 \text{mV}$ from steady state voltage. - 6. OE# can be considered a "Don't Care" during WRITEs; however, controlling OE# can help fine-tune a system for turnaround timing. - 7. This is a synchronous device. All addresses must meet the specified setup and hold times for all rising edges of CLK when they are being registered into the device. All other synchronous inputs must meet the setup and hold times with stable logic levels for all rising edges of clock (CLK) when the chip is enabled. Chip enable must be valid at each rising edge of CLK when ADV/LD# is LOW to remain enabled. - 8. Test conditions as specified with output loading shown in Figure 1 for 3.3V I/O (VDDQ = +3.3V +0.3V 0.165V) and Figure 3 for 2.5V I/O (VDDQ = +2.5V +0.4V 0.125V). - 9. A WRITE cycle is defined by R/W# LOW having been registered into the device at ADV/LD# LOW. A READ cycle is defined by R/W# HIGH with ADV/LD# LOW. Both cases must meet setup and hold times. ### 3.3V I/O AC TEST CONDITIONS | Input pulse levelsVss to 3.3 | V | |-----------------------------------|---| | Input rise and fall times1n | s | | Input timing reference levels 1.5 | ٧ | | Output reference levels 1.5 | ٧ | | Output load See Figures 1 and | 2 | ### 2.5V I/O AC TEST CONDITIONS | Input pulse levelsVss to 2.5V | | |-------------------------------------|--| | Input rise and fall times1ns | | | Input timing reference levels 1.25V | | | Output reference levels 1.25V | | | Output load See Figures 3 and 4 | | Figure 1 3.3V I/O OUTPUT LOAD EQUIVALENT Figure 3 2.5V I/O OUTPUT LOAD EQUIVALENT Figure 2 3.3V I/O OUTPUT LOAD EQUIVALENT Figure 4 2.5V I/O OUTPUT LOAD EQUIVALENT ### LOAD DERATING CURVES The Micron 256K $\times$ 18, 128K $\times$ 32, and 128K $\times$ 36 ZBT SRAM timing is dependent upon the capacitive loading on the outputs. Consult the factory for copies of I/O current versus voltage curves. ### **SNOOZE MODE** SNOOZE MODE is a low-current, "power-down" mode in which the device is deselected and current is reduced to IsB2Z. The duration of SNOOZE MODE is dictated by the length of time the ZZ pin is in a HIGH state. After the device enters SNOOZE MODE, all inputs except ZZ become disabled and all outputs go to High-Z. The ZZ pin is an asynchronous, active HIGH input that causes the device to enter SNOOZE MODE. When the ZZ pin becomes a logic HIGH, ISB2Z is guaranteed after the time <sup>t</sup>ZZI is met. Any READ or WRITE operation pending when the device enters SNOOZE MODE is not guaranteed to complete successfully. Therefore, SNOOZE MODE must not be initiated until valid pending operations are completed. Similarly, when exiting SNOOZE MODE during <sup>t</sup>RZZ, only a DESELECT or READ cycle should be given. ### SNOOZE MODE ELECTRICAL CHARACTERISTICS | DESCRIPTION | CONDITIONS | SYM BOL | MIN | M AX | UNITS | NOTES | |----------------------------------------|-----------------|-------------------|-----|----------|-------|-------| | Current during SNOOZE MODE | $ZZ \ge V_{IH}$ | IsB2Z | | 10 | mA | | | Current during SNOOZE MODE (P Version) | $ZZ \ge V$ IH | ISB2ZP | | 1 | mA | | | ZZ active to input ignored | | <sup>t</sup> ZZ | 0 | 2(tKHKH) | ns | 1 | | ZZ inactive to input sampled | | <sup>t</sup> RZZ | 0 | 2(tKHKH) | ns | 1 | | ZZ active to snooze current | | <sup>t</sup> ZZI | | 2(tKHKH) | ns | 1 | | ZZ inactive to exit snooze current | | <sup>t</sup> RZZI | 0 | | ns | 1 | **NOTE:** 1. This parameter is sampled. # SNOOZE MODE WAVEFORM CLK ZZ | SUPPLY SUPPL ### **READ/WRITE TIMING PARAMETERS** | | - | 6 | -7.5 | | -1 | 0 | | |--------------------|-----|-----|------|------|-----|-----|-------| | SYMBOL | MIN | MAX | MIN | M AX | MIN | MAX | UNITS | | †KHKH | 6.0 | | 7.5 | | 10 | | ns | | fKF | | 166 | | 133 | | 100 | MHz | | <sup>t</sup> KHKL | 1.7 | | 2.0 | | 3.2 | | ns | | <sup>†</sup> KLKH | 1.7 | | 2.0 | | 3.2 | | ns | | ™HQV | | 3.5 | | 4.2 | | 5.0 | ns | | †KHQX | 1.5 | | 1.5 | | 1.5 | | ns | | <sup>t</sup> KHQX1 | 1.5 | | 1.5 | | 1.5 | | ns | | <sup>t</sup> KHQZ | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | ns | | <sup>t</sup> GLQV | | 3.5 | | 4.2 | | 5.0 | ns | | <sup>t</sup> GLQX | 0 | | 0 | | 0 | | ns | | | -6 | | -7.5 | | -10 | | | |-------------------|-----|------|------|------|-----|-----|-------| | SYMBOL | MIN | M AX | MIN | M AX | MIN | MAX | UNITS | | <sup>t</sup> GHQZ | | 3.5 | | 4.2 | | 5.0 | ns | | <sup>t</sup> AVKH | 1.5 | | 1.7 | | 2.0 | | ns | | <sup>t</sup> EVKH | 1.5 | | 1.7 | | 2.0 | | ns | | <sup>t</sup> CVKH | 1.5 | | 1.7 | | 2.0 | | ns | | <sup>t</sup> DVKH | 1.5 | | 1.7 | | 2.0 | | ns | | <sup>t</sup> KHAX | 0.5 | | 0.5 | | 0.5 | | ns | | <sup>t</sup> KHEX | 0.5 | | 0.5 | | 0.5 | | ns | | <sup>†</sup> KHCX | 0.5 | | 0.5 | | 0.5 | | ns | | <sup>t</sup> KHDX | 0.5 | | 0.5 | | 0.5 | | ns | NOTE: 1. For this waveform, ZZ is tied LOW. - 2. Burst sequence order is determined by MODE (0 = linear, 1 = interleaved). BURST operations are optional. - 3. CE# represents three signals. When CE# = 0, it represents CE# = 0, CE2# = 0, CE2 = 1. - 4. Data coherency is provided for all possible operations. If a READ is initiated, the most current data is used. The most recent data may be from the input data register. # NOP, STALL AND DESELECT CYCLES ### NOP, STALL AND DESELECT TIMING PARAMETERS | | -6 | | -7.5 | | -10 | | | |-------------------|-----|------|------|-----|-----|-----|-------| | SYMBOL | MIN | M AX | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> KHQX | 1.5 | | 1.5 | | 1.5 | | ns | | ™HQZ | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | ns | NOTE: 1. The IGNORE CLOCK EDGE or STALL cycle (clock 3) illustrates CKE# being used to create a "pause." A WRITE is not performed during this cycle. - 2. For this waveform, ZZ and OE# are tied LOW. - 3. CE# represents three signals. When CE# = 0, it represents CE# = 0, CE2# = 0, CE2 = 1. - 4. Data coherency is provided for all possible operations. If a READ is initiated, the most current data is used. The most recent data may be from the input data register. # 100-PIN PLASTIC TQFP (JEDEC LQFP) D-1 **NOTE:** 1. All dimensions in millimeters $\frac{MAX}{MIN}$ or typical where noted. 2. Package width and length do not include mold protrusion; allowable mold protrusion is .01" per side. 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 E-mail: prodmktg@micron.com, Internet: http://www.micron.com, Customer Comment Line: 800-932-4992 Micron is a registered trademark of Micron Technology, Inc.