# Military Standard Products UT7156 Radiation-Hardened 32K x 8 SRAM

Advanced Data Sheet

March 1997

## **FEATURES**

- □ 40ns, 55ns, and 70ns maximum address access time
- □ Asynchronous operation for compatibility with industrystandard 32K x 8 SRAM
- **CMOS** compatible inputs/outputs
- □ Three-state bidirectional data bus
- □ Low operating and standby current
- Radiation-hardened process and design; total dose irradiation testing to MIL-STD-883 Method 1019
  - Total-dose: 1.0E6 rads(Si)
  - Error Rate: 1.0E-10 errors/bit-day
  - Latchup immune
- **QML Q and V compliant part**
- □ Packaging options:
  - 36-pin 50-mil center flatpack (0.7 x 1.0)
  - 28-pin 100-mil center DIP (0.600 x 1.4)
- □ 5-volt operation
- □ Standard Microcircuit Drawing available 5962-92153

## **INTRODUCTION**

The UT7156 SRAM is a high performance, asynchronous, radiation-hardened, 32K x 8 random access memory conforming to industry-standard fit, form, and function. The UT7156 SRAM features fully static operation requiring no external clocks or timing strobes. Implemented using an advanced radiation-hardened process and a device enable/ disable function the UT7156 is a high performance, powersaving SRAM. The combination of radiation-hardness, fast access time, and low power consumption make UT7156 ideal for high-speed systems designed for operation in radiation environments.



Figure 1. SRAM Functional Block Diagram

| V <sub>SS</sub> | 1  | 36 |                 |
|-----------------|----|----|-----------------|
| V <sub>DD</sub> | 2  | 35 |                 |
| A14             | 3  | 34 | w               |
| A12             | 4  | 33 | E2              |
| A7              | 5  | 32 | A13             |
| A6              | 6  | 31 | A8              |
| A5              | 7  | 30 | A9              |
| A4              | 8  | 29 | A11             |
| A3              | 9  | 28 | G               |
| A2              | 10 | 27 | A10             |
| A1              | 11 | 26 | E1              |
| A0              | 12 | 25 | DQ              |
| DQ0             | 13 | 24 | DQ              |
| DQ1             | 14 | 23 | DQ              |
| DQ2             | 15 | 22 | DQ4             |
|                 | 16 | 21 | DQ:             |
| V <sub>DD</sub> | 17 | 20 | V <sub>DD</sub> |
| v <sub>ss</sub> | 18 | 19 |                 |
|                 |    |    |                 |

Figure 2a. SRAM Pinout (36)



Figure 2b. SRAM Pinout (28)

#### PIN NAMES

| A(14:0) | Address           | W               | Write         |
|---------|-------------------|-----------------|---------------|
| DQ(7:0) | Data Input/Output | G               | Output Enable |
| E1      | Enable 1          | $V_{DD}$        | Power         |
| $E2^1$  | Enable 2          | V <sub>SS</sub> | Ground        |

1. 36-lead flatpack only.

## **DEVICE OPERATION**

The UT7156 has four control inputs called Enable 1 ( $\overline{E1}$ ), Enable 2 (E2), Write Enable ( $\overline{W}$ ), and Output Enable ( $\overline{G}$ ); 15 address inputs, A(14:0); and eight bidirectional data lines, DQ(7:0).  $\overline{E1}$  and E2 are device enable inputs that control device selection, active, and standby modes. Asserting both  $\overline{E1}$  and E2 enables the device, causes  $I_{DD}$  to rise to its active value, and decodes the 15 address inputs to select one of 32,768 words in the memory.  $\overline{W}$  controls read and write operations. During a read cycle,  $\overline{G}$  must be asserted to enable the outputs.

| Table 1. D | evice Oper | ation Truth | Table |
|------------|------------|-------------|-------|
|------------|------------|-------------|-------|

| G              | W | E1 | E2 <sup>3</sup> | I/O Mode | Mode              |
|----------------|---|----|-----------------|----------|-------------------|
| $\mathbf{X}^1$ | Х | Х  | 0               | 3-state  | Standby           |
| Х              | Х | 1  | Х               | 3-state  | Standby           |
| Х              | 0 | 0  | 1               | Data in  | Write             |
| 1              | 1 | 0  | 1               | 3-state  | Read <sup>2</sup> |
| 0              | 1 | 0  | 1               | Data out | Read              |

Notes:

1. "X" is defined as a "don't care" condition.

2. Device active; outputs disabled.

3. Tied active (i.e., logic 1) in the 28-pin DIP package.

## **READ CYCLE**

A combination of  $\overline{W}$  greater than  $V_{IH}$  (min),  $\overline{E1}$  less than  $V_{IL}$  (max), and E2 greater than  $V_{IH}$  (min) defines a read cycle. Read access time is measured from the latter of device enable, output enable, or valid address to valid data output.

Read Cycle 1, the Address Access read in figure 3a, is initiated by a change in address inputs while the chip is enabled with  $\overline{G}$ asserted and  $\overline{W}$  deasserted. Valid data appears on data outputs DQ(7:0) after the specified  $t_{AVQV}$  is satisfied. Outputs remain active throughout the entire cycle. As long as device enable and output enable are active, the address inputs may change at a rate equal to the minimum read cycle time ( $t_{AVAV}$ ).

Read Cycle 2, the Chip Enable-controlled Access in figure 3b, is initiated by the latter of  $\overline{E1}$  and E2 going active while  $\overline{G}$  remains asserted,  $\overline{W}$  remains deasserted, and the addresses remain stable for the entire cycle. After the specified t<sub>ETQV</sub> is satisfied, the eight-bit word addressed by A(14:0) is accessed and appears at the data outputs DQ(7:0).

Read Cycle 3, the Output Enable-controlled Access in figure 3c, is initiated by  $\overline{G}$  going active while  $\overline{E1}$  and E2 are asserted,  $\overline{W}$  is deasserted, and the addresses are stable. Read access time is  $t_{GLQV}$  unless  $t_{AVQV}$  or  $t_{ETQV}$  have not been satisfied.

## WRITE CYCLE

A combination of  $\overline{W}$  less than  $V_{IL}(max)$ ,  $\overline{E1}$  less than  $V_{IL}(max)$ , and E2 greater than  $V_{IH}(min)$  defines a write cycle. The state of  $\overline{G}$  is a "don't care" for a write cycle. The outputs are placed in the high-impedance state when either  $\overline{G}$  is greater than  $V_{IH}(min)$ , or when  $\overline{W}$  is less than  $V_{IL}(max)$ .

Write Cycle 1, the Write Enable-controlled Access shown in figure 4a, is defined by a write terminated by  $\overline{W}$  going high, with  $\overline{E1}$  and E2 still active. The write pulse width is defined by  $t_{WLWH}$  when the write is initiated by  $\overline{W}$ , and by  $t_{ETWH}$  when the write is initiated by the latter of  $\overline{E1}$  or E2. Unless the outputs have been previously placed in the high-impedance state by  $\overline{G}$ , the user must wait  $t_{WLQZ}$  before applying data to the eight bidirectional pins DQ(7:0) to avoid bus contention.

Write Cycle 2, the Chip Enable-controlled Access shown in figure 4b, is defined by a write terminated by the latter of  $\overline{E1}$  or E2 going inactive. The write pulse width is defined by  $t_{WLEF}$  when the write is initiated by  $\overline{W}$ , and by  $t_{ETEF}$  when the write is initiated by  $\overline{E1}$  or E2 going active. For the  $\overline{W}$  initiated write, unless the outputs have been previously placed

in the high-impedance state by  $\overline{G}$ , the user must wait t<sub>WLQZ</sub> before applying data to the eight bidirectional pins DQ(7:0) to avoid bus contention.

## **RADIATION HARDNESS**

The UT7156 SRAM incorporates special design and layout features which allow operation in high-level radiation environments.

Table 2. Radiation Hardness Design Specifications<sup>1</sup>

| Total Dose              | 1.0E6   | rads(Si)       |
|-------------------------|---------|----------------|
| Error Rate <sup>2</sup> | 1.0E-10 | Errors/Bit-Day |

Notes:

<sup>1.</sup> The SRAM will not latchup during radiation exposure under recommended operating conditions.

<sup>2. 10%</sup> worst case particle environment, Geosynchronous orbit, 0.025 mils of Aluminum.

## ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

| (Referenced | to Vs | s) |
|-------------|-------|----|
|-------------|-------|----|

| SYMBOL           | PARAMETER                                         | LIMITS                    |
|------------------|---------------------------------------------------|---------------------------|
| V <sub>DD</sub>  | DC supply voltage                                 | -0.5 to 7.0V              |
| V <sub>I/O</sub> | Voltage on any pin                                | -0.5 to $(V_{DD} + 0.3)V$ |
| T <sub>STG</sub> | Storage temperature                               | -65 to +150°C             |
| P <sub>D</sub>   | Maximum power dissipation                         | 2.0W                      |
| T <sub>J</sub>   | Maximum junction temperature <sup>2</sup>         | +150°C                    |
| $\Theta_{ m JC}$ | Thermal resistance, junction-to-case <sup>3</sup> | 10°C/W                    |
| II               | DC input current                                  | ±10 mA                    |

Notes:

Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating onlyind functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended before to absolute maximum rating conditions for extended periods may affect device reliability.
 Maximum junction temperature may be increased to +175°C during burn-in and steady-static life.
 Test per MIL-STD-883, Method 1012.

## **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL          | PARAMETER               | LIMITS                |
|-----------------|-------------------------|-----------------------|
| V <sub>DD</sub> | Positive supply voltage | 4.5 to 5.5V           |
| T <sub>C</sub>  | Case temperature range  | -55 to +125°C         |
| V <sub>IN</sub> | DC input voltage        | 0V to V <sub>DD</sub> |

#### DC ELECTRICAL CHARACTERISTICS (Pre/Post-Radiation)\*

 $(V_{DD} = 5.0V \pm 10\%) (-55^{\circ}C \text{ to } +125^{\circ}C)$ 

| SYMBOL                             | PARAMETER                           | CONDITION                                                                                                                               | MIN                   | MAX  | UNIT     |
|------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|----------|
| V <sub>IH</sub>                    | High-level input voltage            | (CMOS)                                                                                                                                  | 3.5                   |      | V        |
| V <sub>IL</sub>                    | Low-level input voltage             | (CMOS)                                                                                                                                  |                       | 1.5  | V        |
| V <sub>OL</sub>                    | Low-level output voltage            | $I_{OL} = 200 \mu A, V_{DD} = 4.5 V (CMOS)$                                                                                             |                       | 0.05 | V        |
| V <sub>OH</sub>                    | High-level output voltage           | $I_{OH} = -200 \mu A, V_{DD} = 4.5 V (CMOS)$                                                                                            | V <sub>DD</sub> -0.05 |      | V        |
| V <sub>OH</sub>                    | High-level output voltage           | $I_{OH} = -4mA, V_{DD} = 4.5V (CMOS)$                                                                                                   | 4.2                   |      | V        |
| C <sub>IN</sub> <sup>1</sup>       | Input capacitance                   | f = 1MHz @ 0V                                                                                                                           |                       | 4    | pF       |
| C <sub>IO</sub> <sup>1</sup>       | Bidirectional I/O capacitance       | f = 1MHz @ 0V                                                                                                                           |                       | 7    | pF       |
| I <sub>IN</sub>                    | Input leakage current               | $V_{IN} = V_{DD}$ and $V_{SS}$                                                                                                          | -5                    | 5    | μΑ       |
| I <sub>OZ</sub>                    | Three-state output leakage current  | $V_{O} = V_{DD}$ and $V_{SS}$<br>$V_{DD} = 5.5V$<br>$\overline{G} = 5.5V$                                                               | -10                   | 10   | μΑ       |
| I <sub>OS</sub> <sup>2, 3</sup>    | Short-circuit output current        | $V_{DD} = 5.5V, V_{O} = V_{DD}$ $V_{DD} = 5.5V, V_{O} = 0V$                                                                             | -90                   | +90  | mA<br>mA |
| I <sub>DD</sub> (OP)               | Supply current operating @1MHz      | CMOS inputs $(I_{OUT} = 0)$<br>V <sub>DD</sub> = 5.5V                                                                                   |                       | 50   | mA       |
| I <sub>DD1</sub> (OP)              | Supply current operating<br>@ 25MHz | CMOS inputs $(I_{OUT} = 0)$<br>V <sub>DD</sub> = 5.5V                                                                                   |                       | 120  | mA       |
| I <sub>DD3</sub> (SB) <sup>4</sup> | Supply current standby<br>@ 0Hz     | $\frac{\text{CMOS inputs (I}_{\text{OUT}} = 0)}{\overline{\text{E1}} = \text{V}_{\text{DD}} - 0.5, \text{V}_{\text{DD}} = 5.5\text{V}}$ |                       | 1.2  | mA       |

Notes:

<sup>Notes:
\* Post-radiation performance guaranteed at 25C per MIL-STD-883 Method 1019 at 5.05 rads(Si).
1. Measured only for initial qualification and after process or design changes that could affect input/output capacitance.
2. Supplied as a design limit but not guaranteed or tested.
3. Not more than one output may be shorted at a time for maximum duration of one second.
4. V<sub>IH</sub> = 5.5V, V<sub>IL</sub> = 0V.</sup> 

#### AC CHARACTERISTICS READ CYCLE (Post-Radiation)\*

 $(V_{DD} = 5.0V \pm 10\%) (-55^{\circ}C \text{ to } +125^{\circ}C)$ 

| SYMBOL                           | PARAMETER                                                    | 715 | 6-40 | 7156-55 |     | 7156-70 |     | UNIT |
|----------------------------------|--------------------------------------------------------------|-----|------|---------|-----|---------|-----|------|
|                                  |                                                              | MIN | MAX  | MIN     | MAX | MIN     | MAX |      |
| t <sub>AVAV</sub> <sup>1</sup>   | Read cycle time                                              | 40  |      | 55      |     | 70      |     | ns   |
| t <sub>AVQV</sub>                | Read access time                                             |     | 40   |         | 55  |         | 70  | ns   |
| t <sub>AXQX</sub> <sup>2</sup>   | Output hold time                                             | 5   |      | 5       |     | 5       |     | ns   |
| t <sub>GLQX</sub> <sup>2</sup>   | G-controlled output enable time                              | 3   |      | 0       |     | 0       |     | ns   |
| t <sub>GLQV</sub>                | $\overline{G}$ -controlled output enable time (Read Cycle 3) |     | 15   |         | 15  |         | 15  | ns   |
| t <sub>GHQZ</sub> <sup>2</sup>   | $\overline{\mathbf{G}}$ -controlled output three-state time  |     | 15   |         | 15  |         | 15  | ns   |
| t <sub>ETQX</sub> <sup>2,3</sup> | E-controlled output enable time                              | 3   |      | 0       |     | 0       |     | ns   |
| t <sub>ETQV</sub> <sup>3</sup>   | E-controlled access time                                     |     | 40   |         | 55  |         | 70  | ns   |
| t <sub>EFQZ</sub> <sup>1,4</sup> | E-controlled output three-state time <sup>2</sup>            |     | 15   |         | 20  |         | 20  | ns   |

Notes: \* Post-radiation performance guaranteed at 25C per MIL-STD-883 Method 1019.
1. Functional test.
2. Three-state is defined as a 500mV change from steady-state output voltage.
3. The ET (enable true) notation refers to the rising edge of E2 or the falling edge of E1, whichever comes last. SEU immunity does not affect the read parameters.
4. The EF (enable false) notation refers to the falling edge of E2 or the rising edge dE1, whichever comes first. SEU immunity does not affect the read parameters.



Assumptions:

1.  $\overline{G} \leq V_{IL}$  (max) and  $\overline{W} \geq V_{IH}$  (min)







## AC CHARACTERISTICS WRITE CYCLE (Post-Radiation)\*

(V<sub>DD</sub> = 5.0V ±10%) (-55°C to +125°C)

| SYMBOL                         | PARAMETER                                                                 | 715 | 7156-40 |     | 7156-55 |     | 7156-70 |    |
|--------------------------------|---------------------------------------------------------------------------|-----|---------|-----|---------|-----|---------|----|
|                                |                                                                           | MIN | MAX     | MIN | MAX     | MIN | MAX     |    |
| t <sub>AVAV</sub> <sup>1</sup> | Write cycle time                                                          | 40  |         | 55  |         | 70  |         | ns |
| t <sub>ETWH</sub>              | Device enable to end of write                                             | 35  |         | 50  |         | 65  |         | ns |
| t <sub>AVET</sub>              | Address setup time for write ( $\overline{E1}$ or $E2$ - controlled)      | 0   |         | 0   |         | 0   |         | ns |
| t <sub>AVWL</sub>              | Address setup time for write ( $\overline{W}$ - controlled)               | 0   |         | 0   |         | 0   |         | ns |
| t <sub>WLWH</sub>              | Write pulse width                                                         | 35  |         | 40  |         | 50  |         | ns |
| t <sub>WHAX</sub>              | Address hold time for write ( $\overline{W}$ - controlled)                | 0   |         | 0   |         | 0   |         | ns |
| t <sub>EFAX</sub>              | Address hold time for device enable ( $\overline{E1}$ or E2 - controlled) | 0   |         | 0   |         | 0   |         | ns |
| t <sub>WLQZ</sub> <sup>2</sup> | $\overline{\mathbf{W}}$ - controlled three-state time                     |     | 15      |     | 20      |     | 25      | ns |
| t <sub>WHQX</sub> <sup>2</sup> | W - controlled output enable time                                         | 1   |         | 0   |         | 0   |         | ns |
| t <sub>ETEF</sub>              | Device enable pulse width ( $\overline{E1}$ or $E2$ - controlled)         | 35  |         | 50  |         | 65  |         | ns |
| t <sub>DVWH</sub>              | Data setup time                                                           | 30  |         | 40  |         | 50  |         | ns |
| t <sub>WHDX</sub>              | Data hold time                                                            | 3   |         | 5   |         | 0   |         | ns |
| t <sub>WLEF</sub>              | Device enable controlled write pulse width                                | 35  |         | 40  |         | 65  |         | ns |
| t <sub>DVEF</sub>              | Data setup time                                                           | 35  |         | 40  |         | 50  |         | ns |
| t <sub>EFDX</sub>              | Data hold time                                                            | 0   |         | 0   |         | 0   |         | ns |
| t <sub>AVWH</sub>              | Address valid to end of write                                             | 35  |         | 40  |         | 50  |         | ns |
| t <sub>WHWL</sub> <sup>1</sup> | Write disable time                                                        | 5   |         | 5   |         | 5   |         | ns |

Notes:
\* Post-radiation performance guaranteed at 25C per MIL-STD-883 Method 1019.
1. Functional test performed with outputs disabled G high).
2. Three-state is defined as 500mV change from steady-state output voltage.



in three-state for the entire cycle.

2.  $\overline{G}$  high for  $t_{AVAV}$  cycle.

Figure 4a. SRAM Write Cycle 1: W - Controlled Access



## Assumptions & Notes:

1.  $\overline{G} \leq V_{IL}$  (max). If  $\overline{G} \geq V_{IH}$  (min) then Q(7:0) will be in three-state for the entire cycle.

2. Either E1/E2 scenario above can occur.
 3. G high for t<sub>AVAV</sub> cycle.

Figure 4b. SRAM Write Cycle 2: Enable - Controlled Access

#### DATA RETENTION CHARACTERISTICS (Pre-Radiation) $(T_C = 25^{\circ}C)$

| SYMBOL                          | PARAMETER                            | MINIMUM           | MAXIMUM<br>V <sub>DD</sub> @<br>2.5V | UNIT |
|---------------------------------|--------------------------------------|-------------------|--------------------------------------|------|
| V <sub>DR</sub>                 | V <sub>DD</sub> for data retention   | 2.5               |                                      | V    |
| I <sub>DDR</sub> <sup>1</sup>   | Data retention current               |                   | .4                                   | mA   |
| t <sub>EFR</sub> <sup>1,2</sup> | Chip deselect to data retention time | 0                 |                                      | ns   |
| $t_{R}^{1,2}$                   | Operation recovery time              | t <sub>AVAV</sub> |                                      | ns   |

Notes: 1.  $\overline{E1} = V_{DR}$  or  $E2 = V_{SS}$ , all other inputs =  $V_{DR}$  or  $V_{SS}$ .

2. Guaranteed but not tested.



Figure 5. Low  $V_{\mbox{\scriptsize DD}}$  Data Retention Waveform



#### Notes:

- 1. 50pF including scope probe and test socket.
- 2. Measurement of data output occurs at the low to high or high to low transition mid-point
- (i.e., CMOS input =  $V_{DD}/2$ ).



### PACKAGING



Notes:

 All package finishes are per MIL-PRF-38535.
 It is recommended that package ceramic be mounted to a heat removal rail located on the printed circuit board. A thermally conductive material such as MERECO XLN-589 or equivalent should be used.

3. Letter designations are for cross-reference to MIL-STD-1835.

#### Figure 7a. 36-pin Ceramic FLATPACK





#### Notes:

- 1. Seal ring to be electrically isolated.
- 2. All exposed metalized areas to be plated per MIL-PRF-38535.
- 3. Ceramic to be opaque.
- 4. Dimension letters refer to MIL-STD-1835.

Figure 7b. 28-pin Ceramic DIP Package

• •

#### **ORDERING INFORMATION**

#### 256K SRAM:



Notes:
1. Lead finish (A,C, or X) must be specified.
2. If an "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (g).

#### 256K SRAM: SMD



#### Notes:

Lead finish (A,C, or X) must be specified.
 If an "X" is specified when ordering then the part marking is at the factory's option and will match the lead finish "A" (shet) or "C" (gold).

Notes