### Available in Q2/97 ### **Features** - ☐ High-performance CMOS nonvolatile static RAM 2048 x 8 bits - □ 25, 35 and 45 ns Access Times - ☐ 12, 20 and 25 ns Output Enable Access Times - ☐ I<sub>CC</sub>=15 mA at 200 ns Cycle Time - Automatic STORE to EEPROM on Power Down - ☐ Software initiated STORE (STORE Cycle Time < 10 ms) - ☐ Automatic STORE Timing - ☐ 10<sup>5</sup> STORE cycles to EEPROM - ☐ 10 year data retention in EEPROM - ☐ Automatic RECALL on Power Up - ☐ Software RECALL Initiation (RECALL Cycle Time < 20 μs) - ☐ Unlimited RECALL cycles from EEPROM - ☐ Single 5 V ± 10 % Operation - ☐ Operating temperature ranges 0 to 70 °C -40 to 85 °C - ☐ CECC 90000 Quality Standard - ☐ ESD characterization according MIL STD 883C M3015.7-HBM (classification see IC Code Numbers) ☐ Packages: PDIP28 (300 mil) PDIP28 (600 mil) SOP28 (330 mil) ### Description The U635H16 has two separate modes of operation: SRAM mode and nonvolatile mode. In SRAM mode, the memory operates as an ordinary static RAM. In nonvolatile operation, data is transferred in parallel from SRAM to EEPROM or from EEPROM to SRAM. In this mode SRAM functions are disabled. The U635H16 is a fast static RAM (25, 35, 45 ns), with a nonvolatile electrically erasable **PROM** (EEPROM) element incorporated in each static memory cell. The SRAM can be read and written an unlimited number of times, while independent nonvolatile data resides in EEPROM. Data transfers from the SRAM to the EEPROM (the STORE operation) take place automatically upon power down using charge stored in system capacitance. ### PowerStore 2Kx8 nvSRAM Transfers from the EEPROM to the SRAM (the RECALL operation) take place automatically on power up. The U635H16 combines the high performance and ease of use of a fast SRAM with nonvolatile data integrity. STORE cycles also may be initiated under user control via a software sequence. Once a STORE cycle is initiated, further input or output are disabled until the cycle is completed. Because a sequence of addresses is used for STORE initiation, it is important that no other read or write accesses intervene in the sequence or the sequence will be aborted. RECALL cycles may also be initiated by a software sequence. Internally, RECALL is a two step procedure. First, the SRAM data is cleared and second, the nonvolatile information is transferred into the SRAM cells. The RECALL operation in no way alters the data in the EEPROM cells. The nonvolatile data can be recalled an unlimited number of times. ### Pin Configuration | n.c. 🗌 | 1 | $\circ$ | 28 | □ vcc | |--------------|----|---------|----|------------------------| | n.c. 🗌 | 2 | | 27 | $\square \overline{w}$ | | <b>A</b> 7 □ | 3 | | 26 | n.c. | | <b>A</b> 6 🗌 | 4 | | 25 | □ <b>A</b> 8 | | <b>A</b> 5 🗌 | 5 | | 24 | <b>A</b> 9 | | <b>A</b> 4 🗌 | 6 | | 23 | n.c. | | <b>A</b> 3 🗌 | 7 | PDIP | 22 | □ G | | <b>A</b> 2 [ | 8 | SOP | 21 | <b>A1</b> 0 | | A1 🗌 | 9 | | 20 | ΞĒ | | <b>A</b> 0 🗆 | 10 | | 19 | DQ7 | | DQ0 🗌 | 11 | | 18 | DQ6 | | DQ1 🗌 | 12 | | 17 | DQ5 | | DQ2 🗌 | 13 | | 16 | DQ4 | | vss 🗌 | 14 | | 15 | DQ3 | | | | | | | Top View ### Pin Description | Signal Name | Signal Description | |--------------------------|----------------------| | <b>A</b> 0 - <b>A</b> 10 | Address Inputs | | DQ0 - DQ7 | Data In/Out | | Ē | Chip Enable | | G | Output Enable | | W | Write Enable | | VCC | Power Supply Voltage | | VSS | Ground | ### **Block Diagram** ### Truth Table for SRAM Operation | Operating Mode | Ē | w | G | DQ0-DQ7 | |----------------------|---|---|---|--------------------| | Standby/not selected | Н | * | * | High-Z | | Internal Read | L | Н | Н | High-Z | | Read | L | Н | L | Data Outputs Low-Z | | Write | L | L | * | Data Inputs High-Z | <sup>∗</sup> H or L ### Characteristics All voltages are referenced to V<sub>SS</sub> = 0 V (ground). All characteristics are valid in the power supply voltage range and in the operating temperature range specified. Dynamic measurements are based on a rise and fall time of $\leq 5$ ns, measured between 10 % and 90 % of $V_{||}$ , as well as input levels of $V_{||} = 0$ V and $V_{||} = 3$ V. The timing reference level of all input and output signals is 1.5 V, with the exception of the $t_{ris}$ times and $t_{en}$ -times, in which cases transition is measured $\pm 200$ mV from steady-state voltage. | Absolute Maximum Ratin | gs <sup>a</sup> | Sym bol | Min. | Max. | Unit | |------------------------|------------------|------------------|----------|----------------------|----------| | Power Supply Voltage | | V <sub>CC</sub> | -0.5 | 7 | V | | Input Voltage | | V <sub>I</sub> | -0.3 | V <sub>CC</sub> +0.5 | V | | Output Voltage | | V <sub>O</sub> | -0.3 | V <sub>CC</sub> +0.5 | V | | Power Dissipation | | $P_{D}$ | | 1 | W | | Operating Temperature | C-Type<br>K-Type | T <sub>a</sub> | 0<br>-40 | 70<br>85 | °C<br>°C | | Storage Temperature | | T <sub>stg</sub> | -65 | 150 | °C | a: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. | Recommended Operating Conditions | Symbol | Conditions | Min. | Max. | Unit | |----------------------------------|-----------------|-------------------------------------|------|----------------------|------| | Power Supply Voltage | V <sub>CC</sub> | | 4.5 | 5.5 | V | | Input Low Voltage | V <sub>IL</sub> | -2 V at Pulse Width 10 ns permitted | -0.3 | 0.8 | V | | Input High Voltage | V <sub>IH</sub> | | 2.2 | V <sub>CC</sub> +0.3 | V | | | | | | C-1 | уре | К-1 | уре | Unit | |-----------------------------------------------------------------------------------------------------|----------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|------|----------------|----------------| | DC Electrical Characteristics | Symbol | | Conditions | | Max. | Min. | Max. | Unit | | Operating Supply Current <sup>b</sup> | l <sub>CC1</sub> | V <sub>CC</sub><br>V <sub>IL</sub><br>V <sub>IH</sub> | = 5.5 V<br>= 0.8 V<br>= 2.2 V<br>= 25 ns<br>= 35 ns | | 90 | | 95<br>85 | mA<br>mA | | | | t <sub>c</sub> | = 45 ns | | 75 | | 80 | m <b>A</b> | | Average Supply Current during STORE <sup>c</sup> | I <sub>CC2</sub> | V <sub>CC</sub> E W V <sub>IL</sub> V <sub>IH</sub> | = $5.5 \text{ V}$<br>$\leq 0.2 \text{ V}$<br>$\geq \text{V}_{\text{CC}}$ -0.2 V<br>$\leq 0.2 \text{ V}$<br>$\geq \text{V}_{\text{CC}}$ -0.2 V | | 6 | | 7 | mA | | Average Supply Current during<br>PowerStore Cycle <sup>c</sup> | I <sub>CC4</sub> | V <sub>CC</sub><br>V <sub>IL</sub><br>V <sub>IH</sub> | = 4.5 V<br>= 0.2 V<br>≥ V <sub>CC</sub> -0.2 V | | 4 | | 4 | m <b>A</b> | | Supply Current <sup>d</sup> (Cycling TTL Input Levels; device inactive) | I <sub>CC(SB)1</sub> | V <sub>CC</sub><br>E<br>t <sub>c</sub><br>t <sub>c</sub> | = 5.5 V<br>= V <sub>IH</sub><br>= 25 ns<br>= 35 ns<br>= 45 ns | | 30<br>23<br>20 | | 34<br>27<br>23 | mA<br>mA<br>mA | | Operating Supply Current<br>at t <sub>cR</sub> = 200 ns <sup>b</sup><br>(Cycling CMOS Input Levels) | I <sub>CC3</sub> | $\begin{array}{c} \frac{V_{CC}}{W} \\ V_{IL} \\ V_{IH} \end{array}$ | = $5.5 \text{ V}$<br>$\geq \text{V}_{\text{CC}}$ -0.2 V<br>$\leq 0.2 \text{ V}$<br>$\geq \text{V}_{\text{CC}}$ -0.2 V | | 15 | | 15 | m <b>A</b> | | Standby Supply Curent <sup>d</sup> (Stable CMOS Input Levels) | I <sub>CC(SB)</sub> | V <sub>CC</sub><br>E<br>V <sub>IL</sub><br>V <sub>IH</sub> | = $5.5 \text{ V}$<br>$\geq \text{V}_{\text{CC}}$ -0.2 V<br>$\leq 0.2 \text{ V}$<br>$\geq \text{V}_{\text{CC}}$ -0.2 V | | 3 | | 3 | m <b>A</b> | b: I<sub>CC1</sub> and I<sub>CC3</sub> are depedent on output loading and cycle rate. The specified values are obtained with outputs unloaded. The current I<sub>CC1</sub> is measured for WRITE/READ - ratio of 1/2. c: I<sub>CC2</sub> and I<sub>CC4</sub> are the average currents required for the duration of the respective STORE cycles (STORE Cycle Time). d: Bringing E≥V<sub>IH</sub> will not produce standby current levels until any nonvolatile cycle in progress has timed out. See MODE SELECTION table. The current I<sub>CC(SB)1</sub> is measured for WRITE/READ - ratio of 1/2. | DC Electrical Characteristics | Symbol | | Conditions | С-Т | C-Type | | K-Type | | | |-----------------------------------------------------------|--------------------------------------|-------------------------------------------------------|-------------------------------|-----|--------|------|--------|----------|--| | DO Electrical Characteristics | Symbol | ' | Containons | | Max. | Min. | Max. | - Unit | | | Output High Voltage<br>Output Low Voltage | V <sub>OH</sub><br>V <sub>OL</sub> | V <sub>CC</sub><br>I <sub>OH</sub><br>I <sub>OL</sub> | = 4.5 V<br>=-4 mA<br>= 8 mA | 2.4 | 0.4 | 2.4 | 0.4 | V<br>V | | | Output High Current Output Low Current | I <sub>OH</sub><br>I <sub>OL</sub> | V <sub>CC</sub><br>V <sub>OH</sub><br>V <sub>OL</sub> | = 4.5 V<br>= 2.4 V<br>= 0.4 V | 8 | -4 | 8 | -4 | mA<br>mA | | | Input Leakage Current | | V <sub>CC</sub> | = 5.5 V | | | | | | | | High<br>Low | I <sub>IH</sub> | V <sub>IH</sub><br>V <sub>IL</sub> | = 5.5 V $= 0 V$ | -1 | 1 | -1 | 1 | μA<br>μA | | | Output Leakage Current | | $V_{CC}$ | = 5.5 V | | | | | | | | High at Three-State- Output<br>Low at Three-State- Output | I <sub>OHZ</sub><br>I <sub>OLZ</sub> | V <sub>OH</sub><br>V <sub>OL</sub> | = 5.5 V<br>= 0 V | -1 | 1 | -1 | 1 | μA<br>μA | | ### **SRAM MEMORY OPERATION** | No. | Switching Characteristics<br>Read Cycle | Symbol | | 25 | | 35 | | 45 | | Unit | |-----|------------------------------------------------|---------------------|---------------------|------|------|------|------|------|------|------| | NO. | | Alt. | IEC | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | 1 | Read Cycle Time <sup>f</sup> | t <sub>AVAV</sub> | t <sub>cR</sub> | 25 | | 35 | | 45 | | ns | | 2 | Address Access Time to Data Valid <sup>g</sup> | t <sub>AVQV</sub> | t <sub>a(A)</sub> | | 25 | | 35 | | 45 | ns | | 3 | Chip Enable Access Time to Data Valid | t <sub>ELQV</sub> | t <sub>a(E)</sub> | | 25 | | 35 | | 45 | ns | | 4 | Output Enable Access Time to Data Valid | t <sub>GLQV</sub> | t <sub>a(G)</sub> | | 12 | | 20 | | 25 | ns | | 5 | E HIGH to Output in High-Z h | t <sub>EHQZ</sub> | t <sub>dis(E)</sub> | | 13 | | 17 | | 20 | ns | | 6 | G HIGH to Output in High-Z h | t <sub>GHQZ</sub> | t <sub>dis(G)</sub> | | 13 | | 17 | | 20 | ns | | 7 | E LOW to Output in Low-Z | t <sub>ELQX</sub> | t <sub>en(E)</sub> | 5 | | 5 | | 5 | | ns | | 8 | G LOW to Output in Low-Z | t <sub>GLQX</sub> | t <sub>en(G)</sub> | 0 | | 0 | | 0 | | ns | | 9 | Output Hold Time after Address Change | † <sub>AXQX</sub> | t <sub>v(A)</sub> | 3 | | 3 | | 3 | | ns | | 10 | Chip Enable to Power Active <sup>e</sup> | <sup>†</sup> ELICCH | t <sub>PU</sub> | 0 | | 0 | | 0 | | ns | | 11 | Chip Disable to Power Standby d,e | t <sub>EHICCL</sub> | t <sub>PD</sub> | | 25 | | 35 | | 45 | ns | e: Parameter guaranteed but not tested. f: Device is continuously selected with $\overline{E}$ and $\overline{G}$ both LOW. g: Address valid prior to or coincident with $\overline{\mathbb{E}}$ transition LOW. h: Measured ±200 mV from steady state output voltage. ### Read Cycle 1: Ai-controlled (during Read cycle: $\overline{E} = \overline{G} = V_{IL}$ , $\overline{W} = V_{IH}$ ) f Read Cycle 2: $\overline{G}$ -, $\overline{E}$ -controlled (during Read cycle: $\overline{W} = V_{IH}$ ) g | No. | Switching Characteristics | | Symbo | ol | 25 | | 3 | 5 | 45 | | Unit | |-----|-----------------------------------|-------------------|-------------------|-----------------------|------|------|------|------|------|------|------| | NO. | Write Cycle | Alt. #1 | Alt. #2 | IEC | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | 12 | Write Cycle Time | t <sub>AVAV</sub> | tavav | t <sub>cW</sub> | 25 | | 35 | | 45 | | ns | | 13 | Write Pulse Width | twLwH | | t <sub>w(W)</sub> | 20 | | 30 | | 35 | | ns | | 14 | Write Pulse Width Setup Time | | twleh | t <sub>su(W)</sub> | 20 | | 30 | | 35 | | ns | | 15 | Address Setup Time | † <sub>AVWL</sub> | † <sub>AVEL</sub> | t <sub>su(A)</sub> | 0 | | 0 | | 0 | | ns | | 16 | Address Valid to End of Write | † <sub>AVWH</sub> | † <sub>AVEH</sub> | t <sub>su(A-WH)</sub> | 20 | | 30 | | 35 | | ns | | 17 | Chip Enable Setup Time | t <sub>ELWH</sub> | | t <sub>su(E)</sub> | 20 | | 30 | | 35 | | ns | | 18 | Chip Enable to End of Write | | t <sub>ELEH</sub> | t <sub>w(E)</sub> | 20 | | 30 | | 35 | | ns | | 19 | Data Setup Time to End of Write | t <sub>DVWH</sub> | t <sub>DVEH</sub> | t <sub>su(D)</sub> | 12 | | 18 | | 20 | | ns | | 20 | Data Hold Time after End of Write | <sup>t</sup> whdx | t <sub>EHDX</sub> | t <sub>h(D)</sub> | 0 | | 0 | | 0 | | ns | | 21 | Address Hold after End of Write | twhax | t <sub>EHAX</sub> | t <sub>h(A)</sub> | 0 | | 0 | | 0 | | ns | | 22 | W LOW to Output in High-Z h,i | t <sub>WLQZ</sub> | | <sup>†</sup> dis(W) | | 10 | | 13 | | 15 | ns | | 23 | W HIGH to Output in Low-Z | twHQX | | t <sub>en(W)</sub> | 5 | | 5 | | 5 | | ns | ### Write Cycle #1: $\overline{\mathbf{W}}$ -controlled ### Write Cycle #2: E-controlled i: If $\overline{W}$ is LOW when $\overline{E}$ goes LOW, the outputs remain in the high impedance state. j: $\overline{E}$ or $\overline{W}$ must be $V_{IH}$ during address transition. ### **NONVOLATILE MEMORY OPERATION** ### **MODE SELECTION** | Ē | w | A10-A0(hex) | Mode | I/O | Power | Notes | |---|---|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------|---------|---------------------------------| | Н | Х | Х | Not Selected | Output High Z | Standby | | | L | Н | X | Read SRAM | Output Data | Active | m | | L | L | X | Write SRAM | Input Data | Active | | | L | Н | 000Read SRAMOutput Data555Read SRAMOutput Data2AARead SRAMOutput Data7FFRead SRAMOutput Data0F0Read SRAMOutput Data70FNonvolatile STOREOutput High Z | | Output Data<br>Output Data<br>Output Data<br>Output Data | Active | k,l<br>k,l<br>k,l<br>k,l<br>k,l | | L | Н | 000<br>555<br>2AA<br>7FF<br>0F0<br>70E | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile RECALL | Output Data Output Data Output Data Output Data Output Data Output Data | Active | k,l<br>k,l<br>k,l<br>k,l<br>k,l | k: The six consecutive addresses must be in order listed (000, 555, 2AA, 7FF, 0F0, 70F) for a Store cycle or (000, 555, 2AA, 7FF,0F0, 70E) for a RECALL cycle. W must be high during all six consecutive cycles. See STORE cycle and RECALL cycle tables and diagrams for further details. | No. | PowerStore | Sym | bol | Conditions | Min. | Max. | Unit | |-----|----------------------------------------------------|----------------------|-----|----------------------------------------------------------------------------------------------------------|------|------|------| | NO. | Power Up RECALL | Alt. | IEC | Conditions | win. | wax. | Unit | | 24 | Power Up RECALL Duration n,e | t <sub>RESTORE</sub> | | | | 650 | μs | | 25 | STORE Cycle Duration <sup>f</sup> | <sup>1</sup> PDSTORE | | the power supply voltage must stay above 3.6 V for at least 10 ms after the start of the STORE operation | | 10 | ms | | 26 | Time allowed to Complete SRAM Cycle <sup>f,e</sup> | † <sub>DELAY</sub> | | | 1 | | μs | | | Low Voltage Trigger Level | V <sub>SWITCH</sub> | | | 4.0 | 4.5 | V | The following six-address sequence is used for testing purposes and should not be used: 000, 555, 2AA, 7FF, 0F0, 39C. I: Activation of nonvolatile cycles does not depend on the state of $\overline{G}$ . m: I/O state assumes that $\overline{G} \le V_{|L}$ . n: $t_{\text{RESTORE}}$ starts from the time $V_{\text{CC}}$ rises above $V_{\text{SWITCH}}$ . ### PowerStore and automatic Power Up RECALL | No. | Software Controlled STORE / | Symbol | | 25 | | 35 | | 45 | | Unit | |-----|---------------------------------------------|--------------------|-----------------------|------|------|------|------|------|------|-------| | NO. | RECALL Cycle <sup>k,o</sup> | Alt. | IEC | Min. | Max. | Min. | Max. | Min. | Max. | J.III | | 27 | STORE/RECALL Initiation Time | † <sub>AVAV</sub> | t <sub>cR</sub> | 25 | | 35 | | 45 | | ns | | 28 | Chip Enable to Output Inactive <sup>p</sup> | † <sub>ELQZ</sub> | <sup>†</sup> dis(E)SR | | 600 | | 600 | | 600 | ns | | 29 | STORE Cycle Time <sup>q</sup> | t <sub>ELQXS</sub> | t <sub>d(E)</sub> s | | 10 | | 10 | | 10 | ms | | 30 | RECALL Cycle Time r | t <sub>ELQXR</sub> | t <sub>d(E)R</sub> | | 20 | | 20 | | 20 | μs | | 31 | Address Setup to Chip Enable s | † <sub>AVELN</sub> | t <sub>su(A)SR</sub> | 0 | | 0 | | 0 | | ns | | 32 | Chip Enable Pulse Width s,t | t <sub>ELEHN</sub> | t <sub>w(E)SR</sub> | 20 | | 25 | | 35 | | ns | | 33 | Chip Disable to Address Change s | † <sub>EHAXN</sub> | <sup>t</sup> h(A)SR | 0 | | 0 | | 0 | | ns | - o: The software sequence is clocked with $\overline{E}$ controlled READs. - p: Once the software controlled STORE or RECALL cycle is initiated, it completes automatically, ignoring all inputs. - q: Note that STORE cycles (but not RECALL) are aborted by V<sub>CC</sub><V<sub>SWITCH</sub> (STORE inhibit). - An automatic RECALL also takes place at power up, starting when V<sub>CC</sub> exceeds V<sub>SWITCH</sub> and takes t<sub>RESTORE</sub>. V<sub>CC</sub> must not drop below V<sub>SWITCH</sub> once it has been exceeded for the RECALL to function properly. - s: Noise on the E pin may trigger multiple READ cycles from the same address and abort the address sequence. - t: If the Chip Enable Pulse Width is less than $t_{a(E)}$ (see Read Cycle) but greater than or equal $t_{w(E)SR}$ , than the data may not be valid at the end of the low pulse, however the STORE or RECALL will still be initiated. ### SOFTWARE CONTROLLED STORE/RECALL CYCLE s, t, u, v ( $\overline{E}$ = HIGH after STORE initiation) ### SOFTWARE CONTROLLED STORE/RECALL CYCLE s, t, u, v ( $\overline{E} = LOW$ after STORE initiation) - u: W must be HIGH when E is LOW during the address sequence in order to initiate a nonvolatile cycle. G may be either HIGH or LOW throughout. Addresses 1 through 6 are found in the mode selection table. Address 6 determines whether the U635H16 performs a STORE or RECALL. - v: $\overline{\mathbb{E}}$ must be used to clock in the address sequence for the software controlled STORE and RECALL cycles. ### Test Configuration for Functional Check - w: In measurement of $t_{dis}$ -times and $t_{en}$ -times the capacitance is 5 pF. - x: Between $V_{CC}$ and $V_{SS}$ must be connected a high frequency bypass capacitor 0.1 $\mu F$ to avoid disturbances. | Capacitance <sup>e</sup> | Conditions | Symbol | Min. | Max. | Unit | |--------------------------|-------------------------------------------|----------------|------|------|------| | Intput Capacitance | $V_{CC} = 5.0 \text{ V}$ $V_{I} = V_{SS}$ | C <sub>I</sub> | | 8 | pF | | Output Capacitance | | C <sub>O</sub> | | 7 | pF | All Pins not under test must be connected with ground by capacitors. ### IC Code Numbers ### Example The date of manufacture is given by the last 4 digits of the mark, the first 2 digits indicating the year, and the last 2 digits the calendar week. y: ESD protection > 2000 V under development ### **Device Operation** The U635H16 has two separate modes of operation: SRAM mode and nonvolatile mode. In SRAM mode, the memory operates as a standard fast static RAM. In nonvolatile mode, data is transferred from SRAM to EEPROM (the STORE operation) or from EEPROM to SRAM (the RECALL operation). In this mode SRAM functions are disabled. STORE cycles may be initiated under user control via a software sequence and are also automatically initiated when the power supply voltage level of the chip falls below $V_{SWITCH}$ . RECALL operations are automatically initiated upon power up and may also occur when the $V_{CC}$ rises above $V_{SWITCH}$ , after a low power condition. RECALL cycles may also be initiated by a software sequence. ### SRAM READ The U635H16 performs a READ cycle whenever $\overline{E}$ and $\overline{G}$ are LOW and $\overline{W}$ are HIGH. The address specified on pins A0-A10 determines which of the 2048 data bytes will be accessed. When the READ is initiated by an address transition, the outputs will be valid after a delay of $t_{cR}$ . If the READ is initiated by $\overline{E}$ or $\overline{G}$ , the outputs will be valid at $t_{a(E)}$ or at $t_{a(G)}$ , whichever is later. The data outputs will repeatedly respond to address changes within the $t_{cR}$ access time without the need for transition on any control input pins, and will remain valid until another address change or until $\overline{E}$ or $\overline{G}$ is brought HIGH or $\overline{W}$ is brought LOW. ### SRAM WRITE A WRITE cycle is performed whenever $\overline{E}$ and $\overline{W}$ are LOW . The address inputs must be stable prior to entering the WRITE cycle and must remain stable until either $\overline{E}$ or $\overline{W}$ go HIGH at the end of the cycle. The data on pins DQ0-7 will be written into the memory if it is valid $t_{su(D)}$ before the end of a $\overline{W}$ controlled WRITE or $t_{su(D)}$ before the end of an $\overline{E}$ controlled WRITE. It is recommended that $\overline{\mathbf{G}}$ be kept HIGH during the entire WRITE cycle to avoid data bus contention on the common I/O lines. If $\overline{\mathbf{G}}$ is left LOW, internal circuitry will turn off the output buffers $\mathbf{t}_{dis(W)}$ after $\overline{\mathbf{W}}$ goes LOW. ### **AUTOMATIC STORE** The U635H16 uses the intrinsic system capacitance to perform an automatic STORE on power down. As long as the system power supply take at least $t_{PDSTORE}$ to decay from $v_{SWITCH}$ down to 3,6 V the U635H16 will safely and automatically STORE the SRAM data in EEPROM on power down. In order to prevent unneeded STORE operations, automatic STORE will be ignored unless at least one WRITE operation has taken place since the most recent STORE or RECALL cycle. Software initiated STORE cycles are performed regardless of whether or not a WRITE operation has taken place. #### **AUTOMATIC RECALL** During power up an automatic RECALL takes place. After any low power condition ( $V_{CC} < V_{SWITCH}$ ) an internal RECALL request may be latched. When $V_{CC}$ once again exceeds the sense voltage of $V_{SWITCH}$ , a requested RECALL cycle will automatically be initiated and will take $t_{RESTORE}$ to complete. If the U635H16 is in a WRITE state at the end of a power up RECALL, the SRAM data will be corrupted. To help avoid this situation, a 10 K $\Omega$ resistor should be connected between $\overline{W}$ and system $V_{CC}$ . #### SOFTWARE NONVOLATILE STORE The U635H16 software controlled STORE cycle is initiated by executing sequential READ cycles from six specific address locations. By relying on READ cycles only, the U635H16 implements nonvolatile operation while remaining compatible with standard 8Kx8 SRAMs. During the STORE cycle, an erase of the previous nonvolatile data is performed first, followed by a parallel programming of all nonvolatile elements. Once a STORE cycle is initiated, further inputs and outputs are disabled until the cycle is completed. Because a sequence of addresses is used for STORE initiation, it is important that no other READ or WRITE accesses intervene in the sequence or the sequence will be aborted. To initiate the STORE cycle the following READ sequence must be performed: | 1. | Read address | 000 | (hex) Valid READ | |----|--------------|-----|----------------------| | 2. | Read address | 555 | (hex) Valid READ | | 3. | Read address | 2AA | (hex) Valid READ | | 4. | Read address | 7FF | (hex) Valid READ | | 5. | Read address | 0F0 | (hex) Valid READ | | 6. | Read address | 70F | (hex) Initiate STORE | Once the sixth address in the sequence has been entered, the STORE cycle will commence and the chip will be disabled. It is important that READ cycles and not WRITE cycles are used in the sequence, although it is not necessary that $\overline{\mathbf{G}}$ is LOW for the sequence to be valid. After the $t_{STORE}$ cycle time has been fulfilled, the SRAM will again be activated for READ and WRITE operation. ### SOFTWARE NONVOLATILE RECALL A RECALL cycle of the EEPROM data into the SRAM is initiated with a sequence of READ operations in a manner similar to the STORE initiation. To initiate the RECALL cycle the following sequence of READ operations must be performed: | 1. | Read address | 000 | (hex) Valid READ | |----|--------------|-----|-----------------------| | 2. | Read address | 555 | (hex) Valid READ | | 3. | Read address | 2AA | (hex) Valid READ | | 4. | Read address | 7FF | (hex) Valid READ | | 5. | Read address | 0F0 | (hex) Valid READ | | 6. | Read address | 70E | (hex) Initiate RECALL | Internally, RECALL is a two step procedure. First, the SRAM data is cleared and second, the nonvolatile information is transferred into the SRAM cells. The RECALL operation in no way alters the data in the EEPROM cells. The nonvolatile data can be recalled an unlimited number of times. #### HARDWARE PROTECT The U635H16 offers hardware protection against inadvertent STORE operation through $V_{CC}$ Sense. When $V_{CC} < V_{SWITCH}$ all software controlled STORE operations will be inhibited. ### LOW AVERAGE ACTIVE POWER The U635H16 has been designed to draw significantly less power when $\overline{E}$ is LOW (chip enabled) but the access cycle time is longer than 55 ns. When $\overline{E}$ is HIGH the chip consumes only standby current The overall average current drawn by the part depends on the following items: - 1. CMOS or TTL input levels - 2. the time during which the chip is disabled (E HIGH) - 3. the cycle time for accesses (ELOW) - 4. the ratio of READs to WRITEs - 5. the operating temperature - 6. the V<sub>CC</sub> level The information describes the type of component and shall not be considered as assured characteristics. Terms of delivery and rights to change design reserved.