# 256/512/1K/2K/4K x 9-bit First-In/First-Out (FIFO) # L8C200/201 L8C202/203/204 ### **FEATURES** - ☐ First-In/First Out (FIFO) using Dual-Port Memory - ☐ High Speed to 15 ns Access Time - ☐ Asychronous and Simultaneous Read and Write - ☐ Fully Expandable by both Word Depth and/or Bit Width - ☐ Empty and Full Warning Flags - ☐ Auto Retransmit Capability - Plug Compatible with IDT720x, Cypress CY7C4x, and Samsung KM75C0x - Package Styles Available: - 28-pin Plastic DIP - 28-pin CerDIP - 32-pin Plastic LCC32-pin Ceramic LCC ### **DESCRIPTION** The L8C200, L8C201, L8C202, L8C203, and L8C204 are dual-port First-In/First-Out (FIFO) memories. The FIFO memory products are organized as: $L8C200-256\times9\text{-bit}$ $L8C201-512\times9\text{-bit}$ $L8C202 - 1024 \times 9$ -bit $L8C203 - 2048 \times 9$ -bit L8C204 - 4096 × 9-bit Each memory utilizes a special algorithm that loads and empties data on a first-in/first-out basis. Full and Empty flags are provided to prevent data overflow and underflow. Three additional pins are also provided to allow for unlimited expansion in both word size and depth. Depth Expansion does not result in a flow-through penalty. The parts are booked up with the data and control signals in parallel. The active device is determined by the Expansion In $(\overline{XI})$ and Expansion Out $(\overline{XO})$ signals which are daisy chained from device to device. The read and write operations are internally sequential through the use of ring pointers. No address information is required to load and unload data. The write operation occurs when the Write (W) signal is LOW. Read occurs when Read ( $\overline{R}$ ) goes OW. The nine data outputs go to the high impedance state when $\overline{R}$ is 代代的 A Retransmit (配下) capability allows for reset of the read pointer when RT is pulsed LOW, allowing for retransmission of data from the beginning. Read Enable (R) and Write Enable (W) must both be HIGH during a retransmit cycle, and then $\overline{R}$ is used to access the data. A Half Full (HF) output flag is available in the single device and width expansion modes. In the depth expansion configuration, this pin provides the Expansion Out (XO) information which is used to tell the next FIFO that it will be activated. The FIFOs are designed to have the fastest data access possible. Even in lower cycle time applications, faster access time can eliminate timing bottlenecks as well as leave enough margin to allow the use of the devices without external bus drivers. The FIFOs are designed for those applications requiring asychronous and simultaneous read/writes in multiprocessing and rate buffer applications. Latchup and static discharge protection is provided on-chip. The FIFOs can withstand an injection current of up to 200 mA on any pin without damage. Logic DEVICES INCORPORATED FIFO Products 5/15/90 256/512/1K/2K/4K x 9-bit FIFO | MAXIMUM RATINGS: Above which useful life may be impaired. (Notes 1 and 2) | 1-96-35 | |---------------------------------------------------------------------------|-----------------| | Storage temperature | | | Operating ambient temperature | 55°C to +125°C | | Vcc supply voltage with respect to ground | 0.5 V to +7.0 V | | DC voltage applied to outputs in High Z state | | | DC Input voltage | | | Power Dissipation | 1.0 W | | Output current into low outputs | 20 mA | OPERATING CONDITIONS To meet specified electrical and switching characteristics Latchup current..... Mode Temperature Range (Ambient) 0°C to +70°C -55°C to +125°C Active Operation, Commercial Active Operation, Military Supply Voltage (Vcc) 5.0 V ±10% 5.0 V ±10% | ELECT | rical Characteristics | Over Operating Conditions | | | | |-------------|------------------------|----------------------------------|--------|--------------|------| | Symbol | Parameter | Test Condition | Min Ty | р Мах | Unit | | Vон | Output High Voltage | IOH = -2.000 A VOC - Min. | 2.4 | | ٧ | | Vol | Output Low Voltage | IOL = 8.0 mA, VCC = Min. | | 0.4 | ٧ | | <b>V</b> IH | Input High Voltage | | 2.2 | Vcc<br>+ 0.3 | ٧ | | VIL | Input Low Voltage | (Note 3) | -3.0 | 0.8 | ٧ | | lix | Input Leakage Current | GND S VIN S VCC | -10 | +10 | μА | | loz | Output Leakage Current | R ≥ ViH, GND ≤ Vout ≤ Vcc | -10 | +10 | μА | | los | Output Short Consent | Vout = GND, Vcc = Max (Note 4) | | -150 | mA | | lcc2 | Vcc Current, Standby | All Inputs = VIH MIN (Note 7) | | 35 | mA | | loca | Vcc Current, Powerdown | All Inputs = Vcc (Note 13) | | 20 | mA | | CIN | Input Capacitance | Amblent Temp = 25°C, Vcc = 4.5 V | | 5 | ρF | | COUT | Output Capacitance | Test Frequency = 1 MHz (Note 8) | | 7 | pF | | | ······································ | | | L | BC200/ | 201/202 | /203/20 | 4- | | |--------|----------------------------------------|-------------------------|--------------|-----|--------|---------|---------|----|------| | Symbol | Parameter | Test Condition | (MHz)⇒ | 15 | 20 | 25 | 35 | 50 | Unit | | lcc1 | Vcc Current, Active | Vcc = Max., lout = 0 mA | (Notes 5, 6) | 100 | 100 | 90 | 90 | 80 | mA | | Fs | Shift Frequency | | | 40 | 33 | 25 | 20 | 15 | MHz | DEVICES INCORPORATED 256/512/1K/2K/4K x 9-bit FIFO T-46-35 ### SIGNAL DESCRIPTIONS ## INPUTS RESET (RS) Reset is accomplished whenever the Reset $(\overline{RS})$ input is taken to a low state. During reset, both internal read and write pointers are set to the first location. A reset is required after power up before a write operation can take place. Both the Read enable $(\overline{R})$ and Write enable $(\overline{W})$ inputs must be in the high state during the window shown (i.e., twhsh before the rising edge of $\overline{RS}$ ) and should not change until tshwl after the rising edge of $\overline{RS}$ . Hall-Full Flag $(\overline{HF})$ will be reset to high after Reset $(\overline{RS})$ . ### WRITE ENABLE (W) A write cycle is initiated on the falling edge of this input if the Full Flag $(\overline{FF})$ is not set. Data setup and hold time must be adhered to with respect to the rising edge of the Write enable $(\overline{W})$ . Data is stored in the RAM array sequentially and independently of any on-going read operation. To prevent data overflow, the Full Flag ( $\overline{FF}$ ) will go low, inhibiting further write operations. Upon the completion of a valid read operation, the Full Flag ( $\overline{FF}$ ) will go high after tripping a valid write to begin. When the FIFO is full, the internal write pointer is blocked from $\overline{W}$ , so external changes in $\overline{W}$ will not affect the FIFO when it is full. ### READ ENABLE (R) A read cycle is initiated on the falling edge of the Read enable (R) provided the Empty Flag (EF) is not set. The data is accessed on a First-In/First-Out basis, independent of any ongoing write operation. After Read enable (R) goes high, the Data Outputs (Q0-Q8) will return to a high impedance condition until the next Read operation. When all the data has been read from the FIFO, the Empty Flag (EF) will go low, allowing the "itnal" read cycle but inhibiting further read operations with the data outputs remaining in a high impedance state. Once a valid write operating has been accomplished, the Empty Flag (EF) will go high after twhEFH and a valid read can then begin. When the FIFO is empty, the internal read pointer is blocked from R so external changes in R will not affect the FIFO when it is empty. #### FIRST LOAD/RETRANSMIT (FL/RT) This is a dual-purpose input. In the Depth Expansion Mode, this pin is grounded to indicate that it is the first loaded (see Operating Modes). In the Single Device Mode, this pin acts as the retransmit input. The Single Device Mode is initiated by grounding the Expansion In $(\overline{XI})$ . The FIFOs can be made to retransmit data when the Retransmit enable control $(\overline{RT})$ input is pulsed low. A retransmit operation will set the internal read pointer to the first location and will not affect the write pointer. Read enable (R) and Write enable (W) must be in the high state during retransmit. This feature is useful when less than the full memory has been written between resets. Retransmit will affect the Half-Full Flag (HF), depending on the relative locations of the read and write pointers. The retransmit feature is not compatible with the Depth Expansion Mode. ### **EXPANSION IN (XI)** This input is a dual-purpose pin. Expansion In (XI) is grounded to indicate an operation in the single device mode. Expansion In (XI) is connected to Expansion Out (XO) of the previous device in the Depth Expansion or Daisy Chain Mode. ### DATA INPUTS (Do-D8) Data input signals for 9 bit wide data. Data has setup and hold time requirements with respect to the rising edge of $\overline{W}$ . # OUTPUTS FULL FLAG (FF) The Full Flag (R) will go low, inhibiting further write operation, indicating that the device is full. If the read pointer is not moved after Reset (RS), the Full Flag (FF) will go low after 256 writes for the L8C200, 512 writes for the LC201, 1024 wites for the L8C202, 2048 wites for the L8C203, and 4096 writes for the L8C204. ### EMPTY FLAG (EF) The Empty Flag (EF) will go low, inhibiting further read operations, when the read pointer is equal to the write pointer, indicating that the device is empty. ### **EXPANSION OUT/HALF-FULL FLAG (XO/HF)** This is a dual-purpose output. In the Single Device Mode, when Expansion In (XI) is grounded, this output acts as an indication of a half-full memory. After half of the memory is filled and at the falling edge of the next write operation, the Half-Full Flag (HF) will be set to low and will remain set until the difference between the write pointer and read pointer is less than or equal to one half of the total memory of the device. The Half-Full Flag (HF) is then deasserted by the rising edge of the read operation. In the Depth Expansion Mode, Expansion In $(\overline{XI})$ is connected to Expansion Out $(\overline{XO})$ of the previous device. This output acts as a signal to the next device in the Daisy Chain by providing a pulse to the next device when the previous device reaches the last location of memory. ### DATA OUTPUTS (Q0-Q8) Data outputs for 9-bit wide data. This data is in a high impedance condition whenever Read enable $(\vec{R})$ is in a high state or the device is empty. LOGIC DEVICES INCORPORATED FIFO Products 3-7 5/15/90 3 # T-46-35 ### **OPERATING MODES** 256/512/1K/2K/4K x 9-bit FIFO #### SINGLE DEVICE MODE A single FIFO may be used when the application requirements are for the number of words in a single device. The FIFOs are in a Single Device Configuration when the Expansion In $(\overline{X}I)$ control input is grounded. In this mode the Half-Full Flag $(\overline{HF})$ , which is an active low output, is the active function of the combination pin $\overline{XO}/\overline{HF}$ . ### WIDTH EXPANSION MODE Word width may be increased simply by connecting the corresponding input control signals of multiple devices. Status flags (EF, FF, and HF) can be detected from any one device. Any word width can be attained by adding additional FIFOs. Flag detection is accomplished by monitoring the FF, EF, and HF signals on either (any) device used in the width expansion configuration. Do not connect any output signals together. ### DEPTH EXPANSION (DAISY CHAIN) MODE The FIFOs can easily be adapted to applications where the requirements are for greater than the number of words in a single device. Any depth can be attained by adding additional FIFOs. The FIFOs operates in the Depth Expansion configuration when the following conditions are met: - The first device must be designated by grounding the First Load (FL) control input. - 2. All other devices must have FL in the high state. - The Expansion Out (XO) pin of each device must be tied to the Expansion In (XI) pin of the next device with the last device connecting back to the first. - External logic is needed to generate a composite Full Flag (FF) and Empty Flag (EF). This requires the ORing of all EFs and ORing of all FFs (i.e., all must be set to generate the correct composite FF or EF). - 5. The Retransmit (RT) function and Half-Full Flag (HF) are not available in the Depth Expansion Mode. #### **BIDIRECTIONAL MODE** Applications which require data buffering between two systems (each system capable of Read and Write operations) can be achieved by pairing FIFOs. Care must be taken to assure that the appropriate flag is monitored by each system, i.e., $\overline{FF}$ is mortiored on the device when $\overline{W}$ is used; $\overline{EF}$ is monitored on the device when $\overline{K}$ is used). Both Depth Expansion and Width Expansion may be used in this mode. ## DATA FLOW-THROUGH MODES Two types of flow-through modes are permitted: a read flow-through and write flow-through mode. For the read flow-through mode, the FIFO permits the reading of a single word after writing one word data into an empty FNQ. The data is enabled on the bus in (tWHEH + tRLQV) he after the rising edge of W, called the first write edge, and it remains on the bus until the R line is raised from w-to-high, after which the bus would go into a threestate mode after tAHQZ ns. The EF line would have a pulse showing temporary de-assertion and then would be asserted. In the interval of time that $\overline{R}$ is low, more words can be written to the FIFO (the subsequent writes after the first write edge will be de-assert the Empty Flag). However, the same word (written on the first write edge) presented to the output bus as the read pointer, would not be incremented when $\overline{R}$ is low. On toggling $\overline{R}$ , the other words that are written to the FIFO will appear on the output bus as in the read cycle timings. In the write flow-through mode, the FIFO permits the writing of a single word of data immediately after reading one word of data from a full FIFO. The $\overline{R}$ line causes the $\overline{FF}$ to be de-asserted but the $\overline{W}$ line, being low, causes it to be asserted again in anticipation of a new data word. On the rising edge of $\overline{W}$ , the new word is loaded in the FIFO. The $\overline{W}$ line must be toggled when $\overline{FF}$ is not asserted to write new data in the FIFO and to increment the write pointer. The user must be aware that there is no minimum value for tRLEL and tWLFL. These pulses may be slight during some operating conditions and lot variations. T-46-35 ## SWITCHING CHARACTERISTICS Over Operating Range (ns) | TIMING | References | | | | | | | | | | | |--------------|------------------------------------------------|-------------|--------------|-----|---------------|-------|-------|-------|----------|----------|----------| | | | | | LE | C200 | 201/2 | 02/20 | 3/204 | | | | | | | | 50 | 3 | 5 | 25 | | 20 | ) | 15 | 5 | | Symbol | Parameter | Min | Max | Min | Mex | Min | Mex | Min | Mex | Min | Mex | | TRLRL | Read Cycle Time | 65 | | 45 | | 35 | | 30 | | 25 | <u> </u> | | trlav | Read Low to Output Valid (Access Time) | | 50 | | 35 | | 25 | | 20 | | 15 | | tahal. | Read High to Read Low (Notes 9, 10) | 15 | | 10 | | 10 | | 10 | | 8 | | | TRLAH | Read Low to End of Read Cycle (Notes 9, 10) | 50 | | 35 | | 25 | | 20 | Ī | 15 | | | tRLOZ | Read Low to Output Low Z (Note 2) | 10 | | 5 | | 5 | | 5 | | 3 | | | tricy | Read High to Output Valid | 5 | | 5 | | 5 | | 5 | | 5 | | | trHQZ | Read High to Output High Z (Note 15) | | 30 | | 20 | | 10 | | 10 | Ĺ | 10 | | twLWL | Write Cycle Time (Note 10) | 65 | | 45 | | 35 | | 30 | | 25 | | | tWLWH | Write Low to Write High (Notes 9, 10) | 50 | T | 35 | | \25 | | 20 | | 15 | Ĭ | | <b>tWHWL</b> | Write High to End of Write Cycle (Notes 9, 10) | 15 | | 10 | < | 740 | | 10 | | 8 | | | tovwH | Data Valid to Write High (Notes 9, 10) | 30 | | 18 | | 15 | | 15 | <u> </u> | 10 | | | tWHDX | Write High to Data Change (Notes 9, 10) | 5 | | 1/6 | $\mathcal{L}$ | 9 | | 0 | | 0 | <u> </u> | | tslsH | Reset Cycle Time (Notes 10, 11) | 50 | | 35 | | 25 | | 20 | Ĺ | 15 | | | tslwl | Reset Low to Write Low (Notes 10, 11) | 65 | | 45 | 1 | 35 | | 30 | <u> </u> | 25 | | | twish | Write High to Reset High (Notes 10, 11) | 50 | | 35 | <u> </u> | 25 | l | 20 | | 15 | L | | tRHSH | Read High to Reset High (Notes 10, 11) | 50 | $1 \times 1$ | 35 | - | 25 | | 20 | | 15 | | | tshwl | Reset High to Write Low (Notes 10, 11) | <b>( 15</b> | 112 | 10 | | 10 | | 10 | | 8 | | | tslel | Reset Low to Empty Flag Low | M | 65 | | 45 | | 35 | | 30 | | 25 | | tslhh | Reset Low to Half-Full Flag High | | 65 | l | 45 | | 35 | | 30 | <u> </u> | 25 | | tslfH | Reset Low to Full Flag High | 11/10 | 65 | | 45 | | 35 | | 30 | | 25 | DEVICES INCORPORATED 256/512/1K/2K/4K x 9-bit FIFO ### L8C200/201/202/203/204 T- 46-35 ## SWITCHING CHARACTERISTICS Over Operating Range (ns) | | | | | Li | 3C200 | /201/2 | 02/20 | 3/204 | | | | |---------------|-------------------------------------------------------------|-----|-----|----------|----------|--------|----------|-------|-----|-----|-----| | | | 50 | | 35 | | 25 | | 20 | | 15 | 5 | | Symbol | Parameter | Min | Mex | Min | Mex | Min | Mex | Min | Mex | Min | Mex | | tRLQV | Read Low to Output Valid | T | 50 | <u> </u> | 35 | | 25 | | 20 | | 15 | | talel | Read Low to Empty Flag Low | | 45 | | 30 | | 25 | | 20 | | 15 | | trhfh | Read High to Full Flag High | 1 | 45 | | 30 | | 25 | | 25 | | 25 | | <b>t</b> WHEH | Write High to Empty Flag High | 1 | 45 | | 30 | | 25 | | 25 | | 25 | | tWLFL | Write Low to Full Flag Low | | 45 | | 30 | | 25 | | 20 | | 15 | | ttlal. | Retransmit Cycle Time | 65 | | 45 | | 35 | <u> </u> | 30 | | 25 | | | tīlīh | Retransmit Low to End of Retransmit Cycle (Notes 9, 10, 11) | 50 | | 35 | | 25 | | 20 | | 15 | | | <b>tahth</b> | Read/Write High to Retransmit High (Notes 9, 10, 11) | 50 | | 35 | <u> </u> | , 25 | | 20 | | 15 | | | THAL | Retransmit High to Read/Write Low (Note 10) | 15 | | 10 | <u> </u> | 10 | | 10 | | 8 | | Logic DEVICES INCORPORATED | | | | | L | BC200 | 201/2 | 02/20 | 3/204- | 1 | | | |---------------|--------------------------------------------------|-----|-----|-----|-------|-------|--------------|--------|----------|------------|----------| | | • | 56 | ) | 3 | 5 | 2 | 5 | 20 | ) | 1 | 5 | | Symbol | Parameter | Min | Mex | Min | Mex | Min | Max | Min | Max | Min | Max | | tahfh | Read High to Full Flag High | | 45 | | 30 | | 25 | | 25 | | 25 | | <b>t</b> EHRH | Read Pulse Width After Empty Flag High | 50 | | 35 | | 25 | | 20 | | 15 | | | trhhh | Read High to Half-Full Flag High | | 65 | | 45 | | 35 | ļ | 30 | | 25 | | tWHEH | Write High to Empty Flag High | | 45 | | 30 | | 25 | | 25 | <b>—</b> — | 25 | | twl.hl. | Write Low to Half-Full Flag Low | | 65 | | 45 | 1 | 35 | | 30 | | 25 | | tehwh | Write Pulse Width After Full Flag High (Note 10) | 50 | | 35 | | 25 | <del> </del> | 20 | <u> </u> | 15 | <u> </u> | **FIFO Products** 5/15/90 L8C200/201/202/203/204 T-46-35 ## SWITCHING CHARACTERISTICS Over Operating Range (ns) | | | | | L | C200 | /201/2 | 02/20 | 3/204- | | | | |--------------|------------------------------------------------------|-----|-----|-----|------|----------------|-------|--------|-----|-----|-----| | | | 50 | ) | 3 | 3 | 2 | 5 | 20 | ) | 15 | 5 | | Symbol | Parameter | Min | Max | Min | Mex | Min | Mex | Min | Max | Min | Max | | tALOL | Read/Write to Expansion Out Low (Note 12) | | 50 | | 35 | <i></i> | 25 | | 20 | | 15 | | tAHOH | Read/Write to Expansion Out High (Note 12) | | 50 | | ∠35_ | 77 | 25 | | 20 | | 15 | | txtxH | Expansion In Pulse Width (Notes 10, 12) | 50 | | 35 | | 25 | | 20 | | 15 | | | txHXL | Expansion in High to Expansion in Low (Notes 10, 12) | | 10 | // | ) #Q | | 10 | | 10 | | 10 | | <b>EALXL</b> | Read/Write Low to Expansion In Low (Notes 10, 12) | 15 | | 10 | | <b>&gt; 10</b> | | 10 | | 10 | | ## SWITCHING CHARACTERISTICS Over Operating Range (ns) | | | | | L( | 3C200 | /201/2 | 02/20 | 3/204- | | | | |--------|-------------------------------------------|-----|-----|-----|-------|---------|-------|--------|-----|-----|-----| | | | 5 | 0 | 3 | 5 | 2 | 5 | 20 | ) | _1! | 5 | | Symbol | Parameter | Min | Mex | Min | Mex | Min | Mex | Min | Mex | Min | Mex | | tRLEL | Read Low to Empty Flag Low | | 45 | | 30 | | 25 | Γ. | 20 | | 15 | | tehah | Read Pulse Width After Empty Flag High | 50 | | 35 | | 25 | | 20 | | 15 | | | twheh | Write High to Empty Flag High | 45 | | 30 | | 25 | | 25 | | 25 | | | trlov | Read Low to Output Valid | | 50 | | 35 | | 25 | | 20 | | 15 | | twHQZ | Write High to Output Low Z (Notes 14, 15) | 15 | | 10 | | 5 | | 5 | | 3 | | | tahfh | Read High to Full Flag High | | 45 | | 30 | 1 | 25 | | 25 | l | 25 | | tWLFL | Write Low to Full Flag Low | | 45 | | _30 | $M_{-}$ | 25 | | 20 | | 15 | | trhwh | Write Pulse Width After Full Flag High | 50 | | 35 | | 25 | | 20 | | 15 | | | tovwh | Data Valid to Write High | 30 | 1 | 18 | VI. | 15> | 1 | 15 | | 10 | | | twHDX | Write High to Data Change | 5 | 1 | (0) | | 5 0 | | 0 | | 0 | | DEVICES INCORPORATED | | | MPUTE | | INTERNAL | STATUS | OU | TUPUT | S | |--------------|----------------------------|------------|---|---------------|---------------|----|-------|----| | MODE | RS | 灰 | X | Read Pointer | Write Pointer | EF | FF | HF | | Reset | 100 | (x) | 0 | Location Zero | Location Zero | 0 | 1 | 1 | | Retransmit < | $\mathbb{Z}^{\mathcal{H}}$ | <b>√</b> 8 | 0 | Location Zero | Unchanged | Х | X | X | | Read/Write | <b>X</b> (1 | 1 | 0 | Increment | Increment | X | X | X | | INPUTS | | | | INTERNAL | STATUS | OUTUPUT | | | |--------------------|----|-----|-----|------------------------|------------------------|---------|-----|--| | MODE | RS | RT | XI | Read Pointer | Write Pointer | EF | FF | | | Reset First Device | 0 | 0 | (1) | Location Zero | Location Zero | 0 | 1 | | | Reset All Others | 0 | 1 | (1) | Location Zero Disabled | Location Zero Disabled | 0 | 1 | | | Read/Write | 1 | (2) | (1) | X | x | x | l x | | (1) See Depth Expansion Block Diagram above. (2) Unchanged. ### NOTES - 1. Maximum Ratings indicate stress specifications only. Functional operation of these products at values beyond those indicated in the Operating Conditions table is not implied. Exposure to maximum rating conditions for extended periods may affect reliability of the tested device. - 2. The products described by this specification include internal circuitry designed to protect the chip from damaging substrate injection currents and accumulations of static charge. Nevertheless, conventional precautions should be observed during storage, handling, and use of these circuits in order to avoid exposure to excessive electrical stress values. - 3. This product provides hard clamping of transient undershoot. Input levels below ground will be clamped beginning at -0.6 V. A current in excess of 100 mA is required to reach-2 V. The device can withstand indefinite operation with inputs as low as -3 V subject only to power dissipation and bond wire fusing constraints. - 4. Duration of the output short circuit should not exceed 30 seconds. - 5. Typical' supply current values are not shown but may be approximated. At a VCC of +5.0 V, an ambient temperature of +25°C and with nominal manufacturing parameters, the operating supply currents will be approximately 3/4 or less of the maximum values shown. - 6. Tested with outputs open and data in puts changing at the specified read and write cycle rate. The device is neither full or empty for the test. - 7. Tested with outputs open in the worst static input control signal combination (i.e., $\overline{W}$ , $\overline{R}$ , $\overline{XI}$ , $\overline{FL}$ , and $\overline{RS}$ ). - 8. These parameters are guaranteed but not 100% tested. - 9. Test conditions assume input transition times of 5 ns or less, reference levels of 1.5 V, output loading for specified IOL and IOH plus 30 pF (Fig. 1a), and input pulse levels of 0 to 3.0 V (Fig. 2). - 10. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. For example, truth is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from the point of view of the device. Access time, for example, is specified as a maximum since worst-case operation of any device always provides data within that time. - 11. When cascading devices, the reset pulse width must be increased to equal tsish tsigh. - 12. It is not recommended that Logic Devices and other vendor parts be cascaded together. The parts are designed to be pinfor-pin compatible but temperature and voltage compensation may vary from vendor to vendor. Logic Devices can only guarantee the cascading of Logic Devices parts to other Logic Devices parts. - 13. Tested with output open and RS = FL = XI = R = W = VCC. - 14. At any given temperature and voltage condition, output disable time is less than output enable time for any given device. - 15 Transition is measured ±200 mV from steady state voltage with specified loading in Fig. 1b. This parameter is sampled and not 100% tested. - 16. This product is a very high speed device and care must be taken during testing in order to realize valid test information. Inadequate attention to setups and procedures can cause a good part to be rejected as faulty. Long high inductance leads that cause supply bounce must be avoided by bringing the VCC and ground planes directly up to the contactor fingers. A 0.01 $\mu$ F high frequency capacitor is also required between VCC and ground. To avoid signal reflections, proper terminations must be used. 5/15/90