# National Semiconductor is now part of Texas Instruments. Search <a href="http://www.ti.com/">http://www.ti.com/</a> for the latest technical information and details on our current products and services. ## NATL SEMICOND (LINEAR) T-79-07-10 300 V/μs 175 MHz 100 ns to 0.1% 4.75V to 32V 5 mA < 0.1% < 0.1° ## LM6164/LM6264/LM6364 **High Speed Operational Amplifier** ### **General Description** The LM6164 family of high-speed amplifiers exhibits an excellent speed-power product in delivering 300V per us and 175 MHz GBW (stable down to gains as low as +5) with only 5 mA of supply current. Further power savings and application convenience are possible by taking advantage of the wide dynamic range in operating supply voltage which extends all the way down to +5V. These amplifiers are built with National's VIPTM (Vertically Integrated PNP) process which produces fast PNP transistors that are true complements to the already fast NPN devices. This advanced junction-isolated process delivers high speed performance without the need for complex and expensive dielectric isolation. ### **Features** - High slew rate - High GBW product - Low supply current - Fast settling - Low differential gain - Low differential phase - Wide supply range - Stable with unlimited capacitive load ### **Applications** - Video amplifier - Wide-bandwidth signal conditioning - Radar - Sonar ### **Connection Diagrams** **Top View** NS Package Number E20A **NS Package Number** J08A, M08A or N08E | | | 1 | | | |--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------------------|---------------------------|----------------| | $\begin{array}{l} \text{Military} \\ -55^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq +125^{\circ}\text{C} \end{array}$ | industriai<br>-25°C ≤ T <sub>A</sub> ≤ +85°C | Commercial<br>0°C ≤ T <sub>A</sub> ≤ +70°C | Package | NSC<br>Drawing | | | LM6264N | LM6364N | 8-Pin Molded DIP | N08E | | LM6164J<br>LM6164J/883<br>5962-8962401PA | LM6264J | | 8-Pin Ceramic DIP | J08A | | | W.A.A. | LM6364M | 8-Pin Molded Surface Mt. | M08A | | LM6164E/883<br>5962-89624012A | | | 20-Lead LCC | E20A | | LM6164W/883<br>5962-8962401HA | | | 10-Pin<br>Ceramic Flatpak | W10A | ### **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage (V+ - V-) 36V Differential Input Voltage (Note 6) ±8V Common-Mode Input Voltage (Note 10) $(V^+ - 0.7V)$ to $(V^- - 7V)$ Output Short Circuit to Gnd (Note 1) Continuous Soldering Information Dual-In-Line Package (N, J) Soldering (10 sec.) Small Outline Package (M) Vapor Phase (60 sec.) 260°C Infrared (15 sec.) See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering sur- face mount devices. -65°C to +150°C Storage Temperature Range -65°C to +150°C Max Junction Temperature (Note 2) 150°C ESD Tolerance (Notes 6 & 7) ±700V ## **Operating Ratings** NATL SEMICOND (LINEAR) Temperature Range (Note 2) **DC Electrical Characteristics** The following specifications apply for Supply Voltage $=\pm 15$ V, $V_{CM}=0$ , $R_L \ge 100~k\Omega$ and $R_S=50\Omega$ unless otherwise noted. **Boldface** limits apply for $T_A=T_J=T_{MIN}$ to $T_{MAX}$ ; all other limits $T_A=T_J=25$ °C. 220°C | Symbol | | Conditions | Тур | LM6164 | LM6264 | LM6364 | | |----------------------------------------------------|---------------------------------------|-----------------------------------------------|-------------------|-------------------------|-------------------------|-------------------------|-------------| | | Parameter | | | Limit<br>(Notes 3, 11) | Limit<br>(Note 3) | Limit<br>(Note 3) | Units | | Vos | Input Offset Voltage | | 2 | 4<br><b>6</b> | 4<br><b>6</b> | 9<br><b>11</b> | mV<br>max | | V <sub>OS</sub><br>Drift | Input Offset Voltage<br>Average Drift | | 6 | | | | μ٧/°0 | | lb | Input Bias Current | | 2.5 | 3<br><b>6</b> | 3<br><b>5</b> | 3<br><b>6</b> | μA<br>max | | los | Input Offset Current | | 150 | 350<br><b>800</b> | 350<br><b>600</b> | 1500<br><b>1900</b> | mA<br>max | | los<br>Drift | Input Offset Current<br>Average Drift | | 0.3 | | | | nA/°C | | R <sub>IN</sub> | Input Resistance | Differential | 100 | | | | kΩ | | CIN | Input Capacitance | | 3.0 | | | | рF | | A <sub>VOL</sub> Large Signal Voltage Gain | • • | $V_{OUT} = \pm 10V, R_L = 2 k\Omega$ (Note 9) | 2.5 | 1.8<br><b>0.9</b> | 1.8<br><b>1.2</b> | 1.3<br><b>1.1</b> | V/mV<br>min | | | | $R_L = 10 k\Omega$ | 9 | | | | | | V <sub>CM</sub> Input Common-Mode<br>Voltage Range | · · | Supply = ±15V | +14.0 | + 13.9<br>+ <b>13.8</b> | + 13.9<br>+ <b>13.8</b> | + 13.8<br>+ <b>13.7</b> | V<br>min | | | | | -13.5 | -13.3<br>- <b>13.1</b> | -13.3<br>- <b>13.1</b> | 13.2<br><b>13.1</b> | V<br>min | | | Supply = +5V<br>(Note 4) | 4.0 | 3.9<br><b>3.8</b> | 3.9<br><b>3.8</b> | 3.8<br><b>3.7</b> | V<br>min | | | | | | 1.5 | 1.7<br><b>1.9</b> | 1.7<br><b>1.9</b> | 1.8<br><b>1.9</b> | V<br>max | | CMRR | Common-Mode<br>Rejection Ratio | -10V ≤ V <sub>CM</sub> ≤ +10V | 105 | 86<br><b>80</b> | 86<br><b>82</b> | 80<br><b>78</b> | dB<br>min | | PSRR | Power Supply<br>Rejection Ratio | ±10V ≤ V± ≤ ±16V | 96 | 86<br><b>80</b> | 86<br><b>82</b> | 80<br><b>78</b> | dB<br>min | **DC Electrical Characteristics** The following specifications apply for Supply Voltage $=\pm 15$ V, V<sub>CM</sub> =0, R<sub>L</sub> $\geq 100~k\Omega$ and R<sub>S</sub> $=50\Omega$ unless otherwise noted. **Boldface** limits apply for T<sub>A</sub> $=T_J=T_{MIN}$ to $T_{MAX}$ ; all other limits $T_A=T_J=25$ °C. (Continued) | Symbol | Parameter | Conditions | Тур | LM6164 | LM6264<br>Limit<br>(Note 3) | LM6364<br>Limit<br>(Note 3) | Units | |--------|----------------------------|----------------------------------------------------------------|--------|------------------------|-----------------------------|-----------------------------|-----------| | | | | | Limit<br>(Notes 3, 11) | | | | | Vo | Swing and R <sub>L</sub> = | Supply = $+5V$<br>and $R_L = 2 k\Omega$ | + 14.2 | +13.5<br>+ <b>13.3</b> | + 13.5<br>+ <b>13.3</b> | +13.4<br>+ <b>13.3</b> | V<br>min | | | | | -13.4 | -13.0<br>- <b>12.7</b> | -13.0<br><b>12.8</b> | -12.9<br>- <b>12.8</b> | V<br>min | | | | Supply = $+5V$<br>and R <sub>L</sub> = $2 k\Omega$<br>(Note 9) | 4.2 | 3.5<br><b>3.3</b> | 3.5<br><b>3.3</b> | 3.4<br><b>3.3</b> | V<br>min | | | | | 1.3 | 1.7<br><b>2.0</b> | 1.7<br><b>1.9</b> | 1.8<br><b>1.9</b> | V<br>max | | | | Source | 65 | 30<br><b>20</b> | 30<br><b>25</b> | 30<br><b>25</b> | mA<br>min | | | | Sink | 65 | 30<br><b>20</b> | 30<br><b>25</b> | 30<br><b>25</b> | mA<br>min | | ls | Supply Current | | 5.0 | 6.5<br><b>6.8</b> | 6.5<br><b>6.7</b> | 6.8<br><b>6.9</b> | mA<br>min | NATL SEMICOND (LINEAR) **AC Electrical Characteristics** The following specifications apply for Supply Voltage $=\pm 15$ V, $V_{CM}=0$ , $R_L \ge 100 \ k\Omega$ and $R_S=50\Omega$ unless otherwise noted. **Boldface** limits apply for $T_A=T_J=T_{MIN}$ to $T_{MAX}$ ; all other limits $T_A=T_J=25$ °C. | Symbol | Parameter | Conditions | Тур | LM6164<br>Limit<br>(Notes 3, 11) | LM6264<br>Limit<br>(Note 3) | LM6364<br>Limit<br>(Note 3) | Units | |-------------------|---------------------|----------------------------------------------------|------|----------------------------------|-----------------------------|-----------------------------|-------------| | | | | | | | | | | | Supply = ±5V | 120 | | | | | | | SR SI | Slew Rate | A <sub>V</sub> = +5 (Note 8) | 300 | 200<br><b>180</b> | 200<br><b>180</b> | 200<br><b>180</b> | V/μs<br>min | | | | Supply = ±5V | 200 | | | | | | PBW | Power Bandwidth | V <sub>OUT</sub> = 20 V <sub>PP</sub> | 4.5 | | | | MHz | | T <sub>S</sub> | Settling Time | 10V Step to 0.1%<br>$A_V = -4$ , $R_L = 2 k\Omega$ | 100 | | | | ns | | φm | Phase Margin | A <sub>V</sub> = +5 | 45 | | | | Deg | | A <sub>D</sub> | Differential Gain | NTSC, A <sub>V</sub> = +10 | <0.1 | | | | % | | ФЪ | Differential Phase | NTSC, A <sub>V</sub> = +10 | <0.1 | | | | Deg | | e <sub>np-p</sub> | Input Noise Voltage | F = 10 kHz | 8 | | | | nV/√F | | i <sub>np-p</sub> | Input Noise Current | F = 10 kHz | 1.5 | | | | pA/√F | Note 1: Continuous short-circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. Note 2: The typical junction-to-ambient thermal resistance of the molded plastic DIP (N) is 105°C/Watt, the molded plastic SO (M) package is 155°C/Watt, and the cerdip (J) package is 125°C/Watt. All numbers apply for packages soldered directly into a printed circuit board. Note 3: Limits are guaranteed by testing or correlation. Note 4: For single supply operation, the following conditions apply: V+ = 5V, V- = 0V, V<sub>CM</sub> = 2.5V, V<sub>OUT</sub> = 2.5V. Pin 1 & Pin 8 (V<sub>OS</sub> Adjust) are each connected to Pin 4 (V-) to realize maximum output swing. This connection will degrade V<sub>OS</sub>. Note 5: C<sub>L</sub> ≤ 5 pF. Note 8: In order to achieve optimum AC performance, the input stage was designed without protective clamps. Exceeding the maximum differential input voltage results in reverse breakdown of the base-emitter junction of one of the input transistors and probable degradation of the input parameters (especially YOS, IOS, and Notes). Note 7: The average voltage that the weakest pin combinations (those involving Pin 2 or Pin 3) can withstand and still conform to the datasheet limits. The test circuit used consists of the human body model of 100 pF in series with 1500Ω. Note 8: $V_{IN} = 4V$ step. For supply = $\pm 5V$ , $V_{IN} = 1V$ step. Note 9: Voltage Gain is the total output swing (20V) divided by the input signal required to produce that swing. Note 10: The voltage between $V^{+}$ and either input pin must not exceed 36V. Note 11: A military RETS electrical test specification is available on request. At the time of printing, the LM6164J/883 RETS spec compiled with the **Boldface** limits in this column. The LM6164J/883 may also be procured as Standard Military Drawing #5962-8962401PA. NATL SEMICOND (LINEAR) ### Typical Performance Characteristics ( $R_L = 10 \text{ k}\Omega$ , $T_A = 25^{\circ}\text{C}$ unless otherwise specified) 1M 10M TL/H/9153-5 NATL SEMICOND (LINEAR) ## Typical Performance Characteristics (RL = 10 k $\Omega$ , TA = 25°C unless otherwise specified) (Continued) ## NATL SEMICOND (LINEAR) ### Differential Gain (Note) TL/H/9153-6 #### Differential Phase (Note) TL/H/9153-7 Note: Differential gain and differential phase measured for four series LM6364 op amps in series with an LM6321 buffer. Error added by LM6321 is negligible. Test performed using Tektronix Type 520 NTSC test system. Configured with a gain of +5 (each output attenuated by 80%) Step Response; Av = +5 TIME (50 ns/div) TL/H/9153-1 TL/H/9153-9 ## Typical Performance Characteristics (R<sub>L</sub> = 10 k $\Omega$ , T<sub>A</sub> = 25°C unless otherwise specified) (Continued) NATL SEMICOND (LINEAR) ## **Simplified Schematic** TL/H/9153-3 The LM6364 has been compensated for gains of 5 or greater (over specified ranges of temperature, power supply voltage, and load). Since this compensation involved adding emitter-degeneration resistors in the op amp's input stage, the open-loop gain was reduced as the stability increased. Gain error due to reduced AVOL is most apparent at high gains; thus, the uncompensated LM6365 is appropriate for gains of 25 or more. If unity-gain operation is desired, the LM6361 should be used. The LM6361, LM6364, and LM6365 have the same high slew rate (typically 300 V/µs), regardless of their compensation. The LM6364 is unusually tolerant of capacitive loads. Most op amps tend to oscillate when their load capacitance is greater than about 200 pF (in low-gain circuits). However, load capacitance on the LM6364 effectively increases its compensation capacitance, thus slowing the op amp's response and reducing its bandwidth. The compensation is not ideal, though, and ringing or oscillation may occur in low-gain circuits with large capacitive loads. To overcompensate the LM6364 for operation at gains less than 5, a series resistor-capacitor network should be added between the input pins (as shown in the Typical Applications, Noise Gain Compensation) so that the high-frequency noise gain rises to at least 5. Power supply bypassing will improve the stability and transient response of the LM6364, and is recommended for every design. 0.01 µF to 0.1 µF ceramic capacitors should be used (from each supply "rail" to ground); if the device is far away from its power supply source, an additional 2.2 µF to 10 µF (tantalum) may be required for extra noise reduction. Keep all leads short to reduce stray capacitance and lead inductance, and make sure ground paths are low-impedance, especially where heavier currents will be flowing. Stray capacitance in the circuit layout can cause signal coupling between adjacent nodes, so that circuit gain unintentionally varies with frequency. Breadboarded circuits will work best if they are built using generic PC boards with a good ground plane. If the op amps are used with sockets, as opposed to being soldered into the circuit, the additional input capacitance may degrade circuit performance. ### Typical Applications ### Offset Voltage Adjustment TL/H/9153-10 #### Video-Bandwidth Amplifier TL/H/9153-12 #### Noise-Gain Compensation for Gains ≤5 TL/H/9153-11 $R_XC_X \ge (2\pi \cdot 25 \text{ MHz})^{-1}$ $5 R_X = R_1 + R_F(1 + R_1/R_2)$