- Single- or Dual-Supply Operation - Wide Range of Supply Voltages 2 V to 18 V - Very Low Supply Current Drain 0.3 mA Typ - Fast Response Time . . . 200 ns Typ for TTL-Level Input Step - **Built-In ESD Protection** - High Input Impedance . . . $10^{12} \Omega$ Typ - Extremely Low Input Bias Current 5 pA Typ - **Ultrastable Low Input Offset Voltage** - Input Offset Voltage Change at Worst-Case Input Conditions Typically 0.23 µV/Month, Including the First 30 Days - **Common-Mode Input Voltage Range Includes Ground** - Outputs Compatible With TTL, MOS, and **CMOS** - Pin-Compatible With LM339 # description These quadruple differential comparators are fabricated using LinCMOS™ technology and consist of four independent voltage comparators designed to operate from a single power supply. Operation from dual supplies is also possible if the difference between the two supplies is 2 V to 18 V. Each device features extremely high input impedance (typically greater than $10^{12} \Omega$ ), allowing direct interfacing with high-impedance sources. The outputs are n-channel open-drain configurations and can be connected to achieve positive-logic wired-AND relationships. NC - No internal connection # symbol (each comparator) The TLC374 has internal electrostatic discharge (ESD) protection circuits and has been classified with a 1000-V ESD rating using human body model testing. However, care should be exercised in handling this device as exposure to ESD may result in degradation of the device parametric performance. The TLC374C is characterized for operation from 0°C to 70°C. The TLC374I is characterized for operation from -40° to 85°C. The TLC374M is characterized for operation over full military temperature range of −55°C to 125°C. The TLC374Q is characterized for operation from −40°C to 125°C. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. LinCMOS is a trademark of Texas Instruments Incorporated. # TLC374, TLC374Q, TLC374Y LinCMOS™ QUADRUPLE DIFFERENTIAL COMPARATORS SLCS118C - NOVEMBER 1983 - REVISED MARCH 1999 ## **AVAILABLE OPTIONS** | | V may | | PACI | AGED DEVICES | | | CHIP | |----------------|--------------------------------|----------------------|----------------------|--------------------|--------------------|---------------|-------------| | TA | V <sub>IO</sub> max<br>AT 25°C | SMALL OUTLINE<br>(D) | CHIP CARRIER<br>(FK) | CERAMIC DIP<br>(J) | PLASTIC DIP<br>(N) | TSSOP<br>(PW) | FORM<br>(Y) | | 0°C to 70°C | 5 mV | TLC374CD | _ | _ | TLC374CN | TLC374CPW | TLC374Y | | -40°C to 85°C | 5 mV | TLC374ID | _ | _ | TLC374IN | _ | _ | | -55°C to 125°C | 5 mV | TLC374MD | TLC374MFK | TLC374MJ | TLC374MN | _ | _ | | -40°C to 125°C | 5 mV | TLC374QD | _ | _ | TLC374QN | _ | _ | The D packages are available taped and reeled. Add R suffix to device type (e.g., TLC374CDR). # equivalent schematic (each comparator) # **TLC374Y** chip information This chip, when properly assembled, displays characteristics similar to the TLC374C. Thermal compression or ultrasonic bonding may be used on the doped-aluminum bonding pads. Chips may be mounted with conductive epoxy or a gold-silicon preform. # **TLC374, TLC374Q, TLC374Y** LinCMOS™ QUADRUPLE DIFFERENTIAL COMPARATORS SLCS118C - NOVEMBER 1983 - REVISED MARCH 1999 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, V <sub>DD</sub> (see Note 1) | | |-----------------------------------------------------------------------------|------------------------------| | Differential input voltage, V <sub>ID</sub> (see Note 2) | ±18 V | | Input voltage, V <sub>I</sub> | | | Input voltage range, V <sub>1</sub> | 0.3 V to 18 V | | Output voltage, V <sub>O</sub> | | | Input current, I <sub>1</sub> | ±5 mA | | Output current, I <sub>O</sub> | 20 mA | | Duration of output short circuit to ground (see Note 3) | | | Continuous total power dissipation | See Dissipation Rating Table | | Operating free-air temperature range, T <sub>A</sub> : TLC374C | 0°C to 70°C | | TLC374I | –40°C to 85°C | | TLC374M | –55°C to 125°C | | TLC374Q | | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | | Case temperature range for 60 seconds: FK package | | | Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: D, N, or PW p | ackage 260°C | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: J package . | 300°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltage values except differential voltages are with respect to network ground. - 2. Differential voltages are at IN+ with respect to IN -. - 3. Short circuits from outputs to VDD can cause excessive heating and eventual device destruction. #### **DISSIPATION RATING TABLE** | PACKAGE | $T_{\mbox{\scriptsize A}} \le 25^{\circ}\mbox{\scriptsize C}$ POWER RATING | DERATING<br>FACTOR | DERATE<br>ABOVE T <sub>A</sub> | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING | |---------|----------------------------------------------------------------------------|--------------------|--------------------------------|---------------------------------------|---------------------------------------|----------------------------------------| | D | 500 mW | 7.6 mW/°C | 84°C | 500 mW | 494 mW | 190 mW | | FK | 500 mW | 11.0 mW/°C | 104°C | 500 mW | 500 mW | 269 mW | | J | 500 mW | 11.0 mW/°C | 104°C | 500 mW | 500 mW | 269 mW | | N | 500 mW | 9.2 mW/°C | 95°C | 500 mW | 500 mW | 224 mW | | PW | 700 mW | 5.6 mW/°C | _ | 448 mW | _ | _ | # recommended operating conditions | | | | TLC374C TLC374I | | TLC | 74M | TLC3 | UNIT | | | |--------------------------------------------|------------------------|-----|-----------------|-----|-----|-----|------|------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | Supply voltage, V <sub>DD</sub> | | 3 | 16 | 3 | 16 | 4 | 16 | 3 | 16 | ٧ | | Common-mode input voltage, V <sub>IC</sub> | V <sub>DD</sub> = 5 V | 0 | 3.5 | 0 | 3.5 | 0 | 3.5 | 0 | 3.5 | V | | Common-mode input voltage, VIC | V <sub>DD</sub> = 10 V | 0 | 8.5 | 0 | 8.5 | 0 | 8.5 | 0 | 8.5 | V | | Operating free-air temperature, TA | | 0 | 70 | -40 | 85 | -55 | 125 | -40 | 125 | °C | # electrical characteristics at specified free-air temperature, $V_{DD} = 5 \text{ V}$ | PARAMETER | | TEST CONDITIONS | | T <sub>A</sub> † | TLC | 374C | | TLC | C374I | | TLC | 374M | | UNIT | |-----------|-----------------------------------------------------|-----------------------------------------|-------------------------|------------------|------------------------------|------|-----|------------------------------|-------|-----|------------------------------|------|-----|------| | | PARAMETER | I EST CON | 1E31 CONDITIONS | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | V | Input offeet voltege | Via Viammin | See Note 4 | 25°C | | 1 | 5 | | 1 | 5 | | 1 | 5 | mV | | VIO | Input offset voltage | V <sub>IC</sub> = V <sub>ICR</sub> min, | See Note 4 | Full range | | | 6.5 | | | 7 | | | 10 | 1110 | | lio. | Input offset current | | | 25°C | | 1 | | | 1 | | | 1 | | pА | | lio | input onset current | | | MAX | | | 0.3 | | | 1 | | | 10 | nA | | lup | Input bias current | | | 25°C | | 5 | | | 5 | | | 5 | | pА | | IB | при ваз ситеп | | | MAX | | | 0.6 | | | 2 | | | 20 | nA | | Vion | Common-mode input | | | 25°C | 0 to<br>V <sub>DD</sub> -1 | | | 0 to<br>V <sub>DD</sub> -1 | | | 0 to<br>V <sub>DD</sub> -1 | | | v | | VICR | VICR voltage range | | | Full range | 0 to<br>V <sub>DD</sub> -1.5 | | | 0 to<br>V <sub>DD</sub> -1.5 | | | 0 to<br>V <sub>DD</sub> -1.5 | | | | | lau | High-level output current | V:= - 1 V | V <sub>OH</sub> = 5 V | 25°C | | 0.1 | | | 0.1 | | | 0.1 | | nA | | ЮН | riigii-level output current | V <sub>ID</sub> = 1 V | V <sub>OH</sub> = 15 V | Full range | | | 1 | | | 1 | | | 1 | μΑ | | Val | Low-level output voltage | V:= - 1 V | IOI = 4 mA | 25°C | | 150 | 400 | | 150 | 400 | | 150 | 400 | mV | | VOL | OL Low-level output voltage V <sub>ID</sub> = -1 V, | | IOL = 4 IIIA | Full range | | | 700 | | | 700 | | | 700 | "" | | loL | Low-level output current | $V_{ID} = -1 V$ , | V <sub>OL</sub> = 1.5 V | 25°C | 6 | 16 | | 6 | 16 | | 6 | 16 | | mA | | Inn | Supply current | Vip = 1 V | No load | 25°C | | 300 | 600 | | 300 | 600 | | 300 | 600 | μА | | lDD | (four comparators) | $V_{ID} = 1 V$ | NO IOAU | Full range | | | 800 | | | 800 | | | 800 | μΑ | <sup>†</sup> All characteristics are measured with zero common-mode input voltage unless otherwise noted. Full range is 0°C to 70°C for TLC374C, -40°C to 85°C for TLC374I, and -55°C to 125°C for the TLC374M, and -40°C to 125°C for TLC374Q. MAX is 70°C for TLC374C, 85°C TLC374I, and 125°C for the TLC374M, and 125°C for TLC374Q. IMPORTANT: See Parameter Measurement Information. NOTE 4: The offset voltage limits given are the maximum values required to drive the output above 4 V or below 400 mV with a 10-kΩ resistor between the output and V<sub>DD</sub>. They can be verified by applying the limit value to the input and checking for the appropriate output state. # switching characteristics, $V_{DD} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ | PARAMETER | TEST C | TLC37<br>TLC374 | UNIT | | | | |---------------|-------------------------------------------------|---------------------------------------|------|-----|--|----| | | | MIN | TYP | MAX | | | | Decrease time | R <sub>L</sub> connected to 5 V through 5.1 kΩ, | 100-mV input step with 5-mV overdrive | | 650 | | no | | Response time | $C_L = 15 \text{ pF}^{\ddagger}$ , See Note 5 | TTL-level input step | | 200 | | ns | <sup>‡</sup>C<sub>L</sub> includes probe and jig capacitance. NOTE 5: The response time specified is the interval between the input step function and the instant when the output crosses 1.4 V. LinCMOS™ QUADRUPLE DIFFERENTIAL COMPARATORS # TLC374, TLC374Q, TLC374Y LinCMOS™ QUADRUPLE DIFFERENTIAL COMPARATORS SLCS118C - NOVEMBER 1983 - REVISED MARCH 1999 # electrical characteristics at specified free-air temperature, $V_{DD}$ = 5 V, $T_A$ = 25°C (unless otherwise noted) | PARAMETER | | TEST COA | TLC | | UNIT | | | |-----------------|-----------------------------------|------------------------|---------------------------|-------------------------|------|-----|------| | | PARAMETER | | TEST CONDITIONS | | | MAX | UNIT | | VIO | Input offset voltage | $V_{IC} = V_{ICR}min$ | See Note 4 | | 1 | 5 | mV | | ΙO | Input offset current | | | | 1 | | pА | | I <sub>IB</sub> | Input bias current | | | | 5 | | pА | | VICR | Common-mode input voltage range | | | 0 to V <sub>DD</sub> -1 | | | ٧ | | ЮН | High-level output current | V <sub>ID</sub> = 1 V, | V <sub>OH</sub> = 5 V | | 0.1 | | nA | | VOL | Low-level output voltage | $V_{ID} = -1 V$ , | $I_{OL} = 4 \text{ mA}$ | | 150 | 400 | mV | | loL | Low-level output current | $V_{ID} = -1 V$ , | $V_{OL} = 1.5 \text{ mV}$ | 6 | 16 | | mA | | IDD | Supply current (four comparators) | V <sub>ID</sub> =1 V, | No load | | 300 | 600 | μΑ | NOTE 4: The offset voltage limits given are the maximum values required to drive the output above 4 V or below 400 mV with a 10-kΩ resistor between the output and V<sub>DD</sub>. They can be verified by applying the limit value to the input and checking for the appropriate output state. # switching characteristics, $V_{DD} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ | PARAMETER | TEST C | ONDITIONS | Т | LC374Y | | UNIT | |---------------|----------------------------------------------------------|---------------------------------------|-----|--------|------|------| | PARAMETER | lesi co | MIN | TYP | MAX | UNII | | | Decrease time | R <sub>L</sub> connected to 5 V through 5.1 k $\Omega$ , | 100-mV input step with 5-mV overdrive | | 650 | | 20 | | Response time | $C_L = 15 \text{ pF}^{\dagger}$ , See Note 5 | TTL-level input step | | 200 | | ns | <sup>†</sup>C<sub>L</sub> includes probe and jig capacitance. NOTE 4: The response time specified is the interval between the input step function and the instant when the output crosses 1.4 V. #### PARAMETER MEASUREMENT INFORMATION The digital output stage of the TLC374 can be damaged if it is held in the linear region of the transfer curve. Conventional operational amplifier/comparator testing incorporates the use of a servo loop that is designed to force the device output to a level within this linear region. Since the servo-loop method of testing cannot be used, the following alternative for measuring parameters such as input offset voltage, common-mode rejection, etc., are offered. To verify that the input offset voltage falls within the limits specified, the limit value is applied to the input as shown in Figure 1(a). With the noninverting input positive with respect to the inverting input, the output should be high. With the input polarity reversed, the output should be low. A similar test can be made to verify the input offset voltage at the common-mode extremes. The supply voltages can be slewed as shown in Figure 1(b) for the $V_{ICR}$ test, rather than changing the input voltages, to provide greater accuracy. A close approximation of the input offset voltage can be obtained by using a binary search method to vary the differential input voltage while monitoring the output state. When the applied input voltage differential is equal, but opposite in polarity to the input offset voltage, the output changes state. Figure 1. Method for Verifying That Input Offset Voltage is Within Specified Limits #### PARAMETER MEASUREMENT INFORMATION Figure 2 illustrates a practical circuit for direct dc measurement of input offset voltage that does not bias the comparator into the linear region. The circuit consists of a switching-mode servo loop in which U1a generates a triangular waveform of approximately 20-mV amplitude. U1b acts as a buffer with C2 and R4 removing any residual dc offset. The signal is then applied to the inverting input of the comparator under test, while the noninverting input is driven by the output of the integrator formed by U1c through the voltage divider formed by R9 and R10. The loop reaches a stable operating point when the output of the comparator under test has a duty cycle of exactly 50%, which can only occur when the incoming triangle wave is sliced symmetrically or when the voltage at the noninverting input exactly equals the input offset voltage. Voltage divider R9 and R10 provide a step up of the input offset voltage by a factor of 100 to make measurement easier. The values of R5, R8, R9, and R10 can significantly influence the accuracy of the reading; therefore, it is suggested that their tolerance level be 1% or lower. Measuring the extremely low values of input current requires isolation from all other sources of leakage current and compensation for the leakage of the test socket and board. With a good picoammeter, the socket and board leakage can be measured with no device in the socket. Subsequently, this open-socket leakage value can be subtracted from the measurement obtained with a device in the socket to obtain the actual input current of the device. Figure 2. Test Circuit for Input Offset Voltage Measurement #### PARAMETER MEASUREMENT INFORMATION Response time is defined as the interval between the application of an input step function and the instant when the output reaches 50% of its maximum value. Response time, low-to-high-level output, is measured from the trailing edge of the input pulse. Response-time measurement at low input signal levels can be greatly affected by the input offset voltage. The offset voltage should be balanced by the adjustment at the inverting input (as shown in Figure 3) so that the circuit is just at the transition point. Then a low signal, for example, 105-mV or 5-mV overdrive, causes the output to change state. VOLTAGE WAVEFORMS NOTE A: CL includes probe and jig capacitance Figure 3. Response, Rise, and Fall Times Test Circuit and Voltage Waveforms #### PRINCIPLES OF OPERATION ## LinCMOS process LinCMOS process is a linear polysilicon-gate complimentary-MOS process. Primarily designed for single-supply applications, LinCMOS products facilitate the design of a wide range of high-performance analog functions from operational amplifiers to complex mixed-mode converters. While digital designers are experienced with CMOS, MOS technologies are relatively new for analog designers. This short guide is intended to answer the most frequently asked questions related to the quality and reliability of LinCMOS products. Further questions should be directed to the nearest TI field sales office. #### electrostatic discharge CMOS circuits are prone to gate oxide breakdown when exposed to high voltages even if the exposure is only for very short periods of time. Electrostatic discharge (ESD) is one of the most common causes of damage to CMOS devices. It can occur when a device is handled without proper consideration for environmental electrostatic charges, e.g. during board assembly. If a circuit in which one amplifier from a dual operational amplifier is being used and the unused pins are left open, high voltages tends to develop. If there is no provision for ESD protection, these voltages may eventually punch through the gate oxide and cause the device to fail. To prevent voltage buildup, each pin is protected by internal circuitry. Standard ESD-protection circuits safely shunt the ESD current by providing a mechanism whereby one or more transistors break down at voltages higher than normal operating voltages but lower than the breakdown voltage of the input gate. This type of protection scheme is limited by leakage currents which flow through the shunting transistors during normal operation after an ESD voltage has occurred. Although these currents are small, on the order of tens of nanoamps, CMOS amplifiers are often specified to draw input currents as low as tens of picoamps. To overcome this limitation, TI design engineers developed the patented ESD-protection circuit shown in Figure 4. This circuit can withstand several successive 1-kV ESD pulses, while reducing or eliminating leakage currents that may be drawn through the input pins. A more detailed discussion of the operation of TI's ESD-protection circuit is presented on the next page. All input an output pins of LinCMOS and Advanced LinCMOS products have associated ESD-protection circuitry that undergoes qualification testing to withstand 1000 V discharged from a 100-pF capacitor through a 1500- $\Omega$ resistor (human body model) and 200 V from a 100-pF capacitor with no current-limiting resistor (charged device model). These tests simulate both operator and machine handling of devices during normal test and assembly operations. Figure 4. LinCMOS ESD-Protection Schematic #### PRINCIPLES OF OPERATION # Input protection circuit operation Texas Instruments patented protection circuitry allows for both positive- and negative-going ESD transients. These transients are characterized by extremely fast rise times and usually low energies, and can occur both when the device has all pins open and when it is installed in a circuit. ## positive ESD transients Initial positive charged energy is shunted through Q1 to $V_{SS}$ . Q1 turns on when the voltage at the input rises above the voltage on $V_{DD}$ by a value equal to the $V_{EB}$ of Q1. The base current increases through R2 with input current as Q1 saturates. The base current through R2 as Q1 saturates forces the voltage at the drain and gate of Q2 to exceed its threshold level ( $V_T \sim$ 22 to 26 V) and turn on Q2. The shunted input current through Q1 to $V_{SS}$ is now shunted through the n-channel enhancement-type MOSFET Q2 to $V_{SS}$ . If the voltage on the input pin continues to rise, the breakdown voltage of d3 is exceeded and all remaining energy is dissipated in R1 and D3. The breakdown voltage of D3 is designed to be 24 V to 27 V, which is well below the gate oxide voltage of the circuit to be protected. ## negative ESD transients The negative charged ESD transients are shunted directly through D1. Additional energy is dissipated in R1 and D2 as D2 becomes forward-biased. The voltage seen by the protected circuit is -0.3 V to -1 V (the forward voltage of D1 and D2). # circuit-design considerations LinCMOS products are being used in actual circuits environments that have input voltages that exceed the recommended common-mode input voltage range and activate the input protection circuit. Even under normal operation, these conditions occur during circuit power up or power down, and in many cases, when the device is being used for a signal conditioning function. The input voltages can exceed $V_{ICR}$ and not damage the device only if the inputs are current limited. The recommended current limit shown on most product data sheets is $\pm 5$ mA. Figures 5 and 6 show typical characteristics for input voltage vs input current. Normal operation and correct output state can be expected even when the input voltage exceeds the positive supply voltage. The input current should be externally limited even through internal positive current limiting is achieved in the input protection circuit by the action of Q1. When Q1 is on, it saturates and limits the current to approximately 5-mA collector current by design. When saturated, Q1 base current increases with input current. This current is forced into the $V_{DD}$ pin and into the device $I_{DD}$ or the $I_{DD}$ supply through R2 producing the current limiting effects shown in Figure 5. This internal limiting lasts only as long as the input voltage is below the $I_{DD}$ or $I_{DD}$ and $I_{DD}$ is a long as the input voltage is below the $I_{DD}$ or $I_{DD}$ and $I_{DD}$ is a long as the input voltage is below the $I_{DD}$ or $I_{DD}$ and $I_{DD}$ is a long as the input voltage is below the $I_{DD}$ or $I_{DD}$ and $I_{DD}$ is a long as the input voltage is below the $I_{DD}$ or $I_{DD}$ and $I_{DD}$ is a long as the input voltage is below the $I_{DD}$ or $I_{DD}$ is a long as the input voltage is below the $I_{DD}$ or $I_{DD}$ is a long as the input voltage is below the $I_{DD}$ is a long as the input voltage is below the $I_{DD}$ is a long as the input voltage is below the $I_{DD}$ is a long as the input voltage is below the $I_{DD}$ is a long as the input voltage is below the $I_{DD}$ is a long as the input voltage is below the $I_{DD}$ is a long as the input voltage is below the $I_{DD}$ is a long as the input voltage is below the $I_{DD}$ is a long as the input voltage is below the $I_{DD}$ is a long as the input voltage is below the $I_{DD}$ is a long as the input voltage When the input voltage exceeds the negative supply voltage, normal operation is affected and output voltage states may not be correct. Also, the isolation between channels of multiple devices (duals and quads) can be severely affected. External current limiting must be used since this current is directly shunted by D1 and D2, and no internal limiting is achieved. If normal output voltage states are required, an external input voltage clamp is required (see Figure 7). #### PRINCIPLES OF OPERATION † The dashed line identifies an area of operation where some degradation of parametric performance may be experienced. Figure 5 Figure 6 **Positive Voltage Input Current Limit:** $$R_{I} = \frac{+V_{I} - V_{DD} - 0.3 \text{ V}}{5 \text{ mA}}$$ **Negative Voltage Input Current Limit:** $$R_{I} = \frac{-V_{I} - V_{DD} - (0.3 \text{ V})}{5 \text{ mA}}$$ NOTE A: If the correct output state is required when the negative input exceeds V<sub>SS</sub>, a Schotty clamp is required. Figure 7. Typical Input Current-Limiting Configuration for a LinCMOS Comparator #### **MECHANICAL INFORMATION** # D (R-PDSO-G\*\*) # PLASTIC SMALL-OUTLINE PACKAGE #### 14 PIN SHOWN - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-012 #### **MECHANICAL INFORMATION** # FK (S-CQCC-N\*\*) #### 28 TERMINAL SHOWN #### LEADLESS CERAMIC CHIP CARRIER - This drawing is subject to change without notice. - This package can be hermetically sealed with a metal lid. - D. The terminals are gold plated. - E. Falls within JEDEC MS-004 #### **MECHANICAL INFORMATION** # J (R-GDIP-T\*\*) 14 PIN SHOWN ## **CERAMIC DUAL-IN-LINE PACKAGE** | PINS ** | 14 | 16 | 18 | 20 | |---------|------------------|------------------|---------|------------------| | A MAX | 0.310 | 0.310 | 0.310 | 0.310 | | | (7,87) | (7,87) | (7,87) | (7,87) | | A MIN | 0.290 | 0.290 | 0.290 | 0.290 | | | (7,37) | (7,37) | (7,37) | (7,37) | | в мах | 0.785 | 0.785 | 0.910 | 0.975 | | | (19,94) | (19,94) | (23,10) | (24,77) | | B MIN | 0.755<br>(19,18) | 0.755<br>(19,18) | | 0.930<br>(23,62) | | C MAX | 0.280 | 0.300 | 0.300 | 0.300 | | | (7,11) | (7,62) | (7,62) | (7,62) | | C MIN | 0.245 | 0.245 | 0.245 | 0.245 | | | (6,22) | (6,22) | (6,22) | (6,22) | - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL-STD-1835 GDIP1-T14, GDIP1-T16, GDIP1-T18, and GDIP1-T20 #### **MECHANICAL INFORMATION** # N (R-PDIP-T\*\*) # 16 PIN SHOWN #### PLASTIC DUAL-IN-LINE PACKAGE - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 (20 pin package is shorter then MS-001.) ## **MECHANICAL INFORMATION** # PW (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE PACKAGE ## 14 PIN SHOWN NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153