256k SRAM (32-kword $\times$ 8-bit) # **HITACHI** ADE-203-135F (Z) Rev. 6.0 Nov. 13, 1997 #### **Description** The Hitachi HM62256B Series is a CMOS static RAM organized 32,768-word $\times$ 8-bit. It realizes higher performance and low power consumption by employing 0.8 $\mu$ m Hi-CMOS process technology. The device, packaged in 8 $\times$ 14 mm TSOP, 8 $\times$ 13.4 mm TSOP with thickness of 1.2 mm, 450 mil SOP (foot print pitch width), 600 mil plastic DIP, or 300 mil plastic DIP, is available for high density mounting. It offers low power standby power dissipation; therefore, it is suitable for battery backup systems. #### **Features** - Single 5.0 V supply: 5.0 V ± 10% Access time: 55 ns/70 ns/85 ns (max) - Power dissipation: - Active: 25 mW (typ) (f = 1 MHz) - Standby: 1.0 μW (typ) - Completely static memory - No clock or timing strobe required - Equal access and cycle times - Common data input and output - Three state output - Directly TTL compatible all inputs and outputs - Battery backup operation ### **Ordering Information** | Type No. | Access time | Package | |------------------|-------------|---------------------------------------| | HM62256BLP-7 | 70 ns | 600-mil 28-pin plastic DIP (DP-28) | | HM62256BLP-7SL | 70 ns | | | HM62256BLSP-7 | 70 ns | 300-mil 28-pin plastic DIP (DP-28NA) | | HM62256BLSP-7SL | 70 ns | | | HM62256BLFP-7T | 70 ns | 450-mil 28-pin plastic SOP (FP-28DA) | | HM62256BLFP-5SLT | 55 ns | | | HM62256BLFP-7SLT | 70 ns | | | HM62256BLFP-7ULT | 70 ns | | | HM62256BLT-8 | 85 ns | 8 mm × 14 mm 32-pin TSOP (TFP-32DA) | | HM62256BLT-7SL | 70 ns | | | HM62256BLTM-8 | 85 ns | 8 mm × 13.4 mm 28-pin TSOP (TFP-28DA) | | HM62256BLTM-5SL | 55 ns | | | HM62256BLTM-7SL | 70 ns | | | HM62256BLTM-7UL | 70 ns | | ### Pin Arrangement #### Pin Arrangement (cont.) ## **Pin Description** | A0 to A14 Address in | | |---------------------------|--------| | | | | I/O0 to I/O7 Data input/ | output | | CS Chip select | | | Write enab | le | | OE Output ena | ble | | V <sub>cc</sub> Power sup | oly | | V <sub>ss</sub> Ground | | | NC No connec | tion | ### **Block Diagram** ### **Operation Table** | WE | CS | ŌĒ | Mode | V <sub>cc</sub> current | I/O pin | Ref. cycle | |----|----|----|----------------|-------------------------|---------|----------------------| | × | Н | × | Standby | $I_{SB}, I_{SB1}$ | High-Z | _ | | Н | L | Н | Output disable | I <sub>cc</sub> | High-Z | _ | | Н | L | L | Read | I <sub>cc</sub> | Dout | Read cycle (1)to (3) | | L | L | Н | Write | I <sub>cc</sub> | Din | Write cycle (1) | | L | L | L | Write | I <sub>cc</sub> | Din | Write cycle (2) | Note: x: H or L #### **Absolute Maximum Ratings** | Parameter | Symbol | Value | Unit | |---------------------------------------------------------|-----------------|----------------------------------|------| | Power supply voltage relative to V <sub>ss</sub> | V <sub>cc</sub> | -0.5 to +7.0 | V | | Terminal voltage on any pin relative to V <sub>ss</sub> | V <sub>T</sub> | -0.5*1 to V <sub>cc</sub> +0.3*2 | V | | Power dissipation | P <sub>T</sub> | 1.0 | W | | Operating temperature range | Topr | 0 to +70 | °C | | Storage temperature range | Tstg | -55 to +125 | °C | | Storage temperature range under bias | Tbias | -10 to +85 | °C | Notes: 1. $V_{\tau}$ min: -3.0 V for pulse half-width $\leq$ 50 ns 2. Maximum voltage is 7.0 V ### **DC Operating Conditions** (Ta = 0 to $+70^{\circ}$ C) | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |--------------------|-----------------|--------------------|-----|-----------------------|------|-------| | Supply voltage | V <sub>cc</sub> | 4.5 | 5.0 | 5.5 | V | | | | V <sub>ss</sub> | 0 | 0 | 0 | V | | | Input high voltage | V <sub>IH</sub> | 2.2 | _ | V <sub>cc</sub> + 0.3 | ٧ | | | Input low voltage | V <sub>IL</sub> | -0.5* <sup>1</sup> | _ | 0.8 | ٧ | | Note: 1. $V_{IL}$ min: -3.0 V for pulse half-width $\leq 50$ ns ## DC Characteristics (Ta = 0 to +70°C, $V_{CC}$ = 5 V $\pm$ 10%, $V_{SS}$ = 0 V) | Paramete | r | Symbol | Min | Typ* <sup>1</sup> | Max | Unit | Test conditions | |---------------------------|---------------------|------------------|-----|-------------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Input leakage current | | I <sub>LI</sub> | _ | _ | 1 | μΑ | Vin = V <sub>SS</sub> to V <sub>CC</sub> | | Output leakage current | | I <sub>LO</sub> | _ | _ | 1 | μΑ | $\overline{\text{CS}} = \text{V}_{\text{IH}} \text{ or } \overline{\text{OE}} = \text{V}_{\text{IH}} \text{ or } \overline{\text{WE}} = \text{V}_{\text{IL}},$ $\text{V}_{\text{I/O}} = \text{V}_{\text{SS}} \text{ to V}_{\text{CC}}$ | | Operating | current | I <sub>cc</sub> | _ | 6 | 15 | mA | $\overline{\text{CS}} = \text{V}_{\text{IL}}$ , Others = $\text{V}_{\text{IH}}/\text{V}_{\text{IL}}$ , $\text{I}_{\text{I/O}} = 0 \text{ mA}$ | | Average operating current | HM62256B-5 | I <sub>cc1</sub> | _ | <u>—</u> | 60 | mA | $\frac{\text{Min cycle, duty} = 100\%, I_{ _{I/O}} = 0 \text{ mA},}{\text{CS} = V_{ _{L}}, \text{Others} = V_{ _{H}}/V_{ _{L}}}$ | | | HM62256B-7 | I <sub>CC1</sub> | _ | 33 | 60 | mA | _ | | | HM62256B-8 | I <sub>CC1</sub> | _ | 29 | 50 | mA | _ | | | | I <sub>CC2</sub> | _ | 5 | 15 | mA | | | Standby c | urrent | I <sub>SB</sub> | _ | 0.3 | 2 | mA | CS = V <sub>IH</sub> | | | | I <sub>SB1</sub> | _ | 0.2 | 100 | μΑ | Vin ≥ 0 V, <del>CS</del> ≥ V <sub>cc</sub> – 0.2 V | | | | I <sub>SB1</sub> | _ | 0.2*2 | 50*2 | μΑ | | | | | I <sub>SB1</sub> | _ | 0.2*3 | 10*³ | μΑ | _ | | Output low voltage | | V <sub>oL</sub> | | _ | 0.4 | ٧ | I <sub>oL</sub> = 2.1 mA | | Output hig | Output high voltage | | 2.4 | | | ٧ | $I_{OH} = -1.0 \text{ mA}$ | Notes: 1. Typical values are at $V_{cc} = 5.0 \text{ V}$ , $Ta = +25^{\circ}\text{C}$ and not guaranteed. - 2. This characteristic is guaranteed only for L-SL version. - 3. This characteristic is guaranteed only for L-UL version. #### Capacitance (Ta = 25°C, f = 1.0 MHz) | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions | |----------------------------|------------------|-----|-----|-----|------|-----------------| | Input capacitance*1 | Cin | _ | _ | 8 | pF | Vin = 0 V | | Input/output capacitance*1 | C <sub>I/O</sub> | _ | _ | 10 | pF | $V_{I/O} = 0 V$ | Note: 1. This parameter is sampled and not 100% tested. ## AC Characteristics (Ta = 0 to +70°C, $V_{CC}$ = 5.0 V ± 10%) #### **Test Conditions** • Input pulse levels: 0.8 V to 2.4 V • Input rise and fall time: 5 ns • Input and output timing reference levels: 1.5 V • Output load: 1 TTL Gate + C<sub>L</sub> (50 pF) (HM62256B-5) $1 \text{ TTL Gate} + C_L (100 \text{ pF}) (HM62256B-7/8)$ (Including scope & jig) #### **Read Cycle** | | | HM62 | 2256B | | | | | | | |------------------------------------|------------------|------|-------|-----|-----|-----|-----|------|-------| | | | -5 | | -7 | | -8 | | | | | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Unit | Notes | | Read cycle time | t <sub>RC</sub> | 55 | _ | 70 | _ | 85 | _ | ns | | | Address access time | t <sub>AA</sub> | _ | 55 | _ | 70 | _ | 85 | ns | | | Chip select to access time | t <sub>ACS</sub> | _ | 55 | _ | 70 | _ | 85 | ns | | | Output enable to output valid | t <sub>oe</sub> | _ | 35 | _ | 40 | _ | 45 | ns | | | Chip select to output in low-Z | t <sub>cLZ</sub> | 5 | _ | 10 | _ | 10 | _ | ns | 2 | | Output enable to output in low-Z | t <sub>oLZ</sub> | 5 | _ | 5 | _ | 5 | _ | ns | 2 | | Chip deselect to output in high-Z | t <sub>cHZ</sub> | 0 | 20 | 0 | 25 | 0 | 30 | ns | 1, 2 | | Output disable to output in high-Z | t <sub>onz</sub> | 0 | 20 | 0 | 25 | 0 | 30 | ns | 1, 2 | | Output hold from address change | t <sub>oн</sub> | 5 | | 5 | _ | 5 | | ns | | #### Write Cycle #### HM62256B | | | -5 | | -7 | | -8 | | _ | | |------------------------------------|------------------|-----|-----|-----|-----|-----|-----|------|---------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Unit | Notes | | Write cycle time | t <sub>wc</sub> | 55 | _ | 70 | _ | 85 | _ | ns | | | Chip selection to end of write | t <sub>cw</sub> | 40 | _ | 60 | _ | 75 | _ | ns | 5 | | Address setup time | t <sub>AS</sub> | 0 | _ | 0 | _ | 0 | _ | ns | 6 | | Address valid to end of write | t <sub>AW</sub> | 40 | _ | 60 | _ | 75 | | ns | | | Write pulse width | t <sub>wP</sub> | 35 | _ | 50 | _ | 55 | _ | ns | 4, 13 | | Write recovery time | t <sub>wr</sub> | 0 | _ | 0 | _ | 0 | | ns | 7 | | Write to output in high-Z | t <sub>wHZ</sub> | 0 | 20 | 0 | 25 | 0 | 30 | ns | 1, 2, 8 | | Data to write time overlap | t <sub>DW</sub> | 25 | _ | 30 | _ | 35 | | ns | | | Data hold from write time | t <sub>DH</sub> | 0 | _ | 0 | _ | 0 | | ns | | | Output active from end of write | t <sub>ow</sub> | 5 | _ | 5 | _ | 5 | | ns | 2 | | Output disable to output in High-Z | t <sub>oHZ</sub> | 0 | 20 | 0 | 25 | 0 | 30 | ns | 1, 2, 8 | Notes: 1. $t_{\text{CHZ}}$ , $t_{\text{OHZ}}$ and $t_{\text{WHZ}}$ are defined as the time at which the outputs achieve the open circuit conditions and are not referred to output voltage levels. - 2. This parameter is sampled and not 100% tested. - 3. Address must be valid prior to or simultaneously with $\overline{\text{CS}}$ going low. - 4. A write occurs during the overlap of a low $\overline{CS}$ and a low $\overline{WE}$ . A write begins at the latest transition of $\overline{CS}$ going low or $\overline{WE}$ going low. A write ends at the earliest transition of $\overline{CS}$ going high or $\overline{WE}$ going high. $t_{WP}$ is measured from the beginning of write to the end of write. - 5. $t_{cw}$ is measured from $\overline{CS}$ going low to the end of write. - 6. $t_{AS}$ is measured from the address valid to the beginning of write. - 7. $t_{WB}$ is measured from the earliest of $\overline{CS}$ or $\overline{WE}$ going high to the end of write cycle. - 8. During this period, I/O pins are in the output state; therefore, the input signals of the opposite phase to the outputs must not be applied. - 9. If $\overline{\text{CS}}$ goes low simultaneously with $\overline{\text{WE}}$ going low or after $\overline{\text{WE}}$ going low, the outputs remain in the high impedance state. - 10. Dout is the same phase of the latest written data in this write cycle. - 11. Dout is the read data of next address. - 12. If $\overline{\text{CS}}$ is low during this period, I/O pins are in the output state. Therefore, the input signals of the opposite phase to the outputs must not be applied to them. - 13. In the write cycle with $\overline{OE}$ low fixed, $t_{WP}$ must satisfy the following equation to avoid a problem of data bus contention. $t_{WP} \ge t_{DW} \min + t_{WHZ} \max$ ### **Timing Waveform** ### Read Timing Waveform (1) $(\overline{WE} = V_{IH})$ Read Timing Waveform (2) $(\overline{WE}=V_{IH},\overline{CS}=V_{IL},\overline{OE}=V_{IL})$ Read Timing Waveform (3) $(\overline{WE} = V_{IH}, \overline{OE} = V_{IL})^{*3}$ Write Timing Waveform (1) $(\overline{OE} Clock)$ ### Write Timing Waveform (2) (OE Low Fixed) **Low V**<sub>CC</sub> **Data Retention Characteristics** (Ta = 0 to $70^{\circ}$ C) | Parameter | Symbol | Min | Typ* <sup>1</sup> | Max | Unit | Test conditions*6 | |--------------------------------------|-------------------|--------------------|-------------------|------|------|---------------------------------------------------------------------------------------------------------------| | V <sub>cc</sub> for data retention | $V_{DR}$ | 2.0 | _ | 5.5 | V | $\overline{\text{CS}} \ge \text{V}_{\text{cc}} - 0.2 \text{ V},$<br>Vin $\ge 0 \text{V}$ | | Data retention current | I <sub>CCDR</sub> | _ | 0.05 | 30*2 | μА | $\frac{V_{CC}}{CS} = 3.0 \text{ V}, \text{ Vin } \ge 0\text{V}$<br>$\overline{CS} \ge V_{CC} - 0.2 \text{ V}$ | | | ICCDR | _ | 0.05 | 10*³ | μΑ | | | | ICCDR | _ | 0.05 | 3*4 | μΑ | | | Chip deselect to data retention time | t <sub>cdr</sub> | 0 | _ | _ | ns | See retention Waveform | | Operation recovery time | t <sub>R</sub> | t <sub>RC</sub> *5 | _ | _ | ms | | Notes: 1. Typical values are at $V_{cc} = 3.0 \text{ V}$ , $Ta = +25^{\circ}\text{C}$ and not guaranteed. - 2. $10 \mu A \text{ max.}$ at $Ta = 0 \text{ to } +40 ^{\circ}\text{C}$ . - 3. This characteristic is guaranteed only for L-SL version, 3 $\mu$ A max. at Ta = 0 to +40°C. - 4. This characteristic is guaranteed only for L-UL version, 0.6 $\mu$ A max. at Ta = 0 to +40°C. - 5. $t_{RC}$ = Read cycle time. - 6. $\overline{\text{CS}}$ controls address buffer, $\overline{\text{WE}}$ buffer, $\overline{\text{OE}}$ buffer, and Din buffer. If $\overline{\text{CS}}$ controls data retention mode, Vin levels (address, $\overline{\text{WE}}$ , $\overline{\text{OE}}$ , I/O) can be in the high impedance state. #### Low $V_{CC}$ Data Retention Timing Waveform ### **Package Dimensions** #### HM62256BLP Series (DP-28) ### Package Dimensions (cont.) #### HM62256BLSP Series (DP-28NA) #### Package Dimensions (cont.) #### HM62256BLFP Series (FP-28DA) #### Package Dimensions (cont.) #### HM62256BLT Series (TFP-32DA) #### Package Dimensions (cont.) #### HM62256BLTM Series (TFP-28DA) When using this document, keep the following in mind: - 1. This document may, wholly or partially, be subject to change without notice. - 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission. - 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document. - 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein. - 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd. - 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS. # **HITACHI** #### Hitachi, Ltd. Semiconductor & IC Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109 #### For further information write to: Hitachi America, Ltd. Semiconductor & IC Div. 2000 Sierra Point Parkway Brisbane, CA. 94005-1835 U S A Tel: 415-589-8300 Fax: 415-583-4207 Hitachi Europe GmbH Continental Europe Dornacher Straße 3 D-85622 Feldkirchen München Tel: 089-9 91 80-0 Fax: 089-9 29 30-00 Hitachi Europe Ltd. Electronic Components Div. Northern Europe Headquarters Whitebrook Park Lower Cookham Road Maidenhead Berkshire SL6 8YA United Kingdom Tel: 01628-585000 Fax: 01628-585160 Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 049318 Tel: 535-2100 Fax: 535-1533 Hitachi Asia (Hong Kong) Ltd. Unit 706, North Tower, World Finance Centre, Harbour City, Canton Road Tsim Sha Tsui, Kowloon Hong Kong Tel: 27359218 Fax: 27306071 Copyright @ Hitachi, Ltd., 1997. All rights reserved. Printed in Japan. #### **Revision Record** | Rev. | Date | Contents of Modification | Drawn by | Approved by | |------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------| | 0.0 | Sep. 10, 1993 | Initial Issue | Y. Saito | K. Yoshizaki | | 1.0 | Mar. 23, 1994 | DC Characteristics I <sub>cc1</sub> Typ: —/—/— mA to 33/29/26/24 mA | Y. Saito | K. Yoshizaki | | 2.0 | Oct. 31, 1994 | Deletion of HM62256BLT-7/10SL/12SL Addition of HM62256BLTM-8/7SL/8SL(TFP-28DA) AC Characteristics Addition of note 12 Low $V_{\rm CC}$ data retention characteristics $V_{\rm DR}$ max: — to 5.5 V Note 2: 20 $\mu$ A max at Ta = 0 to +40°C to 10 $\mu$ A max at Ta = 0 to +40°C Deletion of description; (only for L-version) | Y. Saito | K. Yoshizaki | | 3.0 | Jun. 19, 1995 | Change of format Deletion of HM62256BLP-8/10/12/8SL/10SL/12SL Deletion of HM62256BLSP-8/10/12/8SL/10SL/12SL Deletion of HM62256BLFP-8T/10T/12T Deletion of HM62256BLFP-8SLT/10SLT/12SLT Deletion of HM62256BLFP-8SLT/10SLT/12SLT Deletion of HM62256BLT-10/12/8SL Deletion of HM62256BLTM-8SL Addition of HM62256BLTM-8SL Addition of HM62256BLTM-4SLT/5SLT/7ULT Addition of HM62256BLTM-4SLT/5SLT/7ULT Features Fast access time: 70/85/100/120 ns to 45/55/70/85 ns DC Characteristics I <sub>CC1</sub> typ: 33/29/26/24 mA to —/—/33/29 mA max: 60/50/50/45 mA to 70/60/60/50 mA I <sub>SB1</sub> typ: 0.3/0.3 μA to 0.2/0.2/0.2 μA max: 100/50 μA to 100/50/10 μA Addition of note 3 AC Characteristics Change order of notes. Test Condition Addition of HM62256B-4: 1TTL Gate + C <sub>L</sub> (100pF) (Including scope & jig) t <sub>RC</sub> min: 70/85/100/120 ns to 45/55/70/85 ns t <sub>ACS</sub> max: 70/85/100/120 ns to 45/55/70/85 ns t <sub>ACS</sub> max: 70/85/100/120 ns to 45/55/70/85 ns t <sub>CLZ</sub> min: 10/10/10/10 ns to 5/5/10/10 ns t <sub>OHZ</sub> max: 25/30/35/40 ns to 20/20/25/30 ns t <sub>OH</sub> min: 5/5/10/10 ns 5/5/5/5 ns t <sub>WC</sub> min: 70/85/100/120 ns to 45/55/70/85 ns t <sub>CW</sub> min: 60/75/80/85 ns to 35/40/60/75 ns t <sub>WC</sub> min: 60/75/80/85 ns to 35/40/60/75 ns t <sub>WC</sub> min: 50/55/60/70 ns to 30/35/50/55 ns | M. Higuchi | K. Yoshizaki | ## **Revision Record** (cont.) | Rev. | Date | Contents of Modification | Drawn by | Approved by | |------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------| | 3.0 | Jun. 19, 1995 | AC Characteristics $t_{\text{PW}} \text{ min: } 30/35/40/50 \text{ ns to } 20/25/30/35 \text{ ns} \\ t_{\text{OHZ}} \text{ max: } 25/30/35/40 \text{ ns to } 20/20/25/30 \text{ ns} \\ \text{Low V}_{\text{CC}} \text{ Data Retention Characteristics} \\ \text{Addition of note 4.} \\ t_{\text{CCDR}} \text{ typ: } 0.2/0.2 \ \mu\text{A to } 0.05/0.05/0.05 \ \mu\text{A} \\ \text{max: } 30/10 \ \mu\text{A to } 30/10/3 \ \mu\text{A} \\ \end{cases}$ | M. Higuchi | K. Yoshizaki | | 4.0 | Nov. 29, 1995 | Ordering Information (HM62256BLFP-4 Series) Addition of note (Under development) AC Characteristics Test Conditions HM62256-5/7/8:1TTL Gate + $C_L$ (100pF) to HM62256-5:1TTL Gate + $C_L$ (50pF) and HM62256-7/8:1TTL Gate + $C_L$ (100pF) | M. Higuchi | K. Yoshizaki | | 5.0 | Jul. 9, 1997 | Change of format<br>Deletion of HM62256B-4 Series | M. Higuchi | K. Imato | | 6.0 | Nov. 13,1997 | Operation Table Correct Error DC Operating Conditions Correct Error DC Characteristics Correct Error | | |