# GENERAL DESCRIPTION

The 8302-01 is a low skew, 1-to-2 LVCMOS/LVTTL Fanout Buffer w/Complementary Output. The 8302-01 has a single ended clock input. The single ended clock input accepts LVCMOS or LVTTL input levels. The 8302-01 is characterizedat full 3.3V for input V<sub>DD</sub>, and mixed 3.3V and 2.5V foroutput operating supply modes  $(V_{DDO})$ . Guaranteed output and partto-part skew characteristics make the 8302-01 ideal for clock distribution applications demanding well defined performance and repeatability.

# **F**EATURES

- · Complementary LVCMOS / LVTTL output
- LVCMOS / LVTTL clock input accepts LVCMOS or LVTTL input levels
- Maximum output frequency: 250MHz
- · Output skew: 165ps (maximum)
- Part-to-part skew: 800ps (maximum)
- · Small 8 lead SOIC package saves board space
- Full 3.3V or 3.3V core, 2.5V supply modes
- 0°C to 70°C ambient operating temperature
- · Industrial temperature information available upon request

## **BLOCK DIAGRAM**



## PIN ASSIGNMENT

1



8302-01 8-Lead SOIC 3.8mm x 4.8mm, x 1.47mm package body M Package Top View



TABLE 1. PIN DESCRIPTIONS

| Number | Name             | Туре   |          | Description                                                  |
|--------|------------------|--------|----------|--------------------------------------------------------------|
| 1, 6   | V <sub>DDO</sub> | Power  |          | Output supply pins.                                          |
| 2      | V <sub>DD</sub>  | Power  |          | Core supply pin.                                             |
| 3      | CLK              | Input  | Pulldown | LVCMOS / LVTTL clock input.                                  |
| 4,7    | GND              | Power  |          | Power supply ground.                                         |
| 5      | nQ               | Output |          | Complementary clock output. LVCMOS / LVTTL interface levels. |
| 8      | Q                | Output |          | Clock output. LVCMOS / LVTTL interface levels.               |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

Table 2. Pin Characteristics

| Symbol                | Parameter                     | Test Conditions                     | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------------|-------------------------------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance             |                                     |         |         | 4       | pF    |
|                       | Power Dissipation Capacitance | $V_{DD}, V_{DDO} = 3.465V$          |         | 22      |         | pF    |
| C <sub>PD</sub>       | (per output)                  | $V_{DD} = 3.465V, V_{DDO} = 2.625V$ |         | 16      |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor         |                                     |         | 51      |         | ΚΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor       |                                     |         | 51      |         | ΚΩ    |
| R <sub>OUT</sub>      | Output Impedance              |                                     |         | 7       |         | Ω     |



### ABSOLUTE MAXIMUM RATINGS

Supply Voltage, V<sub>DD</sub> 4.6V

Inputs,  $V_1$  -0.5 V to  $V_{DD}$  + 0.5 V

Outputs,  $V_O$  -0.5V to  $V_{DDO} + 0.5V$ 

Package Thermal Impedance,  $\theta_{JA}$  112.7°C/W (0 Ifpm)

Storage Temperature, T<sub>STG</sub> -65°C to 150°C

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 3A. Power Supply DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol               | Parameter                   | Test Conditions | Minimum | Typical | Maximum | Units |
|----------------------|-----------------------------|-----------------|---------|---------|---------|-------|
| $V_{_{\mathrm{DD}}}$ | Core Supply Voltage         |                 | 3.135   | 3.3     | 3.465   | V     |
| $V_{\tiny DDO}$      | Output Power Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>DD</sub>      | Power Supply Current        |                 |         |         | 13      | mA    |
| I <sub>DDO</sub>     | Output Supply Current       |                 |         |         | 4       | mA    |

Table 3B. LVCMOS / LVTTL DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol          | Parameter           |     | Test Conditions                | Minimum | Typical | Maximum               | Units |
|-----------------|---------------------|-----|--------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage  |     |                                | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage   |     |                                | -0.3    |         | 1.3                   | V     |
| I <sub>IH</sub> | Input High Current  | CLK | $V_{DD} = V_{IN} = 3.465V$     |         |         | 150                   | μA    |
| I               | Input Low Current   | CLK | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5      |         |                       | μA    |
| V               | Output High Voltage |     | $50\Omega$ to $V_{DDO}/2$      | 2.6     |         |                       | V     |
| V <sub>OH</sub> |                     |     | I <sub>OH</sub> = -100μA       | 2.9     |         |                       | V     |
| \/              | Output Low Voltage  |     | $50\Omega$ to $V_{DDO}/2$      |         |         | 0.5                   | V     |
| V <sub>OL</sub> |                     |     | I <sub>OL</sub> = 100μA        |         |         | 0.2                   | V     |

**Table 4A. AC Characteristics,**  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol                          | Parameter                              | Test Conditions            | Minimum | Typical | Maximum | Units |
|---------------------------------|----------------------------------------|----------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency                       |                            |         |         | 250     | MHz   |
| tp <sub>LH</sub>                | Propagation Delay, Low-to-High; NOTE 1 |                            | 1.8     | 2.18    | 2.7     | ns    |
| tsk(o)                          | Output Skew; NOTE 2, 4                 |                            |         | 50      | 165     | ps    |
| tsk(pp)                         | Part-to-Part Skew; NOTE 3, 4           |                            |         |         | 800     | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                  | 20% to 80%                 | 300     |         | 800     | ps    |
| odo                             | Output Duty Cycle                      | <i>f</i> ≤133MHz           | 45      |         | 55      | %     |
| odc                             | Output Duty Cycle                      | 133MHz < <i>f</i> ≤ 250MHz | 40      |         | 60      | %     |

NOTE 1: Measured from  $V_{\rm DD}/2$  of the input to  $V_{\rm DDO}/2$  of the output.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at V<sub>DDO</sub>/2.

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at  $V_{\rm DDO}/2$ .

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.



Table 3C. Power Supply DC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ ,  $V_{DDO} = 2.5V \pm 5\%$ , Ta = 0°C to 70°C to 70°C to 70°C to 70°C to 70°C.

| Symbol           | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-------------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Positive Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>DDO</sub> | Output Supply Voltage   |                 | 2.375   | 2.5     | 2.625   | V     |
| I <sub>DD</sub>  | Power Supply Current    |                 |         |         | 13      | mA    |
| I <sub>DDO</sub> | Output Supply Current   |                 |         |         | 4       | mA    |

## Table 3D. LVCMOS / LVTTL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 2.5V \pm 5\%$ , TA = 0°C to 70°C

| Symbol          | Parameter           |     | Test Conditions                | Minimum | Typical | Maximum               | Units |
|-----------------|---------------------|-----|--------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage  |     |                                | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage   |     |                                | -0.3    |         | 1.3                   | V     |
| I <sub>IH</sub> | Input High Current  | CLK | $V_{DD} = V_{IN} = 3.465V$     |         |         | 150                   | μΑ    |
| I               | Input Low Current   | CLK | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5      |         |                       | μΑ    |
| V               | Output High Voltage |     | $50\Omega$ to $V_{DDO}/2$      | 1.8     |         |                       | V     |
| V <sub>OH</sub> |                     |     | I <sub>OH</sub> = -100μA       | 2.2     |         |                       | V     |
| \/              | Output Low Voltage  |     | $50\Omega$ to $V_{DDO}/2$      |         |         | 0.5                   | V     |
| V <sub>OL</sub> |                     |     | I <sub>OL</sub> = 100μA        |         |         | 0.2                   | V     |

Table 4B. AC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ ,  $V_{DDO} = 2.5V \pm 5\%$ ,  $T_A = 0$ °C to 70°C

| Symbol           | Parameter                              | Test Conditions            | Minimum | Typical | Maximum | Units |
|------------------|----------------------------------------|----------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub> | Output Frequency                       |                            |         |         | 250     | MHz   |
| tp <sub>LH</sub> | Propagation Delay, Low-to-High; NOTE 1 |                            | 1.9     |         | 2.9     | ns    |
| tsk(o)           | Output Skew; NOTE 2, 4                 |                            |         |         | 250     | ps    |
| tsk(pp)          | Part-to-Part Skew; NOTE 3, 4           |                            |         |         | 900     | ps    |
| $t_R / t_F$      | Output Rise/Fall Time                  | 20% to 80%                 | 250     |         | 650     | ps    |
| odo              | Output Duty Cycle                      | <i>f</i> ≤133MHz           | 45      |         | 55      | %     |
| odc              | Output Duty Cycle                      | 133MHz < <i>f</i> ≤ 250MHz | 40      |         | 60      | %     |

NOTE 1: Measured from  $V_{DD}/2$  of the input to  $V_{DDO}/2$  of the output. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDO</sub>/2.

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at  $V_{DDO}/2$ .

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.



# PARAMETER MEASUREMENT INFORMATION





### 3.3V OUTPUT LOAD AC TEST CIRCUIT







## PROPAGATION DELAY



OUTPUT SKEW



### PART-TO-PART SKEW



OUTPUT RISE/FALL TIME

odc & t<sub>PERIOD</sub>



# **RELIABILITY INFORMATION**

# Table 5. $\theta_{\text{JA}} \text{vs. A} \text{ir Flow Table}$

# θJA by Velocity (Linear Feet per Minute)

O200500Single-Layer PCB, JEDEC Standard Test Boards153.3°C/W128.5°C/W115.5°C/WMulti-Layer PCB, JEDEC Standard Test Boards112.7°C/W103.3°C/W97.1°C/W

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

### TRANSISTOR COUNT

The transistor count for 8302-01 is: 322



## PACKAGE OUTLINE - SUFFIX M



TABLE 6. PACKAGE DIMENSIONS

| SYMBOL | Millim  | neters  |
|--------|---------|---------|
| STWBOL | MINIMUN | MAXIMUM |
| N      | 8       | 3       |
| Α      | 1.35    | 1.75    |
| A1     | 0.10    | 0.25    |
| В      | 0.33    | 0.51    |
| С      | 0.19    | 0.25    |
| D      | 4.80    | 5.00    |
| E      | 3.80    | 4.00    |
| е      | 1.27 E  | BASIC   |
| Н      | 5.80    | 6.20    |
| h      | 0.25    | 0.50    |
| L      | 0.40    | 1.27    |
| α      | 0°      | 8°      |

Reference Document: JEDEC Publication 95, MS-012



## Table 7. Ordering Information

| Part/Order Number | Marking  | Package     | Shipping Packaging | Temperature |
|-------------------|----------|-------------|--------------------|-------------|
| 8302AM-01LF       | 8302A01L | 8 lead SOIC | tube               | 0°C to 70°C |
| 8302AM-01LFT      | 8302A01L | 8 lead SOIC | tape and reel      | 0°C to 70°C |



|     | REVISION HISTORY SHEET               |         |                                                                                                                            |          |  |  |  |  |
|-----|--------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|
| Rev | Rev Table Page Description of Change |         |                                                                                                                            |          |  |  |  |  |
| А   | Т7                                   | 8<br>10 | Updated datasheet's header/footer with IDT from ICS. Removed ICS prefix from Part/Order Number column. Added Contact Page. | 7/29/10  |  |  |  |  |
| А   | T7                                   | 8       | Ordering Information - updated part number to lead free and updated the ordering information.  Updated data sheet format.  | 11/17/15 |  |  |  |  |
| Α   |                                      |         | Updated Header and Footer.                                                                                                 | 3/7/16   |  |  |  |  |



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

## **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/