- Members of the Texas Instruments Widebus™ Family - State-of-the-Art EPIC-IIB™ BiCMOS Design Significantly Reduces Power Dissipation - Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17 - Typical V<sub>OLP</sub> (Output Ground Bounce) 1 V at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C - Distributed V<sub>CC</sub> and GND Pin Configuration Minimizes High-Speed Switching Noise - Flow-Through Architecture Optimizes PCB Layout - High-Drive Outputs (-32-mA I<sub>OH</sub>, 64-mA I<sub>OI</sub>) - Parity-Error Flag With Parity Generator/Checker - Register for Storage of Parity-Error Flag - Package Options Include Plastic 300-mil Shrink Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages and 380-mil Fine-Pitch Ceramic Flat (WD) Package Using 25-mil Center-to-Center Spacings #### description The 'ABT16833 consist of two noninverting 8-bit to 9-bit parity bus transceivers and are designed for communication between data buses. For each transceiver, when data is transmitted from the A bus to the B bus, an odd-parity bit is generated and output on the parity I/O pin (1PARITY or 2PARITY). When data is transmitted from the B bus to the A bus, 1PARITY (or 2PARITY) is configured as an input and combined with the B-input data to generate an active-low error flag if odd parity is not detected. SN54ABT16833 . . . WD PACKAGE SN74ABT16833 . . . DGG OR DL PACKAGE (TOP VIEW) The error (1ERR or 2ERR) output is configured as an open-collector output. The B-to-A parity-error flag is clocked into 1ERR (or 2ERR) on the low-to-high transition of the clock (1CLK or 2CLK) input. 1ERR (or 2ERR) is cleared (set high) by taking the clear (1CLR or 2CLR) input low. The output-enable (OEA and OEB) inputs can be used to disable the device so that the buses are effectively isolated. When both OEA and OEB are low, data is transferred from the A bus to the B bus and inverted parity is generated. Inverted parity is a forced error condition that gives the designer more system diagnostic capability. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus and EPIC-IIB are trademarks of Texas Instruments Incorporated. ## SN54ABT16833, SN74ABT16833 DUAL 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS SCBS097D - FEBRUARY 1991 - REVISED JANUARY 1997 ### description (continued) The SN54ABT16833 is characterized for operation over the full military temperature range of $-55^{\circ}$ C to $125^{\circ}$ C. The SN74ABT16833 is characterized for operation from $-40^{\circ}$ C to $85^{\circ}$ C. #### **FUNCTION TABLE** | | | I | NPUTS | | | | OUTPU | JT AND I/O | | | | |------|-----|---------|------------|--------------|---------------------------|------|-------|--------------|------|-------------------------------------|--| | OEB | OEA | CLR | CLK | Ai<br>Σ OF H | Bi <sup>†</sup><br>Σ OF H | Α | В | PARITY | ERR‡ | FUNCTION | | | L | Н | Х | Х | Odd<br>Even | NA | NA | Α | L<br>H | NA | A data to B bus and generate parity | | | Н | | Н | 1 | NA | Odd | В | NA | NA | Н | B data to A bus and | | | _ '' | | | ' | Even | | 14/4 | L | check parity | | | | | Х | Χ | L | Χ | Χ | Χ | Χ | NA | NA | Н | Check error-flag register | | | | | Н | No↑ | Χ | | | | | NC | | | | н | Н | L No↑ X | Z | Н | 2 | | | | | | | | " | П | Н | $\uparrow$ | Odd | Х | Z | Z | ۷ | Н | Isolation§ | | | | | Н | $\uparrow$ | Even | | | | | L | | | | | | Х | Х | Odd | NA | NA | A | Н | NA | A data to B bus and | | | - | L | ^ | ^ | Even | INA | INA | А | L | INA | generate inverted parity | | NA = not applicable, NC = no change, X = don't care <sup>†</sup>Summation of high-level inputs includes PARITY along with Bi inputs. <sup>‡</sup>Output states shown assume ERR was previously high. <sup>§</sup> In this mode, ERR (when clocked) shows inverted parity of the A bus. # logic symbol† <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ### logic diagram (positive logic) #### **ERROR-FLAG FUNCTION TABLE** | INP | UTS | INTERNAL<br>TO DEVICE | OUTPUT<br>PRE-STATE | OUTPUT<br>ERR | FUNCTION | | | |-----|------------|-----------------------|----------------------|---------------|----------|--|--| | CLR | CLK | POINT P | ERR <sub>n-1</sub> † | EKK | | | | | Н | 1 | Н | Н | Н | | | | | Н | $\uparrow$ | X | L | L | Sample | | | | Н | 1 | L | Χ | L | | | | | L | Х | Х | Х | Н | Clear | | | <sup>†</sup> State of ERR before changes at CLR, CLK, or point P # error-flag waveforms ## SN54ABT16833, SN74ABT16833 DUAL 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS SCBS097D - FEBRUARY 1991 - REVISED JANUARY 1997 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |------------------------------------------------------------------------|-----------------| | Input voltage range, V <sub>I</sub> (except I/O ports) (see Note 1) | 0.5 V to 7 V | | Voltage range applied to any output in the high or power-off state, VO | –0.5 V to 5.5 V | | Current into any output in the low state, IO: SN54ABT16833 | 96 mA | | SN74ABT16833 | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –18 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DGG package | 81°C/W | | DL package | | | Storage temperature range, T <sub>Sto</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### recommended operating conditions (see Note 3) | | | | | | SN74ABT | UNIT | | |-----------------|------------------------------------|-----------------|------|-----|---------|------|------| | | | | MIN | MAX | MIN | MAX | UNIT | | VCC | Supply voltage | | 4.5 | 5.5 | 4.5 | 5.5 | V | | VIH | High-level input voltage | | 2 | 3 | 2 | | V | | VIL | Low-level input voltage | | | 0.8 | | 0.8 | V | | VI | Input voltage | | 0 | Vcc | 0 | VCC | V | | Vон | High-level output voltage | ERR | 7.4, | 5.5 | | 5.5 | V | | loh | High-level output current | Except ERR | 27/ | -24 | | -32 | mA | | l <sub>OL</sub> | Low-level output current | | 70, | 48 | | 64 | mA | | Δt/Δν | Input transition rise or fall rate | Outputs enabled | Q | 10 | | 10 | ns/V | | TA | Operating free-air temperature | | -55 | 125 | -40 | 85 | °C | NOTE 3: Unused pins (input or I/O) must be held high or low to prevent them from floating. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with EIA/JEDEC Std JESD51. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CON | T <sub>A</sub> = 25°C | | | SN54ABT16833 | | SN74ABT16833 | | UNIT | | | |--------------------|----------------|----------------------------------------------------------------------------------------|----------------------------------|-----|------------------|--------------|-----|-----------------|-----|------|------|--| | PAI | RAMETER | TEST CON | IDITIONS | MIN | TYP <sup>†</sup> | MAX | MIN | MAX | MIN | MAX | UNII | | | VIK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | -1.2 | | -1.2 | | -1.2 | V | | | | | $V_{CC} = 4.5 \text{ V},$ | $I_{OH} = -3 \text{ mA}$ | 2.5 | 3 | | 2.5 | | | | ٧ | | | \/~ | All outputs | $V_{CC} = 5 V$ , | $I_{OH} = -3 \text{ mA}$ | 3 | 3.4 | | 3 | | 3 | | | | | VOH | except ERR | V <sub>CC</sub> = 4.5 V | I <sub>OH</sub> = -24 mA | | | | 2 | | | | v | | | | | VCC = 4.5 V | $I_{OH} = -32 \text{ mA}$ | 2* | 2.7 | | | | 2 | | | | | V/01 | | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 24 mA | | 0.25 | 0.55 | | 0.55 | | | V | | | VOL | | VCC = 4.5 V | I <sub>OL</sub> = 64 mA | | 0.3 | 0.55* | | | | 0.55 | V | | | V <sub>hys</sub> | | | | | 100 | | | | | | mV | | | IOH | ERR | $V_{CC} = 4.5 \text{ V},$ | V <sub>OH</sub> = 5.5 V | | | 20 | | 20 | | 20 | μΑ | | | I <sub>off</sub> | | $V_{CC} = 0$ , | $V_I$ or $V_O \le 4.5 \text{ V}$ | | | ±100 | 4 | | | ±100 | μΑ | | | ICEX | Outputs high | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 5.5 V | | | 50 | 9, | 50 | | 50 | μΑ | | | 1. | Control inputs | Vcc = 5.5 V, V <sub>I</sub> = V | an or CND | | | ±1 | 35 | ±1 | | ±1 | μΑ | | | 1 | A or B ports | vCC = 5.5 v, v = v | CC or GMD | | | ±100 | 90 | ±100 | | ±100 | μА | | | IJL | A or B ports | $V_{CC} = 0$ , | $V_I = GND$ | | | -50 | t'a | <b>-</b> 50 | | -50 | μΑ | | | lo <sup>‡</sup> | | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 2.5 V | -50 | -100 | -180 | -50 | -180 | -50 | -180 | mA | | | I <sub>OZH</sub> § | | V <sub>CC</sub> =5.5 V, | $V_0 = 2.7 \text{ V}$ | | | 50 | | 50 | | 50 | μΑ | | | lozL§ | | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.5 V | | | -50 | | <del>-</del> 50 | | -50 | μΑ | | | | | VCC = 5.5 V, | Outputs high | | 1.5 | 2 | | 2 | | 2 | | | | Icc | A or B ports | $I_O = 0$ , | Outputs low | | 28 | 36 | | 36 | | 36 | mA | | | | | $V_I = V_{CC}$ or GND | Outputs disabled | | 1 | 2 | | 2 | | 2 | | | | ΔICC¶ | | V <sub>CC</sub> = 5.5 V, One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND | | | | 50 | | 50 | | 50 | μА | | | Ci | Control inputs | V <sub>I</sub> = 2.5 V or 0.5 V | | | 3 | | | | | | pF | | | C <sub>io</sub> | A or B ports | V <sub>O</sub> = 2.5 V or 0.5 V | | | 9 | | | | | | pF | | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter does not apply. <sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ . <sup>&</sup>lt;sup>‡</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second. $<sup>\</sup>S$ The parameters $I_{\mbox{\scriptsize OZH}}$ and $I_{\mbox{\scriptsize OZL}}$ include the input leakage current. <sup>¶</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. ## SN54ABT16833, SN74ABT16833 DUAL 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS SCBS097D - FEBRUARY 1991 - REVISED JANUARY 1997 # timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1) | | | V <sub>CC</sub> = T <sub>A</sub> = 2 | : 5 V,<br>25°C | SN54ABT16833 | | SN74ABT16833 | | UNIT | | | |-----------------|---------------------------------|--------------------------------------|----------------|--------------|-----|--------------|-----|------|----|--| | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | | t <sub>W</sub> | Pulse duration, CLK high or low | | 3 | | 3_ | | 3 | | ns | | | | | A port | 4.5 | | 4.5 | 2 | 4.5 | | | | | t <sub>su</sub> | Setup time before CLK↑ | CLR | 1 | | 813 | 4 | 1 | | ns | | | | | OEA | 5 | | 5 | | 5 | | | | | t <sub>h</sub> | Hold time after CLK↑ | A port or OEA | 0 | | 0 | | 0 | | ns | | # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C | | | SN54ABT16833 | | SN74ABT16833 | | UNIT | | |------------------|-----------------|----------------|-------------------------------------------------|-----|-------------|--------------|-----|--------------|-----|------|--| | | (INFOT) | (001F01) | MIN | TYP | MAX MIN MAX | | MAX | MIN | MAX | | | | <sup>t</sup> PLH | A or B | B or A | 1.5 | 2.5 | 3.3 | 1.5 | 4.2 | 1.5 | 4.1 | ns | | | <sup>t</sup> PHL | AUIB | B or A | 2 | 3.1 | 3.9 | 2 | 4.5 | 2 | 4.3 | 115 | | | <sup>t</sup> PZH | ŌĒ | A or B | 2 | 3.9 | 4.9 | 2 | 5.8 | 2 | 5.6 | no | | | <sup>t</sup> PZL | | AUIB | 2.5 | 4.3 | 5.1 | 2.5 | 6.2 | 2.5 | 6 | ns | | | <sup>t</sup> PHZ | ŌĒ | A or B | 2 | 3.6 | 4.5 | 2 | 5.5 | 2 | 5.4 | ns | | | t <sub>PLZ</sub> | | | 1.5 | 3 | 3.8 | 1.5 | 4.7 | 1.5 | 4.3 | | | | <sup>t</sup> PLH | . = | PARITY | 2 | 4.6 | 5.4 | 2/ | . 7 | 2 | 6.7 | ns | | | <sup>t</sup> PHL | A or OE | | 2 | 4.3 | 5.1 | 2 | 6.5 | 2 | 6.1 | | | | <sup>t</sup> PZH | <u></u> | PARITY | 2 | 3.6 | 5 | 0 2 | 5.8 | 2 | 5.7 | ns | | | <sup>t</sup> PZL | ŌĒ | FARITI | 2.5 | 4.4 | 5.8 | 2.5 | 6.7 | 2.5 | 6.5 | 115 | | | <sup>t</sup> PHZ | ŌĒ | DADITY | 1.5 | 3.2 | 4 | 1.5 | 4.8 | 1.5 | 4.7 | | | | tPLZ | | PARITY | 1.5 | 2.9 | 3.7 | 1.5 | 4.2 | 1.5 | 4.1 | ns | | | t <sub>PLH</sub> | CLK, CLR | <u></u> | 2 | 3.4 | 4.2 | 2 | 4.8 | 2 | 4.6 | ns | | | tPHL | CLK | ERR | 2 | 2.8 | 3.6 | 2 | 4.1 | 2 | 3.9 | 115 | | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O$ = 50 $\Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpHL is measured at 1.5 V. - F. tpLH is measured at VOL + 0.3 V. Figure 1. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated