

## A29L401A Series

256K X 16 Bit CMOS 3.0 Volt-only, Boot Sector Flash Memory

# **Preliminary**

**Document Title** 

256K X 16 Bit CMOS 3.0 Volt-only, Boot Sector Flash Memory

**Revision History** 

Rev. No.HistoryIssue DateRemark0.0Initial issueMarch 20, 2006Preliminary



## A29L401A Series

# 256K X 16 Bit CMOS 3.0 Volt-only, Boot Sector Flash Memory

## Preliminary

#### **Features**

- Single power supply operation
  - Full voltage range: 2.7 to 3.6 volt read and write operations for battery-powered applications
  - Regulated voltage range: 3.0 to 3.6 volt read and write operations for compatibility with high performance 3.3 volt microprocessors
- Access times:
  - 70/90 (max.)
- Current:
  - 4 mA typical active read current
  - 20 mA typical program/erase current
  - 200 nA typical CMOS standby
  - 200 nA Automatic Sleep Mode current
- Flexible sector architecture
  - 8 Kword/ 4 KwordX2/ 16 Kword/ 32 KwordX7 sectors
  - Any combination of sectors can be erased
  - Supports full chip erase
- Extended operating temperature range: -40°C ~ +85°C for –U series
- Unlock Bypass Program Command
  - Reduces overall programming time when issuing multiple program command sequence
- Top or bottom boot block configurations available

- Embedded Algorithms
  - Embedded Erase algorithm will automatically erase the entire chip or any combination of designated sectors and verify the erased sectors
  - Embedded Program algorithm automatically writes and verifies data at specified addresses
- Typical 100,000 program/erase cycles per sector
- 20-year data retention at 125°C
  - Reliable operation for the life of the system
- Compatible with JEDEC-standards
  - Pinout and software compatible with single-powersupply Flash memory standard
  - Superior inadvertent write protection
- Data Polling and toggle bits
  - Provides a software method of detecting completion of program or erase operations
- Erase Suspend/Erase Resume
  - Suspends a sector erase operation to read data from, or program data to, a non-erasing sector, then resumes the erase operation
- Package options
  - 48-ball TFBGA
  - All Pb-free (Lead-free) products are RoHS compliant



## **General Description**

The A29L401A is a 4Mbit, 3.0 volt-only Flash memory organized 262,144 words of 16 bits each. The 16 bits of data appear on I/Oo~I/O15. The A29L401A is offered in 48-ball TFBGA package. This device is designed to be programmed in-system with the standard system 3.0 volt VCC supply. Additional 12.0 volt VPP is not required for in-system write or erase operations. However, the A29L401A can also be programmed in standard EPROM programmers.

The A29L401A has the first toggle bit, I/O6, which indicates whether an Embedded Program or Erase is in progress, or it is in the Erase Suspend. Besides the I/O6 toggle bit, the A29L401A has a second toggle bit, I/O2, to indicate whether the addressed sector is being selected for erase. The A29L401A also offers the ability to program in the Erase Suspend mode. The standard A29L401A offers access times of 70 and 90ns, allowing high-speed microprocessors to operate without wait states. To eliminate bus contention the device has separate chip enable  $(\overline{\text{CE}})$ , write enable  $(\overline{\text{WE}})$  and output enable  $(\overline{\text{OE}})$  controls.

The device requires only a single 3.0 volt power supply for both read and write functions. Internally generated and regulated voltages are provided for the program and erase operations.

The A29L401A is entirely software command set compatible with the JEDEC single-power-supply Flash standard. Commands are written to the command register using standard microprocessor write timings. Register contents serve as input to an internal state-machine that controls the erase and programming circuitry. Write cycles also internally latch addresses and data needed for the programming and erase operations. Reading data out of the device is similar to reading from other Flash or EPROM devices.

Device programming occurs by writing the proper program command sequence. This initiates the Embedded Program algorithm - an internal algorithm that automatically times the program pulse widths and verifies proper program margin.

Device erasure occurs by executing the proper erase command sequence. This initiates the Embedded Erase

algorithm - an internal algorithm that automatically preprograms the array (if it is not already programmed) before executing the erase operation. During erase, the device automatically times the erase pulse widths and verifies proper erase margin. The Unlock Bypass mode facilitates faster programming times by requiring only two write cycles to program data instead of four.

The host system can detect whether a program or erase operation is complete by observing the RY /  $\overline{BY}$  pin, or by reading the I/Or ( $\overline{Data}$  Polling) and I/O<sub>6</sub> (toggle) status bits. After a program or erase cycle has been completed, the device is ready to read array data or accept another command.

The sector erase architecture allows memory sectors to be erased and reprogrammed without affecting the data contents of other sectors. The A29L401A is fully erased when shipped from the factory.

The hardware sector protection feature disables operations for both program and erase in any combination of the sectors of memory. This can be achieved via programming equipment.

The Erase Suspend/Erase Resume feature enables the user to put erase on hold for any period of time to read data from, or program data to, any other sector that is not selected for erasure. True background erase can thus be achieved.

The hardware RESET pin terminates any operation in progress and resets the internal state machine to reading array data. The RESET pin may be tied to the system reset circuitry. A system reset would thus also reset the device, enabling the system microprocessor to read the boot-up firmware from the Flash memory.

The device offers two power-saving features. When addresses have been stable for a specified amount of time, the device enters the automatic sleep mode. The system can also place the device into the standby mode. Power consumption is greatly reduced in both these modes.



■ TFBGA: A29L401AT(U)G

|      |      | Тој  |      | BGA<br>alls Facir | ng Down           |                         |                  |
|------|------|------|------|-------------------|-------------------|-------------------------|------------------|
| (A6) | (B6) | (C6) | (D6) | (E6)              | (F6)              | <b>G6</b>               | (H6)             |
| A13  | A12  | A14  | A15  | A16               | NC                | I/O <sub>15</sub> (A-1) | VSS              |
| (A5) | B5   | C5   | D5   | E5                | F5                | (G5)                    | H5               |
| A9   | A8   | A10  | A11  | I/O <sub>7</sub>  | I/O <sub>14</sub> | I/O <sub>13</sub>       | I/O <sub>6</sub> |
| (A4) | B4   | C4   | D4   | E4                | F4                | G4                      | H4               |
| WE   | NC   | NC   | NC   | I/O <sub>5</sub>  | I/O <sub>12</sub> | VCC                     | I/O <sub>4</sub> |
| A3   | B3   | C3   | D3   | E3)               | F3                | (G3)                    | H3               |
| NC   | NC   | NC   | NC   |                   | I/O <sub>10</sub> | I/O <sub>11</sub>       | I/O <sub>3</sub> |
| A2   | B2   | C2   | D2   | E2                | F2                | (G2)                    | H2)              |
| A7   | A17  | A6   | A5   | I/O <sub>0</sub>  | I/O8              | I/O9                    | I/O <sub>1</sub> |
| A1   | B1   | (C1) | D1   | E1                | F1                | G1                      | H1               |
| A3   | A4   | A2   | A1   | A0                | CE                | ŌĒ                      | VSS              |
| •    |      |      |      |                   |                   |                         |                  |

Note: BGA is SST compatible



## **Block Diagram**



## **Pin Descriptions**

| Pin                     | No.                         | Description                  |
|-------------------------|-----------------------------|------------------------------|
| A0 -                    | A17                         | Address Inputs               |
| I/O <sub>0</sub> -      | - I/O <sub>14</sub>         | Data Inputs/Outputs          |
|                         | I/O <sub>15</sub>           | Data Input/Output, Word Mode |
| I/O <sub>15</sub> (A-1) | I/O <sub>15</sub> (A-1) A-1 | LSB Address Input, Byte Mode |
| Ō                       | E                           | Chip Enable                  |
| M                       | /E                          | Write Enable                 |
| Ō                       | ÞΕ                          | Output Enable                |
| V                       | SS                          | Ground                       |
| V                       | CC                          | Power Supply                 |
| N                       | IC                          | Pin not connected internally |



#### **Absolute Maximum Ratings\***

Storage Temperature Plastic Packages. . . . -65°C to + 150°C Ambient Temperature with Power Applied .. -55°C to + 125°C Voltage with Respect to Ground VCC (Note 1) . . . . . . -0.5V to +4.0V A9,  $\overline{\text{OE}}$  (Note 2) . . . . -0.5 to +12.5V All other pins (Note 1) . . . . . . . . -0.5V to VCC + 0.5V Output Short Circuit Current (Note 3) . . . . . . 200mA

#### Notes:

- Minimum DC voltage on input or I/O pins is -0.5V. During voltage transitions, input or I/O pins may undershoot VSS to -2.0V for periods of up to 20ns. Maximum DC voltage on input and I/O pins is VCC +0.5V. During voltage transitions, input or I/O pins may overshoot to VCC +2.0V for periods up to 20ns.
- Minimum DC input voltage on A9, OE is -0.5V. During voltage transitions, A9, OE may overshoot VSS to -2.0V for periods of up to 20ns. Maximum DC input voltage on A9 is +12.5V which may overshoot to 14.0V for periods up to 20ns.
- 3. No more than one output is shorted at a time. Duration of the short circuit should not be greater than one second.

#### \*Comments

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to this device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated in the operational sections of these specification is not implied or intended. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability.

## **Operating Ranges**

#### Commercial (C) Devices

Ambient Temperature (T<sub>A</sub>) . . . . . . . . . . 0°C to +70°C

#### **Extended Range Devices**

Ambient Temperature (T<sub>A</sub>) . . . . . . . . . . . -40°C to +85°C

#### **VCC Supply Voltages**

## **Device Bus Operations**

This section describes the requirements and use of the device bus operations, which are initiated through the internal command register. The command register itself does not occupy any addressable memory location. The register is composed of latches that store the commands, along with the address and data information needed to execute the

command. The contents of the register serve as inputs to the internal state machine. The state machine outputs dictate the function of the device. The appropriate device bus operations table lists the inputs and control levels required, and the resulting output. The following subsections describe each of these operations in further detail.

Table 1. A29L401A Device Bus Operations

| Operation      | CE          | ŌĒ | WE | A0 – A17 | I/Oo - I/O7 | I/Oo - I/O15 |
|----------------|-------------|----|----|----------|-------------|--------------|
| Read           | L           | L  | Н  | Ain      | Douт        | Douт         |
| Write          | L           | Н  | L  | Ain      | Din         | Din          |
| CMOS Standby   | VCC ± 0.3 V | Х  | Х  | Х        | High-Z      | High-Z       |
| Output Disable | L           | Н  | Н  | Х        | High-Z      | High-Z       |

\_eaend:

L = Logic Low = VIL, H = Logic High = VIH, VID = 12.0 ± 0.5V, X = Don't Care, DIN = Data In, Dout = Data Out, AIN = Address In



#### Requirements for Reading Array Data

To read array data from the outputs, the system must drive the  $\overline{CE}$  and  $\overline{OE}$  pins to Vil.  $\overline{CE}$  is the power control and selects the device.  $\overline{OE}$  is the output control and gates array data to the output pins.  $\overline{WE}$  should remain at Vih all the time during read operation. The internal state machine is set for reading array data upon device power-up. This ensures that no spurious alteration of the memory content occurs during the power transition. No command is necessary in this mode to obtain array data. Standard microprocessor read cycles that assert valid addresses on the device address inputs produce valid data on the device data outputs. The device remains enabled for read access until the command register contents are altered.

See "Reading Array Data" for more information. Refer to the AC Read Operations table for timing specifications and to the Read Operations Timings diagram for the timing waveforms, lcc1 in the DC Characteristics table represents the active current specification for reading array data.

## **Writing Commands/Command Sequences**

To write a command or command sequence (which includes programming data to the device and erasing sectors of memory), the system must drive  $\overline{WE}$  and  $\overline{CE}$  to VIL, and  $\overline{OE}$  to VIH. The device features an Unlock Bypass mode to facilitate faster programming. Once the device enters the Unlock Bypass mode, only two write cycles are required to program a word or byte, instead of four.

The "Word Program Command Sequence" section has details on programming data to the device using both standard and Unlock Bypass command sequence. An erase operation can erase one sector, multiple sectors, or the entire device. The Sector Address Tables indicate the address range that each sector occupies. A "sector address" consists of the address inputs required to uniquely select a sector. See the "Command Definitions" section for details on erasing a sector or the entire chip, or suspending/resuming the erase operation.

After the system writes the autoselect command sequence, the device enters the autoselect mode. The system can then read autoselect codes from the internal register (which is separate from the memory array) on I/O<sub>7</sub> - I/O<sub>0</sub>. Standard read cycle timings apply in this mode. Refer to the "Autoselect Mode" and "Autoselect Command Sequence" sections for more information.

lcc2 in the DC Characteristics table represents the active current specification for the write mode. The "AC Characteristics" section contains timing specification tables and timing diagrams for write operations.

## **Program and Erase Operation Status**

During an erase or program operation, the system may check the status of the operation by reading the status bits on I/O<sub>7</sub> - I/O<sub>0</sub>. Standard read cycle timings and Icc read specifications apply. Refer to "Write Operation Status" for more information, and to each AC Characteristics section for timing diagrams.

#### **Standby Mode**

When the system is not reading or writing to the device, it can place the device in the standby mode. In this mode, current consumption is greatly reduced, and the outputs are placed in the high impedance state, independent of the  $\overline{\text{OE}}$  input.

The device enters the CMOS standby mode when the CE held at VCC  $\pm$  0.3V. (Note that this is a more restricted voltage range than Vih.) If  $\overline{\text{CE}}$  is held at Vih, but not within VCC  $\pm$  0.3V, the device will be in the standby mode, but the standby current will be greater. The device requires the standard access time (tce) before it is ready to read data. If the device is deselected during erasure or programming,

the device draws active current until the operation is completed. Icc3 and Icc4 in the DC Characteristics tables represent the standby current specification.

#### **Automatic Sleep Mode**

The automatic sleep mode minimizes Flash device energy consumption. The device automatically enables this mode when addresses remain stable for tacc +30ns. The automatic sleep mode is independent of the  $\overline{CE}$ ,  $\overline{WE}$  and  $\overline{OE}$  control signals. Standard address access timings provide new data when addresses are changed. While in sleep mode, output data is latched and always available to the system. Icc4 in the DC Characteristics table represents the automatic sleep mode current specification.

## **Output Disable Mode**

When the  $\overline{\text{OE}}$  input is at ViH, output from the device is disabled. The output pins are placed in the high impedance state



Table 2. A29L401A Top Boot Block Sector Address Table

| Sector | A17 | A16 | A15 | A14 | A13 | A12 | Sector Size<br>(Kbytes/Kwords) | Address Range (in hexadecimal) |
|--------|-----|-----|-----|-----|-----|-----|--------------------------------|--------------------------------|
| SA0    | 0   | 0   | 0   | Χ   | Х   | Χ   | 32                             | 00000h - 07FFFh                |
| SA1    | 0   | 0   | 1   | Х   | Х   | Х   | 32                             | 08000h - 0FFFFh                |
| SA2    | 0   | 1   | 0   | Х   | Х   | Х   | 32                             | 10000h - 17FFFh                |
| SA3    | 0   | 1   | 1   | Х   | Х   | Х   | 32                             | 18000h - 1FFFFh                |
| SA4    | 1   | 0   | 0   | Х   | Х   | Х   | 32                             | 20000h - 27FFFh                |
| SA5    | 1   | 0   | 1   | Х   | Х   | X   | 32                             | 28000h - 2FFFFh                |
| SA6    | 1   | 1   | 0   | Х   | Х   | Х   | 32                             | 30000h - 37FFFh                |
| SA7    | 1   | 1   | 1   | 0   | Х   | Х   | 16                             | 38000h - 3BFFFh                |
| SA8    | 1   | 1   | 1   | 1   | 0   | 0   | 4                              | 3C000h - 3CFFFh                |
| SA9    | 1   | 1   | 1   | 1   | 0   | 1   | 8/4                            | 3D000h - 3DFFFh                |
| SA10   | 1   | 1   | 1   | 1   | 1   | Х   | 16/8                           | 3E000h - 3FFFFh                |

Table 3. A29L401A Bottom Boot Block Sector Address Table

| Sector | A17 | A16 | A15 | A14 | A13 | A12 | Sector Size<br>(Kbytes/Kwords) | Address Range   |
|--------|-----|-----|-----|-----|-----|-----|--------------------------------|-----------------|
| SA0    | 0   | 0   | 0   | 0   | 0   | Х   | 8                              | 00000h - 01FFFh |
| SA1    | 0   | 0   | 0   | 0   | 1   | 0   | 4                              | 02000h - 02FFFh |
| SA2    | 0   | 0   | 0   | 0   | 1   | 1   | 4                              | 03000h - 03FFFh |
| SA3    | 0   | 0   | 0   | 1   | Х   | Х   | 16                             | 04000h - 07FFFh |
| SA4    | 0   | 0   | 1   | Х   | Х   | Х   | 32                             | 08000h - 0FFFFh |
| SA5    | 0   | 1   | 0   | Х   | Х   | Х   | 32                             | 10000h - 17FFFh |
| SA6    | 0   | 1   | 1   | Х   | Х   | Х   | 32                             | 18000h - 1FFFFh |
| SA7    | 1   | 0   | 0   | Х   | Х   | Х   | 32                             | 20000h - 27FFFh |
| SA8    | 1   | 0   | 1   | Х   | Х   | Х   | 32                             | 28000h - 2FFFFh |
| SA9    | 1   | 1   | 0   | Х   | Х   | Х   | 32                             | 30000h - 37FFFh |
| SA10   | 1   | 1   | 1   | Χ   | Х   | Х   | 32                             | 38000h - 3FFFFh |



#### **Autoselect Mode**

The autoselect mode provides manufacturer and device identification, and sector protection verification, through identifier codes output on I/O7 - I/O0. This mode is primarily intended for programming equipment to automatically match a device to be programmed with its corresponding programming algorithm. However, the autoselect codes can also be accessed in-system through the command register.

When using programming equipment, the autoselect mode requires Vib (11.5V to 12.5 V) on address pin A9. Address pins A6, A1, and A0 must be as shown in Autoselect Codes (High Voltage Method) table. In addition, when

verifying sector protection, the sector address must appear on the appropriate highest order address bits. Refer to the corresponding Sector Address Tables. The Command Definitions table shows the remaining address bits that are don't care. When all necessary bits have been set as required, the programming equipment may then read the corresponding identifier code on I/O<sub>7</sub> - I/O<sub>0</sub>.To access the autoselect codes in-system, the host system can issue the autoselect command via the command register, as shown in the Command Definitions table. This method does not require Vid. See "Command Definitions" for details on using the autoselect mode.

Table 4. A29L401A Autoselect Codes (High Voltage Method)

| Description                                   | Mode | CE | ŌĒ | WE | A17<br>to<br>A12 | A11<br>to<br>A10 | А9  | A8<br>to<br>A7 | A6 | A5<br>to<br>A2 | A1 | A0 | I/O8<br>to<br>I/O15 | I/O <sub>7</sub><br>to<br>I/O₀             |
|-----------------------------------------------|------|----|----|----|------------------|------------------|-----|----------------|----|----------------|----|----|---------------------|--------------------------------------------|
| Manufacturer ID: AMIC                         |      | L  | L  | Н  | Х                | Х                | VID | Χ              | L  | Χ              | L  | L  | Х                   | 37h                                        |
| Device ID:<br>A29L401A<br>(Top Boot Block)    | Word | L  | L  | Н  | X                | X                | VID | X              | L  | Х              | L  | Η  | B3h                 | 34h                                        |
| Device ID:<br>A29L401A<br>(Bottom Boot Block) | Word | L  | L  | Н  | х                | х                | VID | X              | L  | Х              | L  | Н  | B3h                 | B5h                                        |
| Continuation ID                               |      | L  | L  | Н  | Х                | Х                | VID | Χ              | L  | Χ              | Н  | Н  | Х                   | 7Fh                                        |
| Sector Protection Verification                |      | L  | L  | Н  | SA               | Х                | VID | Х              | L  | Х              | Н  | L  | X<br>X              | 01h<br>(protected)<br>00h<br>(unprotected) |

L=Logic Low= V<sub>IL</sub>, H=Logic High=V<sub>IH</sub>, SA=Sector Address, X=Don't Care.

Note: The autoselect codes may also be accessed in-system via command sequences.

#### **Hardware Data Protection**

The requirement of command unlocking sequence for programming or erasing provides data protection against inadvertent writes (refer to the Command Definitions table). In addition, the following hardware data protection measures prevent accidental erasure or programming, which might otherwise be caused by spurious system level signals during Vcc power-up transitions, or from system noise. The device is powered up to read array data to avoid accidentally writing data to the array.

## Write Pulse "Glitch" Protection

Noise pulses of less than 5ns (typical) on  $\overline{OE}$ ,  $\overline{CE}$  or  $\overline{WE}$  do not initiate a write cycle.

#### **Logical Inhibit**

Write cycles are inhibited by holding any one of  $\overline{OE}$  =V<sub>IL</sub>,  $\overline{CE}$  = V<sub>IH</sub> or  $\overline{WE}$  = V<sub>IH</sub>. To initiate a write cycle,  $\overline{CE}$  and  $\overline{WE}$  must be a logical zero while  $\overline{OE}$  is a logical one.

### **Power-Up Write Inhibit**

If  $\overline{WE} = \overline{CE} = V_{IL}$  and  $\overline{OE} = V_{IH}$  during power up, the device does not accept commands on the rising edge of  $\overline{WE}$ . The internal state machine is automatically reset to reading array data on the initial power-up.



#### **Command Definitions**

Writing specific address and data commands or sequences into the command register initiates device operations. The Command Definitions table defines the valid register command sequences. Writing incorrect address and data values or writing them in the improper sequence resets the device to reading array data.

All addresses are latched on the falling edge of  $\overline{WE}$  or  $\overline{CE}$ , whichever happens later. All data is latched on the rising edge of  $\overline{WE}$  or  $\overline{CE}$ , whichever happens first. Refer to the appropriate timing diagrams in the "AC Characteristics" section.

## **Reading Array Data**

The device is automatically set to reading array data after device power-up. No commands are required to retrieve data. The device is also ready to read array data after completing an Embedded Program or Embedded Erase algorithm. After the device accepts an Erase Suspend command, the device enters the Erase Suspend mode. The system can read array data using the standard read timings, except that if it reads at an address within erase-suspended sectors, the device outputs status data. After completing a programming operation in the Erase Suspend mode, the system may once again read array data with the same exception. See "Erase Suspend/Erase Resume Commands" for more information on this mode.

The system must issue the reset command to re-enable the device for reading array data if I/Os goes high, or while in the autoselect mode. See the "Reset Command" section, next. See also "Requirements for Reading Array Data" in the "Device Bus Operations" section for more information. The Read Operations table provides the read parameters, and Read Operation Timings diagram shows the timing diagram.

## **Reset Command**

Writing the reset command to the device resets the device to reading array data. Address bits are don't care for this command. The reset command may be written between the sequence cycles in an erase command sequence before erasing begins. This resets the device to reading array data. Once erasure begins, however, the device ignores reset commands until the operation is complete.

The reset command may be written between the sequence cycles in a program command sequence before programming begins. This resets the device to reading array data (also applies to programming in Erase Suspend mode). Once programming begins, however, the device ignores reset commands until the operation is complete.

The reset command may be written between the sequence cycles in an autoselect command sequence. Once in the autoselect mode, the reset command must be written to return to reading array data (also applies to autoselect during Erase Suspend).

If  $1/O_5$  goes high during a program or erase operation, writing the reset command returns the device to reading array data (also applies during Erase Suspend).

#### **Autoselect Command Sequence**

The autoselect command sequence allows the host system to access the manufacturer and devices codes, and determine whether or not a sector is protected. The Command Definitions table shows the address and data requirements. This method is an alternative to that shown in the Autoselect Codes (High Voltage Method) table, which is intended for PROM programmers and requires VID on address bit A9.

The autoselect command sequence is initiated by writing two unlock cycles, followed by the autoselect command. The device then enters the autoselect mode, and the system may read at any address any number of times, without initiating another command sequence.

A read cycle at address XX00h retrieves the manufacturer code and another read cycle at XX03h retrieves the continuation code. A read cycle at address XX01h returns the device code. A read cycle containing a sector address (SA) and the address 02h in returns 01h if that sector is protected, or 00h if it is unprotected. Refer to the Sector Address tables for valid sector addresses.

The system must write the reset command to exit the autoselect mode and return to reading array data.

#### **Word Program Command Sequence**

The system may program the device by word. Programming is a four-bus-cycle operation. The program command sequence is initiated by writing two unlock write cycles, followed by the program set-up command. The program address and data are written next, which in turn initiate the Embedded Program algorithm. The system is not required to provide further controls or timings. The device automatically provides internally generated program pulses and verify the programmed cell margin. Table 5 shows the address and data requirements for the byte program command sequence. When the Embedded Program algorithm is complete, the device then returns to reading array data and addresses are longer latched. The system can determine the status of the program operation by using I/O7, I/O6. See "Write Operation Status" for information on these status bits.

Any commands written to the device during the Embedded Program Algorithm are ignored.

Programming is allowed in any sequence and across sector boundaries. A bit cannot be programmed from a "0" back to a "1". Attempting to do so may halt the operation and set I/O5 to "1", or cause the Data Polling algorithm to indicate the operation was successful. However, a succeeding read will show that the data is still "0". Only erase operations can convert a "0" to a "1".





Note: See the appropriate Command Definitions table for program command sequence.

Figure 1. Program Operation

## **Unlock Bypass Command Sequence**

The unlock bypass feature allows the system to program words to the device faster than using the standard program command sequence. The unlock bypass command sequence is initiated by first writing two unlock cycles. This is followed by a third write cycle containing the unlock bypass command, 20h. The device then enters the unlock bypass mode. A two-cycle unlock bypass program command sequence is all that is required to program in this mode. The first cycle in this sequence contains the unlock bypass program command, A0h; the second cycle contains the program address and data. Additional data is programmed in the same manner. This mode dispenses with the initial two unlock cycles required in the standard program command sequence, resulting in faster total programming time. Table 5 shows the requirements for the command sequence.

During the unlock bypass mode, only the Unlock Bypass Program and Unlock Bypass Reset commands are valid. To exit the unlock bypass mode, the system must issue the two-cycle unlock bypass reset command sequence. The first cycle must contain the data 90h; the second cycle the data

00h. Addresses are don't care for both cycle. The device returns to reading array data.

Figure 1 illustrates the algorithm for the program operation. See the Erase/Program Operations in "AC Characteristics" for parameters, and to Program Operation Timings for timing diagrams.

#### **Chip Erase Command Sequence**

Chip erase is a six-bus-cycle operation. The chip erase command sequence is initiated by writing two unlock cycles, followed by a set-up command. Two additional unlock write cycles are then followed by the chip erase command, which in turn invokes the Embedded Erase algorithm. The device does not require the system to preprogram prior to erase. The Embedded Erase algorithm automatically preprograms and verifies the entire memory for an all zero data pattern prior to electrical erase. The system is not required to provide any controls or timings during these operations. The Command Definitions table shows the address and data requirements for the chip erase command sequence.

Any commands written to the chip during the Embedded Erase algorithm are ignored. The system can determine the status of the erase operation by using I/O7, I/O6, or I/O2. See "Write Operation Status" for information on these status bits. When the Embedded Erase algorithm is complete, the device returns to reading array data and addresses are no longer latched.

Figure 2 illustrates the algorithm for the erase operation. See the Erase/Program Operations tables in "AC Characteristics" for parameters, and to the Chip/Sector Erase Operation Timings for timing waveforms.

## **Sector Erase Command Sequence**

Sector erase is a six-bus-cycle operation. The sector erase command sequence is initiated by writing two unlock cycles, followed by a set-up command. Two additional unlock write cycles are then followed by the address of the sector to be erased, and the sector erase command. The Command Definitions table shows the address and data requirements for the sector erase command sequence.

The device does not require the system to preprogram the memory prior to erase. The Embedded Erase algorithm automatically programs and verifies the sector for an all zero data pattern prior to electrical erase. The system is not required to provide any controls or timings during these operations.

After the command sequence is written, a sector erase timeout of  $50\mu s$  begins. During the time-out period, additional sector addresses and sector erase commands may be written. Loading the sector erase buffer may be done in any sequence, and the number of sectors may be from one sector to all sectors. The time between these additional cycles must be less than 50 µs, otherwise the last address and command might not be accepted, and erasure may begin. It is recommended that processor interrupts be disabled during this time to ensure all commands are accepted. The interrupts can be re-enabled after the last Sector Erase command is written. If the time between additional sector erase commands can be assumed to be less than 50µs, the system need not monitor I/O3. Any command other than Sector Erase or Erase Suspend during the time-out period resets the device to reading array data. The system must rewrite the command sequence and any additional sector addresses and commands.



The system can monitor I/O $_3$  to determine if the sector erase timer has timed out. (See the "I/O $_3$ : Sector Erase Timer" section.) The time-out begins from the rising edge of the final  $\overline{\text{WE}}$  pulse in the command sequence.

Once the sector erase operation has begun, only the Erase Suspend command is valid. All other commands are ignored. When the Embedded Erase algorithm is complete, the device returns to reading array data and addresses are no longer latched. The system can determine the status of the erase operation by using I/O<sub>7</sub>, I/O<sub>6</sub>, or I/O<sub>2</sub>. Refer to "Write Operation Status" for information on these status bits.

4 illustrates the algorithm for the erase operation. Refer to the Erase/Program Operations tables in the "AC Characteristics" section for parameters, and to the Sector Erase Operations Timing diagram for timing waveforms.

## **Erase Suspend/Erase Resume Commands**

The Erase Suspend command allows the system to interrupt a sector erase operation and then read data from, or program data to, any sector not selected for erasure. This command is valid only during the sector erase operation, including the 50µs time-out period during the sector erase command sequence. The Erase Suspend command is ignored if written during the chip erase operation or Embedded Program algorithm. Writing the Erase Suspend command during the Sector Erase time-out immediately terminates the time-out period and suspends the erase operation. Addresses are "don't cares" when writing the Erase Suspend command.

When the Erase Suspend command is written during a sector erase operation, the device requires a maximum of  $20\mu s$  to suspend the erase operation. However, when the Erase Suspend command is written during the sector erase time-out, the device immediately terminates the time-out period and suspends the erase operation.

After the erase operation has been suspended, the system can read array data from or program data to any sector not selected for erasure. (The device "erase suspends" all sectors selected for erasure.) Normal read and write timings and command definitions apply. Reading at any address within erase-suspended sectors produces status data on I/Or - I/Oo. The system can use I/O7, or I/O6 and I/O2 together, to determine if a sector is actively erasing or is erase-suspended. See "Write Operation Status" for information on these status bits.

After an erase-suspended program operation is complete, the system can once again read array data within non-suspended sectors. The system can determine the status of the program operation using the  $I/O_7$  or  $I/O_6$  status bits, just as in the standard program operation. See "Write Operation Status" for more information.

The system may also write the autoselect command sequence when the device is in the Erase Suspend mode. The device allows reading autoselect codes even at addresses within erasing sectors, since the codes are not stored in the memory array. When the device exits the autoselect mode, the device reverts to the Erase Suspend mode, and is ready for another valid operation. See "Autoselect Command Sequence" for more information.

The system must write the Erase Resume command (address bits are "don't care") to exit the erase suspend mode and continue the sector erase operation. Further writes of the Resume command are ignored. Another Erase Suspend command can be written after the device has resumed erasing.



#### Note:

- See the appropriate Command Definitions table for erase command sequences.
- 2. See "I/O3: Sector Erase Timer" for more information.

Figure 2. Erase Operation



#### Table 5. A29L401A Command Definitions

|            | Command                          |          | Ş      |      |      |      |      | Bus Cy | cles (N | otes 2 | - 5) |      |      |      |            |
|------------|----------------------------------|----------|--------|------|------|------|------|--------|---------|--------|------|------|------|------|------------|
|            | Sequence                         |          | Cycles | Fir  | st   | Seco | nd   | Tł     | nird    | Fo     | ırth | Fif  | th   | Six  | <b>cth</b> |
|            | (Note 1)                         |          | S      | Addr | Data | Addr | Data | Addr   | Data    | Addr   | Data | Addr | Data | Addr | Data       |
| Re         | ad (Note 6)                      |          | 1      | RA   | RD   |      |      |        |         |        |      |      |      |      |            |
| Re         | set (Note 7)                     |          | 1      | XXX  | F0   |      |      |        |         |        |      |      |      |      |            |
|            | Manufacturer ID Word             |          | 4      | 555  | AA   | 2AA  | 55   | 555    | 90      | X00    | 37   |      |      |      |            |
|            | Device ID,                       | Word     | 4      | 555  | AA   | 2AA  | 55   | 555    | 90      | X01    | B334 |      |      |      |            |
| (e 8)      | Top Boot Block                   |          |        |      |      |      |      |        |         |        |      |      |      |      |            |
| (Note      | Device ID,                       | Word     | 4      | 555  | AA   | 2AA  | 55   | 555    | 90      | X01    | B3B5 |      |      |      |            |
| ect        | Bottom Boot Block                |          |        |      |      |      |      |        |         |        |      |      |      |      |            |
| Autoselect | Continuation ID                  | Word     | 4      | 555  | AA   | 2AA  | 55   | 555    | 90      | X03    | 7F   |      |      |      |            |
| Aut        | Sector Protect Verify            | Word     | 4      | 555  | AA   | 2AA  | 55   | 555    | 90      | (SA)   | XX00 |      |      |      |            |
|            | (Note 9)                         |          |        |      |      |      |      |        |         | X02    | XX01 |      |      |      |            |
| Pro        | gram                             | Word     | 4      | 555  | AA   | 2AA  | 55   | 555    | A0      | PA     | PD   |      |      |      |            |
| Unl        | ock Bypass                       | Word     | 3      | 555  | AA   | 2AA  | 55   | 555    | 20      |        |      |      |      |      |            |
| Unl        | ock Bypass Program (N            | Note 10) | 2      | XXX  | A0   | PA   | PD   |        |         |        |      |      |      |      |            |
| Unl        | ock Bypass Reset (Not            | e 11)    | 2      | XXX  | 90   | XXX  | 00   |        |         |        |      |      |      |      |            |
| Chi        | Chip Erase Word                  |          | 6      | 555  | AA   | 2AA  | 55   | 555    | 80      | 555    | AA   | 2AA  | 55   | 555  | 10         |
| Sec        | Sector Erase Word                |          | 6      | 555  | AA   | 2AA  | 55   | 555    | 80      | 555    | AA   | 2AA  | 55   | SA   | 30         |
| Era        | Erase Suspend (Note 12) 1 XXX B0 |          |        |      |      |      |      |        |         |        |      |      |      |      |            |
| Era        | Erase Resume (Note 13)           |          | 1      | XXX  | 30   |      |      |        |         |        |      |      |      |      |            |

## Legend:

X = Don't care

RA = Address of the memory location to be read.

RD = Data read from location RA during read operation.

PA = Address of the memory location to be programmed. Addresses latch on the falling edge of the  $\overline{WE}$  or  $\overline{CE}$  pulse, whichever happens later.

PD = Data to be programmed at location PA. Data latches on the rising edge of  $\overline{\text{WE}}$  or  $\overline{\text{CE}}$  pulse, whichever happens first.

SA = Address of the sector to be verified (in autoselect mode) or erased. Address bits A17 - A12 select a unique sector.

- 1. See Table 1 for description of bus operations.
- 2. All values are in hexadecimal.
- 3. Except when reading array or autoselect data, all bus cycles are write operation.
- 4. Data bits I/O<sub>15</sub>~I/O<sub>8</sub> are don't care for unlock and command cycles.
- 5. Address bits A17 A11 are don't cares for unlock and command cycles, unless SA or PA required.
- 6. No unlock or command cycles required when reading array data.
- 7. The Reset command is required to return to reading array data when device is in the autoselect mode, or if I/Os goes high (while the device is providing status data).
- 8. The fourth cycle of the autoselect command sequence is a read cycle.
- 9. The data is 00h for an unprotected sector and 01h for a protected sector. See "Autoselect Command Sequence" for more information.
- 10. The Unlock Bypass command is required prior to the Unlock Bypass Program command.
- 11. The Unlock Bypass Reset command is required to return to reading array data when the device is in the unlock bypass mode.
- 12. The system may read and program in non-erasing sectors, or enter the autoselect mode, when in the Erase Suspend mode,
- 13. The Erase Resume command is valid only during the Erase Suspend mode.



#### **Write Operation Status**

Several bits,  $I/O_2$ ,  $I/O_3$ ,  $I/O_5$ ,  $I/O_6$ ,  $I/O_7$  are provided in the A29L401A to determine the status of a write operation. Table 6 and the following subsections describe the functions of these status bits.  $I/O_7$ ,  $I/O_6$  each offer a method for determining whether a program or erase operation is complete or in progress. These three bits are discussed first.

## I/O7: Data Polling

The Data Polling bit, I/O7, indicates to the host system whether an Embedded Algorithm is in progress or completed, or whether the device is in Erase Suspend. Data Polling is valid after the rising edge of the final WE pulse in the program or erase command sequence.

During the Embedded Program algorithm, the device outputs on I/O7 the complement of the datum programmed to I/O7. This I/O7 status also applies to programming during Erase Suspend. When the Embedded Program algorithm is complete, the device outputs the datum programmed to I/O7. The system must provide the program address to read valid status information on I/O7. If a program address falls within a protected sector,  $\overline{Data}$  Polling on I/O7 is active for approximately  $2\mu s$ , then the device returns to reading array data.

During the Embedded Erase algorithm, Data Polling produces a "0" on I/O7. When the Embedded Erase algorithm is complete, or if the device enters the Erase Suspend mode, Data Polling produces a "1" on I/O7. This is analogous to the complement/true datum output described for the Embedded Program algorithm: the erase function changes all the bits in a sector to "1"; prior to this, the device outputs the "complement," or "0." The system must provide an address within any of the sectors selected for erasure to read valid status information on I/O7.

After an erase command sequence is written, if all sectors selected for erasing are protected,  $\overline{Data}$  Polling on I/O7 is active for approximately  $100\mu s$ , then the device returns to reading array data. If not all selected sectors are protected, the Embedded Erase algorithm erases the unprotected sectors, and ignores the selected sectors that are protected. When the system detects I/O7 has changed from the complement to true data, it can read valid data at I/O7 - I/O6 on the following read cycles. This is because I/O7 may change asynchronously with I/O6 - I/O6 while Output Enable ( $\overline{OE}$ ) is asserted low. The  $\overline{Data}$  Polling Timings (During Embedded Algorithms) in the "AC Characteristics" section illustrates this. Table 6 shows the outputs for  $\overline{Data}$  Polling on I/O7. Figure 3 shows the  $\overline{Data}$  Polling algorithm.



#### Note:

- VA = Valid address for programming. During a sector erase operation, a valid address is an address within any sector selected for erasure. During chip erase, a valid address is any non-protected sector address.
- 2. I/O7 should be rechecked even if I/O5 = "1" because I/O7 may change simultaneously with I/O5.

Figure 3. Data Polling Algorithm



#### I/O6: Toggle Bit I

Toggle Bit I on I/O6 indicates whether an Embedded Program or Erase algorithm is in progress or complete, or whether the device has entered the Erase Suspend mode. Toggle Bit I may be read at any address, and is valid after the rising edge of the final  $\overline{\text{WE}}$  pulse in the command sequence (prior to the program or erase operation), and during the sector erase time-out.

During an Embedded Program or Erase algorithm operation, successive read cycles to any address cause I/O6 to toggle. (The system may use either  $\overline{OE}$  or  $\overline{CE}$  to control the read cycles.) When the operation is complete, I/O6 stops toggling. After an erase command sequence is written, if all sectors selected for erasing are protected, I/O6 toggles for approximately  $100\mu s$ , then returns to reading array data. If not all selected sectors are protected, the Embedded Erase algorithm erases the unprotected sectors, and ignores the selected sectors that are protected.

The system can use  $I/O_6$  and  $I/O_2$  together to determine whether a sector is actively erasing or is erase-suspended. When the device is actively erasing (that is, the Embedded Erase algorithm is in progress),  $I/O_6$  toggles. When the device enters the Erase Suspend mode,  $I/O_6$  stops toggling. However, the system must also use  $I/O_2$  to determine which sectors are erasing or erase-suspended. Alternatively, the system can use  $I/O_7$  (see the subsection on "  $I/O_7$ : Data Polling").

If a program address falls within a protected sector, I/O6 toggles for approximately  $2\mu s$  after the program command sequence is written, then returns to reading array data.

 $\ensuremath{\mathsf{I}}/\ensuremath{\mathsf{O}}_6$  also toggles during the erase-suspend-program mode, and stops toggling once the Embedded Program algorithm is complete.

The Write Operation Status table shows the outputs for Toggle Bit I on I/O $_6$ . Refer to Figure 4 for the toggle bit algorithm, and to the Toggle Bit Timings figure in the "AC Characteristics" section for the timing diagram. The I/O $_2$  vs. I/O $_6$  figure shows the differences between I/O $_2$  and I/O $_6$  in graphical form. See also the subsection on " I/O $_2$ : Toggle Bit II".

#### I/O2: Toggle Bit II

The "Toggle Bit II" on I/O2, when used with I/O6, indicates whether a particular sector is actively erasing (that is, the Embedded Erase algorithm is in progress), or whether that sector is erase-suspended.  $\underline{\text{Toggle Bit II}}$  is valid after the rising edge of the final  $\underline{\text{WE}}$  pulse in the command sequence.

 $I/O_2$  toggles when the system reads at addresses within those sectors that have been selected for erasure. (The system may use either  $\overline{OE}$  or  $\overline{CE}$  to control the read cycles.) But  $I/O_2$  cannot distinguish whether the sector is actively erasing or is erase-suspended.  $I/O_6$ , by comparison, indicates whether the device is actively erasing, or is in Erase Suspend, but cannot distinguish which sectors are selected for erasure. Thus, both status bits are required for sector and mode information. Refer to Table 6 to compare outputs for  $I/O_2$  and  $I/O_6$ .

Figure 4 shows the toggle bit algorithm in flowchart form, and the section "  $I/O_2$ : Toggle Bit II" explains the algorithm. See also the "  $I/O_6$ : Toggle Bit I" subsection. Refer to the Toggle Bit Timings figure for the toggle bit timing diagram. The  $I/O_2$  vs.  $I/O_6$  figure shows the differences between  $I/O_2$  and  $I/O_6$  in graphical form.

## Reading Toggle Bits I/O6, I/O2

Refer to Figure 4 for the following discussion. Whenever the system initially begins reading toggle bit status, it must read I/O7 - I/O0 at least twice in a row to determine whether a toggle bit is toggling. Typically, a system would note and store the value of the toggle bit after the first read. After the second read, the system would compare the new value of the toggle bit with the first. If the toggle bit is not toggling, the device has completed the program or erase operation. The system can read array data on I/O7 - I/O0 on the following read cycle.

However, if after the initial two read cycles, the system determines that the toggle bit is still toggling, the system also should note whether the value of I/Os is high (see the section on I/Os). If it is, the system should then determine again whether the toggle bit is toggling, since the toggle bit may have stopped toggling just as I/Os went high. If the toggle bit is no longer toggling, the device has successfully completed the program or erase operation. If it is still toggling, the device did not complete the operation successfully, and the system must write the reset command to return to reading array data.

The remaining scenario is that the system initially determines that the toggle bit is toggling and I/Os has not gone high. The system may continue to monitor the toggle bit and I/Os through successive read cycles, determining the status as described in the previous paragraph. Alternatively, it may choose to perform other system tasks. In this case, the system must start at the beginning of the algorithm when it returns to determine the status of the operation (top of Figure 4).



## I/O<sub>5</sub>: Exceeded Timing Limits

I/Os indicates whether the program or erase time has exceeded a specified internal pulse count limit. Under these conditions I/Os produces a "1." This is a failure condition that indicates the program or erase cycle was not successfully completed.

The I/O<sub>5</sub> failure condition may appear if the system tries to program a "1 "to a location that is previously programmed to "0." Only an erase operation can change a "0" back to a "1." Under this condition, the device halts the operation, and when the operation has exceeded the timing limits, I/O<sub>5</sub> produces a "1."

Under both these conditions, the system must issue the reset command to return the device to reading array data.

#### I/O3: Sector Erase Timer

After writing a sector erase command sequence, the system may read I/O3 to determine whether or not an erase operation has begun. (The sector erase timer does not apply to the chip erase command.) If additional sectors are selected for erasure, the entire time-out also applies after each additional sector erase command. When the time-out is complete, I/O3 switches from "0" to "1." The system may ignore I/O3 if the system can guarantee that the time between additional sector erase commands will always be less than  $50\mu s$ . See also the "Sector Erase Command Sequence" section.

After the sector erase command sequence is written, the system should read the status on I/O<sub>7</sub> (Data Polling) or I/O<sub>6</sub> (Toggle Bit I) to ensure the device has accepted the command sequence, and then read I/O<sub>3</sub>. If I/O<sub>3</sub> is "1", the internally controlled erase cycle has begun; all further commands (other than Erase Suspend) are ignored until the erase operation is complete. If I/O<sub>3</sub> is "0", the device will accept additional sector erase commands. To ensure the command has been accepted, the system software should check the status of I/O<sub>3</sub> prior to and following each subsequent sector erase command. If I/O<sub>3</sub> is high on the second status check, the last command might not have been accepted. Table 6 shows the outputs for I/O<sub>3</sub>.



#### Notes :

- Read toggle bit twice to determine whether or not it is toggling. See text.
- Recheck toggle bit because it may stop toggling as I/O5 changes to "1". See text.

Figure 4. Toggle Bit Algorithm



| Table | 6  | Write  | 0      | peration | Status |
|-------|----|--------|--------|----------|--------|
| Iabic | v. | TTITLE | $\sim$ | peranon  | Otatus |

|                  | Operation                                    | I/O <sub>7</sub><br>(Note 1) | I/O <sub>6</sub> | I/O <sub>5</sub><br>(Note 2) | I/O <sub>3</sub> | I/O <sub>2</sub><br>(Note 1) |
|------------------|----------------------------------------------|------------------------------|------------------|------------------------------|------------------|------------------------------|
| Standard<br>Mode | Embedded Program Algorithm                   | I/O <sub>7</sub>             | Toggle           | 0                            | N/A              | No toggle                    |
| Mode             | Embedded Erase Algorithm                     | 0                            | Toggle           | 0                            | 1                | Toggle                       |
| Erase<br>Suspend | Reading within Erase<br>Suspended Sector     | 1                            | No toggle        | 0                            | N/A              | Toggle                       |
| Mode             | Reading within Non-Erase<br>Suspended Sector | Data                         | Data             | Data                         | Data             | Data                         |
|                  | Erase-Suspend-Program                        | I/O <sub>7</sub>             | Toggle           | 0                            | N/A              | N/A                          |

#### Notes:

- 1. I/O<sub>7</sub> and I/O<sub>2</sub> require a valid address when reading status information. Refer to the appropriate subsection for further details.
- 2. I/Os switches to "1" when an Embedded Program or Embedded Erase operation has exceeded the maximum timing limits. See "I/O5: Exceeded Timing Limits" for more information.

## **Maximum Negative Input Overshoot**



## **Maximum Positive Input Overshoot**





## **DC Characteristics**

## CMOS Compatible (TA=0°C to 70°C or -40°C to +85°C)

| Parameter | Parameter Description                  | Test Description                                                               |        | Min.       | Тур. | Max.      | Unit |
|-----------|----------------------------------------|--------------------------------------------------------------------------------|--------|------------|------|-----------|------|
| Symbol    |                                        |                                                                                |        |            |      |           |      |
| lu        | Input Load Current                     | VIN = VSS to VCC. VCC = VC                                                     | CC Max |            |      | ±1.0      | μΑ   |
| Ішт       | A9 Input Load Current                  | VCC = VCC Max, A9 =12.5V                                                       |        |            |      | 35        | μΑ   |
| llo       | Output Leakage Current                 | Vout = VSS to VCC. VCC = \                                                     |        |            | ±1.0 | μΑ        |      |
| lcc1      | VCC Active Read Current                | $\overline{\text{CE}} = \text{ViL}, \ \overline{\text{OE}} = \text{ViH}$ 5 MHz |        |            | 4    | 10        | mA   |
|           | (Notes 1, 2)                           | Word Mode                                                                      | 1 MHz  |            | 2    | 4         |      |
| lcc2      | VCC Active Write (Program/Erase)       | CE = VIL, OE =VIH                                                              |        |            | 20   | 30        | mA   |
|           | Current (Notes 2, 3, 4)                | ·                                                                              |        |            |      |           |      |
| lcc5      | Automatic Sleep Mode<br>(Note 2, 4, 5) | $VIH = VCC \pm 0.3V$ ; $VIL = VSS$                                             | ± 0.3V |            | 0.2  | 5         | μΑ   |
| VIL       | Input Low Level                        |                                                                                |        | -0.5       |      | 0.8       | V    |
| Vih       | Input High Level                       |                                                                                |        | 0.7 x VCC  |      | VCC + 0.3 | V    |
| Vid       | Voltage for Autoselect and             | VCC = 3.3 V                                                                    |        | 11.5       |      | 12.5      | V    |
|           | Temporary Unprotect Sector             |                                                                                |        |            |      |           |      |
| Vol       | Output Low Voltage                     | IoL = 4.0mA, VCC = VCC Mir                                                     | 1      |            |      | 0.45      | V    |
| Voн1      | Output High Voltage                    | loн = -2.0 mA, VCC = VCC N                                                     | lin    | 0.85 x VCC |      |           | V    |
| Voн2      |                                        | Іон = -100 μA, VCC = VCC M                                                     | lin    | VCC - 0.4  |      |           | V    |

#### Notes:

- 1. The lcc current listed is typically less than 2 mA/MHz, with  $\overline{OE}$  at Vih. Typical VCC is 3.0V.
- 2. Maximum Icc specifications are tested with VCC = VCC max.
- 3. lcc active while Embedded Algorithm (program or erase) is in progress.
- 4. Automatic sleep mode enables the low power mode when addresses remain stable for tacc + 30ns. Typical sleep mode current is 200nA.
- 5. Not 100% tested.



## **DC Characteristics (continued)**

## **Zero Power Flash**



Note: Addresses are switching at 1MHz

ICC1 Current vs. Time (Showing Active and Automatic Sleep Currents)



Typical Icc1 vs. Frequency



## **AC Characteristics**

## Read Only Operations (TA=0°C to 70°C or -40°C to +85°C)

| Parameter | Symbols | Descript                                          | ion                     | Test Setup         |      | Sp  | eed | Unit |
|-----------|---------|---------------------------------------------------|-------------------------|--------------------|------|-----|-----|------|
| JEDEC     | Std     |                                                   |                         |                    |      | -70 | -90 |      |
| tavav     | trc     | Read Cycle Time (Not                              | e 1)                    |                    | Min. | 70  | 90  | ns   |
| tavqv     | tacc    | Address to Output Delay                           |                         | Œ = VIL<br>Œ = VIL | Max. | 70  | 90  | ns   |
| telqv     | tcE     | Chip Enable to Output Delay                       |                         | OE = VIL           | Max. | 70  | 90  | ns   |
| tgLQV     | toE     | Output Enable to Outp                             | ut Delay                |                    | Max. | 30  | 35  | ns   |
|           |         | Output Frankla Hald                               | Read                    |                    | Min. | 0   | 0   | ns   |
|           | tоен    | Output Enable Hold<br>Time (Note 1)               | Toggle and Data Polling |                    | Min. | 10  | 10  | ns   |
| tenqz     | tor     | Chip Enable to Output (Notes 1)                   | High Z                  |                    | Max. | 25  | 30  | ns   |
| tgнqz     | tof     | Output Enable to Output High Z (Notes 1)          |                         |                    |      | 25  | 30  | ns   |
| taxqx     | toн     | Output Hold Time from CE or OE, Whicheve (Note 1) |                         |                    | Min. | 0   | 0   | ns   |

## Notes:

- 1. Not 100% tested.
- 2. See Test Conditions and Test Setup for test specifications.

## **Timing Waveforms for Read Only Operation**





## **AC Characteristics**

Erase and Program Operations (T<sub>A</sub>=0°C to 70°C or -40°C to +85°C)

| Parai  | neter  | Description                                        | on   |      | Sp  | eed | Unit |
|--------|--------|----------------------------------------------------|------|------|-----|-----|------|
| JEDEC  | Std    |                                                    |      |      | -70 | -90 |      |
| tavav  | twc    | Write Cycle Time (Note 1)                          |      | Min. | 70  | 90  | ns   |
| tavwl  | tas    | Address Setup Time                                 | Min. | (    | )   | ns  |      |
| twlax  | tah    | Address Hold Time                                  |      | Min. | 45  | 45  | ns   |
| tоvwн  | tos    | Data Setup Time                                    |      | Min. | 35  | 45  | ns   |
| twndx  | tрн    | Data Hold Time                                     | Min. | (    | )   | ns  |      |
|        | toes   | Output Enable Setup Time                           | Min. | (    | ns  |     |      |
| tghwL  | tghwL  | Read Recover Time Before Write (OE high to WE low) | Min. | (    | 0   | ns  |      |
| telwl  | tcs    | CE Setup Time                                      |      | Min. | (   | )   | ns   |
| twheh  | tсн    | CE Hold Time                                       |      | Min. | (   | )   | ns   |
| twLwH  | twp    | Write Pulse Width                                  |      | Min. | 60  | 60  | ns   |
| twnwL  | twpн   | Write Pulse Width High                             |      | Min. | 3   | 0   | ns   |
| twhwh1 | twhwh1 | Programming Operation (Note 2)                     | Word | Тур. | -   | 7   | μS   |
| twnwh2 | twhwh2 | Sector Erase Operation (Note 2)                    | Тур. | 1    | .0  | sec |      |
|        | tvcs   | VCC Set Up Time (Note 1)                           |      | Min. | 5   | 60  | μS   |

#### Notes:

- 1. Not 100% tested.
- 2. See the "Erase and Programming Performance" section for more information.



## **Timing Waveforms for Program Operation**



#### Note:

- 1. PA = program addrss, PD = program data, Dout is the true data at the program address.
- 2. Illustration shows device in word mode.



## **Timing Waveforms for Chip/Sector Erase Operation**



## Note:

- 1. SA = Sector Address (for Sector Erase), VA = Valid Address for reading status data (see "Write Operaion Ststus").
- 2. Illustratin shows device in word mode.



## Timing Waveforms for Data Polling (During Embedded Algorithms)



Note: VA = Valid Address. Illustation shows first status cycle after command sequence, last status read cycle, and array data read cycle.



## **Timing Waveforms for Toggle Bit (During Embedded Algorithms)**



Note: VA = Valid Address; not required for I/O<sub>6</sub>. Illustration shows first two status cycle after command sequence, last status read cycle, and array data read cycle.

## Timing Waveforms for I/O2 vs. I/O6



Note: Both I/Os and I/O2 toggle with OE or CE. See the text on I/Os and I/O2 in the section "Write Operation Status" for more information.



## Timing Waveforms for Alternate CE Controlled Write Operation



#### Note:

- 1. PA = Program Address, PD = Program Data, SA = Sector Address, I/O7 = Complement of Data Input, Dout = Array Data.
- 2. Figure indicates the last two bus cycles of the command sequence.

## **Erase and Programming Performance**

| Parameter                      |           | Typ. (Note 1) | Max. (Note 2) | Unit | Comments                                  |  |
|--------------------------------|-----------|---------------|---------------|------|-------------------------------------------|--|
| Sector Erase Time              |           | 1.0           | 8             | sec  | Excludes 00h programming prior            |  |
| Chip Erase Time                |           | 10            |               | sec  | to erasure                                |  |
| Word Programming Time          |           | 7             | 500           | μS   |                                           |  |
| Chip Programming Time (Note 3) | Word Mode | 5             | 12            | sec  | Excludes system-level overhea<br>(Note 5) |  |

#### Notes

- 1. Typical program and erase times assume the following conditions: 25°C, 3.0V VCC, 10,000 cycles. Additionally, programming typically assumes checkerboard pattern.
- 2. Under worst case conditions of  $90^{\circ}$ C, VCC = 2.7V, 100,000 cycles.
- 3. The typical chip programming time is considerably less than the maximum chip programming time listed, since most bytes program faster than the maximum byte program time listed. If the maximum byte program time given is exceeded, only then does the device set  $I/O_5 = 1$ . See the section on  $I/O_5$  for further information.
- 4. In the pre-programming step of the Embedded Erase algorithm, all bytes are programmed to 00h before erasure.
- 5. System-level overhead is the time required to execute the four-bus-cycle command sequence for programming. See Table 5 for further information on command definitions.
- 6. The device has a guaranteed minimum erase and program cycle endurance of 10,000 cycles.



## **Latch-up Characteristics**

| Description                                                                                           | Min.    | Max.     |
|-------------------------------------------------------------------------------------------------------|---------|----------|
| Input Voltage with respect to VSS on all I/O pins                                                     | -1.0V   | VCC+1.0V |
| VCC Current                                                                                           | -100 mA | +100 mA  |
| Input voltage with respect to VSS on all pins except I/O pins (including A9, $\overline{\text{OE}}$ ) | -1.0V   | 12.5V    |

Includes all pins except VCC. Test conditions: VCC = 5.0V, one pin at time.

## **TSOP and SOP Pin Capacitance**

| Parameter Symbol | Parameter Description   | Test Setup | Тур. | Max. | Unit |
|------------------|-------------------------|------------|------|------|------|
| Cin              | Input Capacitance       | Vin=0      | 6    | 7.5  | pF   |
| Соит             | Output Capacitance      | Vоит=0     | 8.5  | 12   | pF   |
| CIN2             | Control Pin Capacitance | Vin=0      | 7.5  | 9    | pF   |

## Notes:

- 1. Sampled, not 100% tested.
- 2. Test conditions  $T_A = 25^{\circ}C$ , f = 1.0MHz

## **Data Retention**

| Parameter                           | Test Conditions | Min | Unit  |
|-------------------------------------|-----------------|-----|-------|
| Minimum Pattern Data Retention Time | 150°C           | 10  | Years |
| William attern Data Neterition Time | 125°C           | 20  | Years |

## **Test Conditions**

**Test Specifications** 

| Test Condition                                         | -70        | -90       | Unit |  |
|--------------------------------------------------------|------------|-----------|------|--|
| Output Load                                            | 1 TTL gate |           |      |  |
| Output Load Capacitance, CL(including jig capacitance) | 30         | 100       | pF   |  |
| Input Rise and Fall Times                              | 5          | 5         | ns   |  |
| Input Pulse Levels                                     | 0.0 - 3.0  | 0.0 - 3.0 | V    |  |
| Input timing measurement reference levels              | 1.5        | 1.5       | V    |  |
| Output timing measurement reference levels             | 1.5        | 1.5       | V    |  |



## **Test Setup**





## Ordering Information Top Boot Sector Flash

| Part No.        | Access Time<br>(ns) | Active Read<br>Current Typ.<br>(mA) | Program/Erase<br>Current Typ.<br>(mA) | Standby<br>Current Typ.<br>(μΑ) | Package               |
|-----------------|---------------------|-------------------------------------|---------------------------------------|---------------------------------|-----------------------|
| A29L401ATG-70   |                     | 4                                   | 20                                    | 0.2                             | 48-ball TFBGA         |
| A29L401ATG-70F  |                     |                                     |                                       |                                 | 48-ball Pb-Free TFBGA |
| A29L401ATG-70U  | 70                  |                                     |                                       |                                 | 48-ball TFBGA         |
| A29L401ATG-70UF | 70                  |                                     |                                       |                                 | 48-ball Pb-Free TFBGA |
| A29L401ATG-70I  |                     |                                     |                                       |                                 | 48-ball TFBGA         |
| A29L401ATG-70IF |                     |                                     |                                       |                                 | 48-ball Pb-Free TFBGA |
| A29L401ATG-90   |                     |                                     |                                       |                                 | 48-ball TFBGA         |
| A29L401ATG-90F  | 90                  | 4                                   | 20                                    | 0.2                             | 48-ball Pb-Free TFBGA |
| A29L401ATG-90U  |                     |                                     |                                       |                                 | 48-ball TFBGA         |
| A29L401ATG-90UF |                     |                                     |                                       |                                 | 48-ball Pb-Free TFBGA |
| A29L401ATG-90I  |                     |                                     |                                       |                                 | 48-ball TFBGA         |
| A29L401ATG-90IF |                     |                                     |                                       |                                 | 48-ball Pb-Free TFBGA |

Note: -U is for industrial operating temperature range: -40°C to +85°C -I is for industrial operating temperature range: -25°C to +85°C



# Ordering Information (continued) Bottom Boot Sector Flash

| Part No.        | Access Time<br>(ns) | Active Read<br>Current Typ.<br>(mA) | Program/Erase<br>Current Typ.<br>(mA) | Standby<br>Current Typ.<br>(μΑ) | Package               |
|-----------------|---------------------|-------------------------------------|---------------------------------------|---------------------------------|-----------------------|
| A29L401AUG-70   |                     | 4                                   | 20                                    | 0.2                             | 48-ball TFBGA         |
| A29L401AUG-70F  |                     |                                     |                                       |                                 | 48-ball Pb-Free TFBGA |
| A29L401AUG-70U  | 70                  |                                     |                                       |                                 | 48-ball TFBGA         |
| A29L401AUG-70UF | 70                  |                                     |                                       |                                 | 48-ball Pb-Free TFBGA |
| A29L401AUG-70I  |                     |                                     |                                       |                                 | 48-ball TFBGA         |
| A29L401AUG-70IF |                     |                                     |                                       |                                 | 48-ball Pb-Free TFBGA |
| A29L401AUG-90   | 90                  | 4                                   | 20                                    | 0.2                             | 48-ball TFBGA         |
| A29L401AUG-90F  |                     |                                     |                                       |                                 | 48-ball Pb-Free TFBGA |
| A29L401AUG-90U  |                     |                                     |                                       |                                 | 48-ball TFBGA         |
| A29L401AUG-90UF |                     |                                     |                                       |                                 | 48-ball Pb-Free TFBGA |
| A29L401AUG-90I  |                     |                                     |                                       |                                 | 48-ball TFBGA         |
| A29L401AUG-90IF |                     |                                     |                                       |                                 | 48-ball Pb-Free TFBGA |

Note: -U is for industrial operating temperature range: -40°C to +85°C -I is for industrial operating temperature range: -25°C to +85°C



## **Package Information**

# 48LD CSP (6 x 8 mm) Outline Dimensions (48TFBGA)

unit: mm



| Cumbal         | Dimensions in mm |      |      |  |  |
|----------------|------------------|------|------|--|--|
| Symbol         | Min.             | Nom. | Max. |  |  |
| Α              | 1                | -    | 1.20 |  |  |
| A1             | 0.20             | 0.25 | 0.30 |  |  |
| b              | 0.30             | -    | 0.40 |  |  |
| D              | 5.90             | 6.00 | 6.10 |  |  |
| D1             | 4.00 BSC         |      |      |  |  |
| е              | -                | 0.80 | -    |  |  |
| Е              | 7.90             | 8.00 | 8.10 |  |  |
| E <sub>1</sub> | 5.60 BSC         |      |      |  |  |