## Product Preview

# 128K x 8 Bit Fast Static Random Access Memory

The MCM6726B is a 1,048,576 bit static random access memory organized as 131,072 words of 8 bits. This device is fabricated using high performance silicon–gate BiCMOS technology. Static design eliminates the need for external clocks or timing strobes.

Output enable  $(\overline{G})$  is a special control feature that provides increased system flexibility and eliminates bus contention problems.

This device meets JEDEC standards for functionality and revolutionary pinout, and is available in a 400 mil plastic small—outline J—leaded package.

- Single 5 V ± 10% Power Supply
- · Fully Static No Clock or Timing Strobes Necessary
- All Inputs and Outputs Are TTL Compatible
- · Three State Outputs
- Fast Access Times: 8, 10, 12 ns
- · Center Power and I/O Pins for Reduced Noise

#### **BLOCK DIAGRAM**



# MCM6726B



| PIN               | ASSIG | NME | ENT                 |
|-------------------|-------|-----|---------------------|
| A [               | 1 •   | 32  | <u>}</u> •          |
| ΑC                | 2     | 31  | ] A                 |
| ^ d               | 3     | 30  | <u> </u>            |
| ΑC                | 4     | 29  | ) A                 |
| ĒĆ                | 5     | 28  | þ G                 |
| DQ0 [             | 6     | 27  | DQ7                 |
| DQ1 [             | 7     | 26  | DQ6                 |
| v <sub>CC</sub> [ | 8     | 25  | D v <sub>SS</sub>   |
| V <sub>SS</sub> [ | 9     | 24  | þ v <sub>cc</sub> i |
| DQ2 [             | 10    | 23  | DQ5                 |
| DQ3 [             | 11    | 22  | ] DQ4               |
| ₩ ₫               | 12    | 21  | <b>þ</b> ∧ '        |
| ΑC                | 13    | 20  | ÞΑ                  |
| ΑC                | 14    | 19  | <b>)</b> ^          |
| ΑC                | 15    | 18  | Þ ∧                 |
| ΑC                | 16    | 17  | <b>)</b> ^          |
|                   |       |     | _                   |

| PIN NAMES                                                                                                                                                                                                                                             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A0 - A16         Address Input           Ē         Chip Enable           W         Write Enable           G         Output Enable           DQ0 - DQ7         Data Input/Output           VCC         + 5 V Power Supply           VSS         Ground |

This document contains information on a new product under development. Motorola reserves the right to change or discontinue this product without notice.

#### TRUTH TABLE (X = Don't Care)

| Ē | Ğ | W | Mode            | V <sub>CC</sub> Current | Output           | Cycle       |
|---|---|---|-----------------|-------------------------|------------------|-------------|
| Н | х | х | Not Selected    | ISB1, ISB2              | High-Z           |             |
| L | Н | Н | Output Disabled | ICCA                    | High-Z           |             |
| L | L | Н | Read            | ICCA                    | D <sub>out</sub> | Read Cycle  |
| L | Х | L | Write           | ICCA                    | High-Z           | Write Cycle |

## **ABSOLUTE MAXIMUM RATINGS (See Note)**

| Rating                                         | Symbol                             | Value                          | Unit |
|------------------------------------------------|------------------------------------|--------------------------------|------|
| Power Supply Voltage                           | Vcc                                | - 0.5 to + 7.0                 | ٧    |
| Voltage Relative to VSS for Any Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | - 0.5 to V <sub>CC</sub> + 0.5 | ٧    |
| Output Current                                 | l <sub>out</sub>                   | ± 30                           | mΑ   |
| Power Dissipation                              | PD                                 | 1.2                            | W    |
| Temperature Under Bias                         | T <sub>bias</sub>                  | - 10 to + 85                   | °C   |
| Operating Temperature                          | TA                                 | 0 to + 70                      | °C   |
| Storage Temperature — Plastic                  | T <sub>stg</sub>                   | - 55 to + 125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to these high-impedance circuits.

This BiCMOS memory circuit has been designed to meet the dc and ac specifications shown in the tables, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow of at least 500 linear feet per minute is maintained.

## DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5.0 V  $\pm$  10%, T<sub>A</sub> = 0 to 70°C, Unless Otherwise Noted)

## RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol | C 4.5 5.0 5.5 |     | Unit                    |             |
|------------------------------------------|--------|---------------|-----|-------------------------|-------------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5           | 5.0 | 5.5                     | ٧           |
| Input High Voltage                       | ViH    | 2.2           | _   | V <sub>CC</sub> + 0.3** | <b>&gt;</b> |
| Input Low Voltage                        | VIL    | - 0.5*        |     | 0.8                     | V           |

<sup>\*</sup>V<sub>II</sub> (min) = -0.5 V dc; V<sub>II</sub> (min) = -2.0 V ac (pulse width  $\le 2.0$  ns) for  $l \le 20.0$  mA.

## DC CHARACTERISTICS

| Parameter                                                                               | Symbol  | Min | Max   | Unit |
|-----------------------------------------------------------------------------------------|---------|-----|-------|------|
| Input Leakage Current (All Inputs, V <sub>in</sub> = 0 to V <sub>CC</sub> )             | lkg(l)  |     | ± 1.0 | μА   |
| Output Leakage Current (E = V <sub>IH</sub> , V <sub>Out</sub> = 0 to V <sub>CC</sub> ) | likg(O) | _   | ± 1.0 | μА   |
| Output Low Voltage (I <sub>OL</sub> = + 8.0 mA)                                         | VOL     | _   | 0.4   | ٧    |
| Output High Voltage (I <sub>OH</sub> = - 4.0 mA)                                        | Voн     | 2.4 | _     | ٧    |

## **POWER SUPPLY CURRENTS**

| Parameter                                                                                                                                     | Symbol | 6726B-8 | 6726B-10 | 6726B-12 | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|----------|----------|------|
| AC Active Supply Current (I <sub>OUt</sub> = 0 mA) (V <sub>CC</sub> = max. f = f <sub>max</sub> )                                             | ICCA   | 195     | 175      | 165      | mA   |
| Active Quiescent Current (E = V <sub>IL</sub> , V <sub>CC</sub> = max, f = 0 MHz)                                                             | ICC2   | 100     | 100      | 100      | mA   |
| AC Standby Current (E = VIH, VCC = max, f = f <sub>max</sub> )                                                                                | ISB1   | 60      | 60       | 60       | mA   |
| CMOS Standby Current ( $V_{CC}$ = max, $f$ = 0 MHz, $\widetilde{E} \ge V_{CC}$ – 0.2 V, $V_{in} \le V_{SS}$ + 0.2 V, or $\ge V_{CC}$ – 0.2 V) | ISB2   | 20      | 20       | 20       | mA   |

MOTOROLA FAST SRAM MCM6726B

<sup>\*\*</sup> $V_{IH}$  (max) =  $V_{CC}$  + 0.3 V dc;  $V_{IH}$  (max) =  $V_{CC}$  + 2 V ac (pulse width  $\leq$  2.0 ns) for  $I \leq$  20.0 mA.

| Parameter                     | Symbol          | Тур | Max | Unit |
|-------------------------------|-----------------|-----|-----|------|
| Address Input Capacitance     | C <sub>in</sub> | _   | 6   | pF   |
| Control Pin Input Capacitance | C <sub>in</sub> | _   | 6   | pF   |
| Input/Output Capacitance      | CI/O            | _   | 8   | pF   |

#### AC OPERATING CONDITIONS AND CHARACTERISTICS

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_A = 0 \text{ to } +70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V |
|------------------------------------------------|-------------------------------------------------|
| Input Pulse Levels 0 to 3.0 V                  | Output Load See Figure 1A                       |
| Input Rise/Fall Time                           |                                                 |

#### READ CYCLE TIMING (See Notes 1 and 2)

|                                     |                   | 6726B-8 6726B-10 |     | 6726B-8 6726B-10 |     |     | 6726B-12 |      |       |
|-------------------------------------|-------------------|------------------|-----|------------------|-----|-----|----------|------|-------|
| Parameter                           | Symbol            | Min              | Max | Min              | Max | Min | Max      | Unit | Notes |
| Read Cycle Time                     | tavav             | 8                | _   | 10               | _   | 12  |          | ns   | 3     |
| Address Access Time                 | †AVQV             | _                | 8   | _                | 10  | -   | 12       | ns   |       |
| Enable Access Time                  | t <sub>ELQV</sub> |                  | 8   | -                | 10  | _   | 12       | ns   |       |
| Output Enable Access Time           | tGLQV             | _                | 4   | _                | 5   | _   | 6        | ns   |       |
| Output Hold from Address Change     | †AXQX             | 3                | _   | 3                | _   | 3   | _        | ns   |       |
| Enable Low to Output Active         | t <sub>ELQX</sub> | 3                | _   | 3                |     | 3   | _        | ns   | 4,5,6 |
| Output Enable Low to Output Active  | t <sub>GLQX</sub> | 0                |     | 0                |     | 0   | _        | ns   | 4,5,6 |
| Enable High to Output High-Z        | tEHQZ             |                  | 4   | 0                | 5   | 0   | 6        | ns   | 4,5,6 |
| Output Enable High to Output High-Z | tGHQZ             |                  | 4   | 0                | 5   | 0   | 6        | ns   | 4,5,6 |

#### NOTES:

- 1. W is high for read cycle.
- 2. For common I/O applications, minimization or elimination of bus contention conditions is necessary during read and write cycles.
- 3. All read cycle timings are referenced from the last valid address to the first transitioning address.
- 4. At any given voltage and temperature, tehQZ max < telQX min, and tGHQZ max < tGLQX min, both for a given device and from device to device.
- 5. Transition is measured 200 mV from steady-state voltage with load of Figure 1B.
- 6. This parameter is sampled and not 100% tested.
- 7. Device is continuously selected ( $\overline{E} = V_{IL}$ ,  $\overline{G} = V_{IL}$ ).
- 8. Addresses valid prior to or coincident with E going low.

#### **AC TEST LOADS**



Figure 1A

Figure 1B

## TIMING LIMITS

The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

## READ CYCLE 1 (See Note 7)



## READ CYCLE 2 (See Note 8)



WRITE CYCLE 1 (W Controlled, See Notes 1 and 2)

|                                       |                 | 6726 | 6726B-8  |     | B-10     | 6726B-12 |     | 1                               | 1     |
|---------------------------------------|-----------------|------|----------|-----|----------|----------|-----|---------------------------------|-------|
| Parameter                             | Symbol          | Min  | Max      | Min | Max      | Min      | Max | Unit ns ns ns ns ns ns ns ns ns | Notes |
| Write Cycle Time                      | tavav           | 8    | -        | 10  | <u> </u> | 12       |     | ns                              | 3     |
| Address Setup Time                    | tavwl           | 0    | _        | 0   | -        | 0        | _   | ns                              |       |
| Address Valid to End of Write         | †AVWH           | 8    | _        | 9   | _        | 10       | _   | ns                              |       |
| Address Valid to End of Write, G High | †AVWH           | 7    | _        | 8   | _        | 9        | -   | ns                              |       |
| Write Pulse Width                     | †WLWH,<br>†WLEH | 8    | _        | 9   | _        | 10       | _   | ns                              |       |
| Write Pulse Width, G High             | twLwH.          | 7    | _        | 8   | _        | 9        | _   | ns                              |       |
| Data Valid to End of Write            | tDVWH           | 4    | _        | 5   | _        | 6        | _   | ns                              |       |
| Data Hold Time                        | twhox           | 0    | _        | 0   | _        | 0        | _   | ns                              |       |
| Write Low to Data High-Z              | twlqz           | 0    | 4        | 0   | 5        | 0        | 6   | ns                              | 4,5,6 |
| Write High to Output Active           | twhqx           | 3    | <u> </u> | 3   | <u> </u> | 3        | _   | ns                              | 4,5,6 |
| Write Recovery Time                   | twhax           | 0    | _        | 0   | <u> </u> | 0        |     | ns                              |       |

## NOTES:

- 1. A write occurs during the overlap of  $\overline{\mathbb{E}}$  low and  $\overline{\mathbb{W}}$  low.
- 2. For common I/O applications, minimization or elimination of bus contention conditions is necessary during read and write cycles.
- 3. All write cycle timings are referenced from the last valid address to the first transitioning address.
- 4. Transition is measured 200 mV from steady-state voltage with load of Figure 1B.
- 5. This parameter is sampled and not 100% tested.
- 6. At any given voltage and temperature, twLQZ max < twHQX min both for a given device and from device to device.

## **WRITE CYCLE 1**



## WRITE CYCLE 2 (E Controlled, See Notes 1 and 2)

|                               |                 | 6726B-8 |     | 6726B-10 |          | 6726B-12 |     |      |       |
|-------------------------------|-----------------|---------|-----|----------|----------|----------|-----|------|-------|
| Parameter                     | Symbol          | Min     | Max | Min      | Max      | Min      | Max | Unit | Notes |
| Write Cycle Time              | tavav           | 8       |     | 10       |          | 12       |     | ns   | 3     |
| Address Setup Time            | †AVEL           | 0       | _   | 0        |          | 0        | _   | ns   |       |
| Address Valid to End of Write | taveh           | 7       | _   | 8        | <u> </u> | 9        | _   | ns   |       |
| Enable to End of Write        | teleh,<br>telwh | 7       | _   | 8        | _        | 9        | _   | ns   | 4,5   |
| Data Valid to End of Write    | †DVEH           | 4       | _   | 5        | _        | 6        |     | ns   |       |
| Data Hold Time                | tEHDX           | 0       |     | 0        |          | 0        | _   | ns   |       |
| Write Recovery Time           | †EHAX           | 0       | _   | 0        | -        | 0        |     | ns   |       |

#### NOTES:

- 1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.
- 2. For common I/O applications, minimization or elimination of bus contention conditions is necessary during read and write cycles.
- 3. All write cycle timings are referenced from the last valid address to the first transitioning address.
- 4. If E goes low coincident with or after W goes low, the output will remain in a high impedance condition.

  5. If E goes high coincident with or before W goes high, the output will remain in a high impedance condition.

## **WRITE CYCLE 2**



## **ORDERING INFORMATION** (Order by Full Part Number)



MCM6726BWJ10R2 MCM6726BWJ12R2

MOTOROLA FAST SRAM

MCM6726BWJ8R2