# Three-PLL General Purpose EPROM Programmable Clock Generator | Features | Benefits | |--------------------------------------------------|--------------------------------------------------------------| | Three integrated phase-locked loops | Provides all necessary system clocks in a single package | | EPROM programmability | Easy customization and fast turnaround time | | Low skew, low jitter, high accuracy outputs | Meets critical timing requirements in complex system designs | | Power management options (Shutdown, OE, Suspend) | Supports low power applications | | Frequency select option | Enables design flexibility and margin testing | | Smooth slewing on CPUCLK | Allows downstream PLLs to stay locked on CPUCLK output | | 3.3V or 5V operation | Enables application compatibility | | Part Number | Outputs | Input Frequency Range | Output Frequency Range | Specifics | |-------------|---------|--------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------| | CY2291 | 8 | 10 MHz-25 MHz (external crystal)<br>1 MHz-30 MHz (reference clock) | 76.923 kHz–100 MHz (5V)<br>76.923 kHz–80 MHz (3.3V) | Factory Programmable<br>Commercial Temperature | | CY2291I | 8 | 10 MHz-25 MHz (external crystal)<br>1 MHz-30 MHz (reference clock) | 76.923 kHz–90 MHz (5V)<br>76.923 kHz–66.6 MHz (3.3V) | Factory Programmable<br>Industrial Temperature | | CY2291F | 8 | 10 MHz-25 MHz (external crystal)<br>1 MHz-30 MHz (reference clock) | 76.923 kHz–90 MHz (5V)<br>76.923 kHz–66.6 MHz (3.3V) | Field Programmable<br>Commercial Temperature | | CY2292 | 6 | 10 MHz-25 MHz (external crystal)<br>1 MHz-30 MHz (reference clock) | 76.923 kHz–100 MHz (5V)<br>76.923 kHz–80 MHz (3.3V) | Factory Programmable<br>Commercial Temperature | | CY2292I | 6 | 10 MHz-25 MHz (external crystal)<br>1 MHz-30 MHz (reference clock) | 76.923 kHz–90 MHz (5V)<br>76.923 kHz–66.6 MHz (3.3V) | Factory Programmable<br>Industrial Temperature | | CY2292F | 6 | 10 MHz-25 MHz (external crystal)<br>1 MHz-30 MHz (reference clock) | 76.923 kHz–90 MHz (5V)<br>76.923 kHz–66.6 MHz (3.3V) | Field Programmable<br>Commercial Temperature | | CY2295 | 8 | 10 MHz-25 MHz (external crystal)<br>1 MHz-30 MHz (reference clock) | 76.923 kHz–100 MHz (5V)<br>76.923 kHz–80 MHz (3.3V) | Factory Programmable<br>Commercial Temperature | | CY2295I | 8 | 10 MHz-25 MHz (external crystal)<br>1 MHz-30 MHz (reference clock) | 76.923 kHz–90 MHz (5V)<br>76.923 kHz–66.6 MHz (3.3V) | Factory Programmable<br>Industrial Temperature | CY2295 # **Pin Configurations** ### **Pin Summary** | Name | Pin Number<br>CY2291 | Pin Number<br>CY2292 | Pin Number<br>CY2295 | Description | |---------------------------|----------------------|----------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 32XOUT | 1 | _ | 1 | 32.768 kHz crystal feedback | | 32K | 2 | _ | 2 | 32.768 kHz output (always active if V <sub>BATT</sub> is present) | | CLKC | 3 | 1 | 4 | Configurable clock output C | | V <sub>DD</sub> | 4, 16 | 2, 14 | 5, 6, 22, 23, 26 | Voltage supply | | GND | 5 | 3, 11 | 3, 7, 8, 17, 21 | Ground | | XTALIN <sup>[1]</sup> | 6 | 4 | 9 | Reference crystal input or external reference clock input | | XTALOUT <sup>[1, 2]</sup> | 7 | 5 | 10 | Reference crystal feedback | | XBUF | 8 | 6 | 11 | Buffered reference clock output | | CLKD | 9 | 7 | 12 | Configurable clock output D | | CPUCLK | 10 | 8 | 14 | CPU frequency clock output | | CLKB | 11 | 9 | 15 | Configurable clock output B | | CLKA | 12 | 10 | 16 | Configurable clock output A | | CLKF | 13 | _ | 18 | Configurable clock output F | | S0 | 14 | 12 | 19 | CPU clock select input, bit 0 | | S1 | 15 | 13 | 20 | CPU clock select input, bit 1 | | S2/SUSPEND | 17 | 15 | 24 | CPU clock select input, bit 2. Optionally enables suspend feature when LOW [3] | | SHUTDOWN/OE | 18 | 16 | 25 | Places outputs in three-state <sup>[4]</sup> condition and shuts down chip when LOW. Optionally, only places outputs in three-state <sup>[4]</sup> condition and does not shut down chip when LOW | | $V_{BATT}$ | 19 | _ | 27 | Battery supply for 32.768-kHz circuit | | 32XIN | 20 | _ | 28 | 32.768-kHz crystal input | #### Notes: - For best accuracy, use a parallel-resonant crystal, C<sub>LOAD</sub> ≈ 17 pF or 18 pF. Float XTALOUT pin if XTALIN is driven by reference clock (as opposed to crystal). Please refer to application note "Understanding the CY2291, CY2292 and CY2295" for more information. The CY2291 has weak pull-downs on all outputs (except 32K). Hence, when a three-state condition is forced on the outputs, the output pins are pulled LOW. ### Operation The CY2291, CY2292 and CY2295 are a third-generation family of clock generators. The CY2291 is upwardly compatible with the industry standard ICD2023 and ICD2028 and continues their tradition by providing a high level of customizable features to meet the diverse clock generation needs of modern motherboards and other synchronous systems. The CY2292 differs from the CY2291 in that it comes in a 16-pin 150-mil SOIC package, and does not provide either the 32-kHz or CLKF outputs. The CY2295 is available in a space-saving 28-pin SSOP package. All parts provide a highly configurable set of clocks for PC motherboard applications. Each of the four configurable clock outputs (CLKA—CLKD) can be assigned 1 of 30 frequencies in any combination. Multiple outputs configured for the same or related<sup>[3]</sup> frequencies will have low (≤500 ps) skew, in effect providing on-chip buffering for heavily loaded signals. The CY2291, CY2292, and CY2295 can be configured for either 5V or 3.3V operation. The internal ROM tables use EPROM technology, allowing full customization of output frequencies. The reference oscillator has been designed for 10-MHz to 25-MHz crystals, providing additional flexibility. No external components are required with this crystal. Alternatively, an external reference clock of frequency between 1 MHz and 30 MHz can be used. Customers using the 32-kHz oscillator on the CY2291 or CY2295 should connect a 10-M $\Omega$ resistor in parallel with the 32-kHz crystal. ### **Output Configuration** The CY2291 and CY2295 (and CY2292) have five (four) independent frequency sources on chip. These are the 32-kHz oscillator (not available on CY2292), the reference oscillator, and three Phase Locked Loops (PLLs). Each PLL has a specific function. The System PLL (SPLL) drives the CLKF output (not available on CY2292) and provides fixed output frequencies on the configurable outputs. The SPLL offers the most output frequency divider options. The CPU PLL (CPLL) is controlled by the select inputs (S0–S2) to provide eight user-selectable frequencies with smooth slewing between frequencies. The Utility PLL (UPLL) provides the most accurate clock. It is often used for miscellaneous frequencies not provided by the other frequency sources. All configurations are EPROM programmable, providing short sample and production lead times. Please refer to the application note "Understanding the CY2291, CY2292, and CY2295" for information on configuring the part. ### **Power Saving Features** The $\overline{SHUTDOWN}/OE$ input three-states the outputs when pulled LOW (the 32-kHz clock output is not affected). If system shutdown is enabled (the default), a LOW on this pin also shuts off the PLLs, counters, the reference oscillator, and all other active components. The resulting current on the $V_{DD}$ pins will be less than 50 $\mu A$ (for Commercial Temp. or 100 $\mu A$ for Industrial Temp.) plus 15 $\mu A$ max. for the 32-kHz subsystem and is typically 10 $\mu A$ . After leaving shutdown mode, the PLLs will have to re-lock. All outputs except 32K have a weak pull-down so that the outputs do not float when three-stated. [4] The S2/SUSPEND input can be configured to shut down a customizable set of outputs and/or PLLs, when LOW. All PLLs and any of the outputs except 32K can be shut off in nearly any combination. The only limitation is that if a PLL is shut off, all outputs derived from it must also be shut off. Suspending a PLL shuts off all associated logic, while suspending an output simply forces a three-state condition. [3] The CPUCLK can slew (transition) smoothly between 8 MHz and the maximum output frequency (100 MHz at 5V/80 MHz at 3.3V for Commercial Temp. parts or 90 MHz at 5V/66.6 MHz at 3.3V for Industrial Temp. and for field-programmed parts). This feature is extremely useful in "Green" PC and laptop applications, where reducing the frequency of operation can result in considerable power savings. This feature meets all 486 and Pentium processor slewing requirements. ### CyClocks™ Software CyClocks is an easy-to-use application that allows you to configure any one of the EPROM programmable clocks offered by Cypress. You may specify the input frequency, PLL & output frequencies, and different functional options. Please note the output frequency ranges in this datasheet when specifying them in CyClocks to ensure that you stay within the limits. CyClocks also has a power calculation feature that allows you to see the power consumption of your specific configuration. You can download a copy of CyClocks for free on Cypress's website at www.cypress.com. # **Maximum Ratings** | (Above which the useful life may be impaired. For user guide- | Max. Soldering Temperature (10 sec)260°C | |---------------------------------------------------------------|------------------------------------------| | lines, not tested.) | Junction Temperature150°C | | Supply Voltage –0.5V to +7.0V | Package Power Dissipation | | DC Input Voltage0.5V to +7.0V | Static Discharge Voltage>2000V | | Storage Temperature65°C to +150°C | (per MIL-STD-883, Method 3015) | # Operating Conditions[5] | Parameter | Description | Part Numbers | Min. | Max. | Unit | |-------------------|-----------------------------------------------------------------|--------------------------------------------|-----------|-----------|------| | V <sub>DD</sub> | Supply Voltage, 5.0V (3.3V) operation | All | 4.5 (3.0) | 5.5 (3.6) | ٧ | | V <sub>BATT</sub> | Battery Backup Voltage | All | 2.0 | 5.5 | ٧ | | T <sub>A</sub> | Operating Temperature, Ambient | CY2291/CY2291F<br>CY2292/CY2292F<br>CY2295 | 0 | +70 | °C | | | | CY2291I<br>CY2292I<br>CY2295I | -40 | +85 | °C | | C <sub>LOAD</sub> | Max. Load Capacitance 5.0V (3.3V) Operation | All | | 25 (15) | рF | | f <sub>REF</sub> | Reference Frequency | All | 10.0 | 25.0 | MHz | | f <sub>REF</sub> | Reference Frequency, External Reference Clock <sup>[6, 7]</sup> | All | 1 | 30 | MHz | ### **Electrical Characteristics** | Parameter | Description | Conditions | | Min. | Тур. | Max. | Unit | |--------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------|--------------------------|--------|---------|------| | V <sub>OH</sub> <sup>[8]</sup> | HIGH-Level Output Voltage | I <sub>OH</sub> = 4.0 mA | | 2.4 | | | ٧ | | V <sub>OL</sub> [8] | LOW-Level Output Voltage | I <sub>OL</sub> = 4.0 mA | | | | 0.4 | ٧ | | V <sub>OH-32</sub> | 32.768-kHz HIGH-Level<br>Output Voltage | I <sub>OH</sub> = 0.5 mA | | V <sub>BATT</sub><br>0.5 | | | ٧ | | V <sub>OL-32</sub> | 32.768-kHz LOW-Level<br>Output Voltage | I <sub>OL</sub> = 0.5 mA | | | | 0.4 | ٧ | | V <sub>IH</sub> | HIGH-Level Input Voltage <sup>[9]</sup> | Except crystal pins | | 2.0 | | | ٧ | | V <sub>IL</sub> | LOW-Level Input Voltage <sup>[9]</sup> | Except crystal pins | | | | 0.8 | ٧ | | I <sub>IH</sub> | Input HIGH Current | $V_{IN} = V_{DD} - 0.5V$ | | | < 1 | 10 | μΑ | | I <sub>IL</sub> | Input LOW Current | $V_{IN} = +0.5V$ | | | < 1 | 10 | μΑ | | loz | Output Leakage Current | Three-state outputs | | | | 250 | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> Supply Current <sup>[10]</sup> | V <sub>DD</sub> = V <sub>DD</sub> max., 5V (3.3V) operation | | | 75(50) | 100(65) | mA | | I <sub>DDS</sub> | V <sub>DD</sub> Power Supply Current in<br>Shutdown Mode <sup>[10]</sup> | Shutdown active, excluding V <sub>BATT</sub> | CY2291/CY2291F<br>CY2292/CY2292F<br>CY2295 | | 10 | 50 | μА | | | | | CY2291I<br>CY2292I<br>CY2295I | | 10 | 100 | μА | | I <sub>BATT</sub> | V <sub>BATT</sub> Power Supply Current | V <sub>BATT</sub> = 3.0V | | | 5 | 15 | μΑ | #### Notes: Electrical parameters are guaranteed with these operating conditions. External input reference clock must have a duty cycle between 40% and 60%, measured at V<sub>DD</sub>/2. Please refer to application note "Crystal Oscillator Topics" for information on AC-coupling the external input reference clock. All outputs swing rail to rail. Xtal inputs have CMOS thresholds. Load = Max., V<sub>IN</sub> = 0V or V<sub>DD</sub>. Typical (–104) configuration, CPUCLK = 66 MHz. Other configurations will vary. Power can be approximated by the following formula (multiply by 0.65 for 3V operation): I<sub>DD</sub>=10+0.06•(F<sub>CPLL</sub>+F<sub>UPLL</sub>+2•F<sub>SPLL</sub>)+0.27•(F<sub>CLKA</sub>+F<sub>CLKB</sub>+F<sub>CLKC</sub>+F<sub>CLKD</sub>+F<sub>CPUCLK</sub>+F<sub>CLKF</sub>+F<sub>XBUF</sub>). # Switching Characteristics<sup>[11]</sup> | Parameter | Name | Description | | Min. | Тур. | Max. | Unit | |------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------------------|--------|------------------------|------------| | t <sub>1</sub> | Output Period | Clock output range,<br>5V operation | CY2291<br>CY2292<br>CY2295 | 10<br>(100 MHz) | | 13000<br>(76.923 kHz) | ns | | | | | CY2291F/CY2291I<br>CY2292F/CY2291I<br>CY2295I | 11.1<br>(90 MHz) | | 13000<br>(76.923 kHz) | ns | | t <sub>1</sub> | Output Period | Clock output range, 3.3V operation | CY2291<br>CY2292<br>CY2295 | 12.5<br>(80 MHz) | | 13000<br>(76.923 kHz) | ns | | | | | CY2291F/CY2291I<br>CY2292F/CY2291I<br>CY2295I | 15<br>(66.6 MHz) | | 13000<br>(76.923 kHz) | ns | | | Output Duty<br>Cycle <sup>[12]</sup> | Duty cycle for outputs, de f <sub>OUT</sub> ≥ 66 MHZ | | 40% | 50% | 60% | | | | | Duty cycle for outputs, de f <sub>OUT</sub> < 66 MHZ | efined as t <sub>2</sub> ÷ t <sub>1</sub> <sup>[13]</sup> | 45% | 50% | 55% | | | t <sub>3</sub> | Rise Time | Output clock rise time[14] | | | 3 | 5 | ns | | t <sub>4</sub> | Fall Time | Output clock fall time <sup>[14]</sup> | | | 2.5 | 4 | ns | | t <sub>5</sub> | Output Disable<br>Time | Time for output to enter three-state mode after SHUTDOWN/OE goes LOW | | | 10 | 15 | ns | | t <sub>6</sub> | Output Enable Time | Time for output to leave three-state mode after SHUTDOWN/OE goes HIGH | | | 10 | 15 | ns | | t <sub>7</sub> | Skew | Skew delay between any identical or related outputs <sup>[3, 13]</sup> | | | < 0.25 | 0.5 | ns | | t <sub>8</sub> | CPUCLK Slew | Frequency transition rate | | 1.0 | | 20.0 | MHz/<br>ms | | t <sub>9A</sub> | Clock Jitter <sup>[15]</sup> | Peak-to-peak period jitter (t <sub>9A</sub> maxt <sub>9A</sub> min.),<br>% of clock period (f <sub>OUT</sub> ≤ 4 MHz) | | | <0.5 | 1 | % | | t <sub>9B</sub> | Clock Jitter <sup>[15]</sup> | Peak-to-peak period jitter ( $t_{gB}$ max. $-t_{gB}$ min.)<br>(4 MHz $\leq f_{OUT} \leq 16$ MHz) | | | <0.7 | 1 | ns | | t <sub>9C</sub> | Clock Jitter <sup>[15]</sup> | Peak-to-peak period jitter<br>(16 MHz < f <sub>OUT</sub> ≤ 50 MH; | | | <400 | 500 | ps | | t <sub>9D</sub> | Clock Jitter <sup>[15]</sup> | Peak-to-peak period jitter<br>(f <sub>OUT</sub> > 50 MHz) | | | <250 | 350 | ps | | t <sub>10A</sub> | Lock Time for CPLL | Lock Time from Power-up | ) | | <25 | 50 | ms | | t <sub>10B</sub> | Lock Time for UPLL and SPLL | Lock Time from Power-up | | | <0.25 | 1 | ms | | | Slew Limits | CPU PLL Slew Limits | CY2291<br>CY2292<br>CY2295 | 8 | | 100 (5V)<br>80 (3.3V) | MHz | | | | | CY2291F/CY2291I<br>CY2292F/CY2291I<br>CY2295I | 8 | | 90 (5V)<br>66.6 (3.3V) | MHz | ### Notes: - Guaranteed by design and characterization, not 100% tested in production. XBUF duty cycle depends on XTALIN duty cycle. Measured at 1.4V. Measured between 0.4V and 2.4V. Jitter varies with configuration. All standard configurations sample tested at the factory conform to this limit. For more information on jitter, please refer to the application note: "Jitter in PLL-Based Systems." # **Switching Waveforms** # All Outputs, Duty Cycle and Rise/Fall Time # Output Three-State Timing<sup>[4]</sup> ### **CLK Outputs Jitter and Skew** # **CPU Frequency Change** ### **Test Circuit** ### **Ordering Information** | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | Operating<br>Voltage | |---------------|-----------------|--------------|--------------------|----------------------| | CY2291SC-XXX | S5 | 20-Pin SOIC | Commercial | 5.0V | | CY2292SC-XXX | S16 | 16-Pin SOIC | Commercial | 5.0V | | CY2295PVC-XXX | O28 | 28-Pin SSOP | Commercial | 5.0V | | CY2291SL-XXX | S5 | 20-Pin SOIC | Commercial | 3.3V | | CY2292SL-XXX | S16 | 16-Pin SOIC | Commercial | 3.3V | | CY2295PVL-XXX | O28 | 28-Pin SSOP | Commercial | 3.3V | | CY2291F | S5 | 20-Pin SOIC | Commercial | 3.3V or 5.0V | | CY2292F | S16 | 16-Pin SOIC | Commercial | 3.3V or 5.0V | | CY2291SI-XXX | S5 | 20-Pin SOIC | Industrial | 3.3V or 5.0V | | CY2292SI-XXX | S16 | 16-Pin SOIC | Industrial | 3.3V or 5.0V | | CY2295PVI–XXX | O28 | 28-Pin SSOP | Industrial | 3.3V or 5.0V | Document #: 38-00410-D ### **Custom Configuration Request Procedure** The CY229x are EPROM-programmable devices which may be configured in the factory or in the field by a Cypress Field Application Engineer (FAE). The output frequencies requested will be matched as closely as the internal PLL divider and multiplier options allow. All custom requests must be submmitted to your local Cypress FAE or sales representative. There are two methods to use to request custom configurations: - 1. Use CyClocks™ software. This software automatically calculates the output frequencies that can be generated by the CY229x devices and provides a print-out of final pinout which can be submitted (in electronic or print format) to your local FAE or sales representative. The CyClocks software is available free-of-charge from the Cypress website (http://www.cypress.com) or from your local sales representative. - 2. Use the custom configuration form attached. All areas must be filled in with the exception of shaded cells and the form submitted to the appropriate Cypress FAE or sales representative. If requesting samples through the factory: Once the custom request has been processed you will receive a part number with a 3-digit extension (e.g., CY2292SC-128) specific to the frequencies and pinout of your device. This will be the part number used for samples requests and production orders. | CY2291/2/5 CUSTOM CONFIGU<br>(Please submit to your local FA | RATION REQUEST FORM<br>E or sales representative) | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Company Engineer | FAE/Sales | | Phone# Fax# | Date | | CIRCLE ONE CY2291 CY2292 | CY2295 | | The CY2291, CY2295, and CY2292 are the industry's most flex urability due to their unique internal programmable EPROM arrable defined within the scope of the PLL frequencies and divider cuse only. Contact your local Cypress representative for assistant | lible frequency synthesizers, offering a high degree of config-<br>ay. Of the CY2291/2/5's outputs, six (five on the CY2292) may<br>riteria described in the following. Shaded areas are for Cypress | | 1. OPERATING VOLTAGE (Circle one) | 3.3V 5.0V | | | Crystal External Clock 14.31818 MHz (Default) | | If a different reference is required, specify the frequency ir<br>(must be between 10 MHz and 25 MHz for crystal, 1 MHz | | | • | n for any address and will automatically be entered for blanks.) | | Select Requested Actual | into any address and will automationly so offered for stame. | | S2 S1 S0 | If the Suspend Option is specified in #7 below, the Select MSB | | 0 0 0 | (S2) serves a dual function as both the MSB CPU address | | 0 0 1 | and as the Suspend select pin. The CPU frequencies speci- | | 0 1 0 | fied for addresses 000-011 will be active unless the CPU-PLL | | 0 1 1 | is shut down during the suspend mode (CPU-PLL is circled | | 1 0 0 | in #7). Also, any outputs derived from a non-suspended | | 1 0 1 | CPU-PLL (assigned in #5 as options 5–8) that are not circled in #7 will remain active during the suspend mode. | | 1 1 0 | III # # # Femali dollar during the suspend mode. | | 1 1 1 | Range: 8–100 MHz at 5V; 8–80 MHz at 3.3V (Commercial)<br>8–90 MHz at 5V, 8–66.6 MHz at 3.3V (Industrial/Field-Prog)<br>Default = "Off" for all selections | | To minimize harmonic effects, avoid setting any PLL to an e | <b>ENCIES</b> ("Off" is a valid frequency selection for either PLL.) | | Requested Actual UPLL | SPLL SPLL | | | L . | | Range: 8–100 MHz at 5V; 8–80 MHz at 3.3V (Commercial)<br>8–90 MHz at 5V, 8–66.6 MHz at 3.3V (Industrial/Field-Prog)<br>Default = 96 MHz at 5V; 48 MHz at 3.3V | Range: 8–100 MHz at 5V; 8–80 MHz at 3.3V (Commercial)<br>8–90 MHz at 5V, 8–66.6 MHz at 3.3V (Industrial/Field-Prog)<br>Default = 96 MHz at 5V; 48 MHz at 3.3V | | <ol> <li>OUTPUT CONFIGURATION ("Off" is a valid selection for a<br/>Assign by number from the Output Options Table below and</li> </ol> | | | Output Options Table | 40 001144 04 0011440 00 0011440 | | 1.Ref 6. CPLL/2 11. UPLL/4<br>2. Ref/2 7. CPLL/4 12. UPLL/8 | 16.SPLL/4 21.SPLL/12 26.SPLL/40<br>17.SPLL/5 22.SPLL/13 27.SPLL/48 | | 3. Ref/4 8. CPLL/8 13. SPLL | 18. SPLL/6 23. SPLL/20 28. SPLL/52 | | 4. Ref/8 9. UPLL 14. SPLL/2 | 19. SPLL/8 24. SPLL/24 29. SPLL/96 | | 5. CPLL 10. UPLL/2 15. SPLL/3 Option Frequency | 20. SPLL/10 25. SPLL/26 30. SPLL/104 <b>Option Frequency</b> | | Option Frequency 32K (Fixed 32 kHz) - 32.768kHz | Option Frequency CLKA (Options 1–30, Off) | | CLKF (Options 14–16, Off) | CLKB (Options 1 – 30, Off) | | XBUF (Option 1 only) 1 | CLKC (Options 1–30, Off) | | CPUCLK (Options 5–7, Off) | CLKD (Options 1-30, Off) | | 32K and CLKF are not available on the CY2292. | For CLKD only: option #4 (Ref/8) is replaced with Ref/3. | | 6. SHUTDOWN OPTION (Circle Yes or No) | Yes No | | 7. SUSPEND OPTION (Circle Yes or No) | Yes No | | IF SUSPEND = "Yes" Circle each resource to be shut | CPU-PLL XBUF CLKA | | down when the Suspend mode is active (S2=0). Note that | UTIL-PLL CPUCLK CLKB | | suspending a PLL automatically suspends its outputs. | SYS-PLL CLKF CLKC<br>CLKD | | FOR CYPRESS USE ONLY (Shaded Areas above and below) Customer Configuration | Marking | | Date | Quantity | | | THE STREET STREET | # **Package Diagrams** # 20-Lead (300-Mil) Molded SOIC S5 # 16-Lead (150-Mil) Molded SOIC S16 ### Package Diagrams (continued) ### 28-Lead (210-Mil) Shrunk Small Outline Package O28 DIMENSIONS IN MILLIMETERS MIN. MAX.