SCBS212D - JUNE 1992 - REVISED JULY 1999

- **Members of the Texas Instruments** Widebus™ Family
- State-of-the-Art *EPIC-IIB™* BiCMOS Design Significantly Reduces Power Dissipation
- Latch-Up Performance Exceeds 500 mA Per **JESD 17**
- Typical V<sub>OLP</sub> (Output Ground Bounce) < 1 V at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$
- Distributed V<sub>CC</sub> and GND Pin Configuration **Minimizes High-Speed Switching Noise**
- Flow-Through Architecture Optimizes PCB
- High-Drive Outputs (-32-mA I<sub>OH</sub>, 64-mA I<sub>OI</sub>)
- **Package Options Include Plastic Shrink** Small-Outline (DL), Thin Shrink Small-Outline (DGG) Packages and 380-mil Fine-Pitch Ceramic Flat (WD) Package Using 25-mil Center-to-Center Spacings

#### description

The 'ABT16646 devices consist bus-transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers.

These devices can be used as two 8-bit transceivers or one 16-bit transceiver. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the 'ABT16646 devices.

SN54ABT16646 . . . WD PACKAGE SN74ABT16646 . . . DGG OR DL PACKAGE (TOP VIEW)



Output-enable (OE) and direction-control (DIR) inputs are provided to control the transceiver functions. In the transceiver mode, data present at the high-impedance port may be stored in either register or in both. The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. The direction control (DIR) determines which bus receives data when OE is low. In the isolation mode (OE high), A data can be stored in one register and/or B data can be stored in the other register.

When an output function is disabled, the input function is still enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time.

To ensure the high-impedance state during power up or power down,  $\overline{\sf OE}$  should be tied to  ${\sf V}_{\sf CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus and EPIC-IIB are trademarks of Texas Instruments Incorporated.



SCBS212D - JUNE 1992 - REVISED JULY 1999

#### description (continued)

The SN54ABT16646 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C. The SN74ABT16646 is characterized for operation from  $-40^{\circ}$ C to  $85^{\circ}$ C.

#### **FUNCTION TABLE**

|    |     | INP    | UTS      |     |     | DATA              | A 1/0†         | OPERATION OR FUNCTION               |
|----|-----|--------|----------|-----|-----|-------------------|----------------|-------------------------------------|
| ŌĒ | DIR | CLKAB  | CLKBA    | SAB | SBA | A1-A8             | B1-B8          | OPERATION OR FUNCTION               |
| Х  | Х   | 1      | Х        | Х   | Х   | Input Unspecified |                | Store A, B unspecified <sup>†</sup> |
| Х  | X   | Χ      | <b>↑</b> | X   | Χ   | Unspecified Input |                | Store B, A unspecified <sup>†</sup> |
| Н  | Х   | 1      | 1        | Х   | Χ   | Input Input       |                | Store A and B data                  |
| Н  | Χ   | H or L | H or L   | X   | Χ   | Input disabled    | Input disabled | Isolation, hold storage             |
| L  | L   | Х      | Х        | Х   | L   | Output            | Input          | Real-time B data to A bus           |
| L  | L   | Χ      | H or L   | Х   | Н   | Output            | Input          | Stored B data to A bus              |
| L  | Н   | Х      | Х        | L   | Х   | Input             | Output         | Real-time A data to B Bus           |
| L  | Н   | H or L | Х        | Н   | Χ   | Input             | Output         | Stored A data to bus                |

<sup>†</sup> The data-output functions can be enabled or disabled by various signals at  $\overline{\text{OE}}$  or DIR. Data-input functions always are enabled, i.e., data at the bus terminals is stored on every low-to-high transition of the clock inputs.





Figure 1. Bus-Management Functions



#### logic symbol<sup>†</sup>



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



# logic diagram (positive logic)





SCBS212D - JUNE 1992 - REVISED JULY 1999

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage range, V <sub>CC</sub>                                  | –0.5 V to 7 V   |
|------------------------------------------------------------------------|-----------------|
| Input voltage range, V <sub>I</sub> (except I/O ports) (see Note 1)    | 0.5 V to 7 V    |
| Voltage range applied to any output in the high or power-off state, VO | –0.5 V to 5.5 V |
| Current into any output in the low state, IO: SN54ABT16646             | 96 mA           |
| SN74ABT16646                                                           | 128 mA          |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)              | –18 mA          |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0)             |                 |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): DGG package   | 81°C/W          |
| DL package                                                             | 74°C/W          |
| Storage temperature range, T <sub>stg</sub>                            | –65°C to 150°C  |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions (see Note 3)

|                 |                                    |                 | SN54AB1 | Г16646 | SN74AB1 | Г16646 | UNIT |
|-----------------|------------------------------------|-----------------|---------|--------|---------|--------|------|
|                 |                                    |                 | MIN     | MAX    | MIN     | MAX    | UNIT |
| Vcc             | Supply voltage                     |                 | 4.5     | 5.5    | 4.5     | 5.5    | V    |
| VIH             | High-level input voltage           |                 | 2       |        | 2       |        | V    |
| V <sub>IL</sub> | Low-level input voltage            |                 |         | 0.8    |         | 0.8    | V    |
| ٧ <sub>I</sub>  | Input voltage                      |                 | 0       | Vcc    | 0       | Vcc    | V    |
| ІОН             | High-level output current          |                 |         | -24    |         | -32    | mA   |
| loL             | Low-level output current           |                 |         | 48     |         | 64     | mA   |
| Δt/Δν           | Input transition rise or fall rate | Outputs enabled |         | 10     |         | 10     | ns/V |
| TA              | Operating free-air temperature     |                 | -55     | 125    | -40     | 85     | °C   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

<sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51.

SCBS212D - JUNE 1992 - REVISED JULY 1999

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DAE                | RAMETER        | TEST COM                                                        | DITIONS                          | Т   | A = 25°C         | ;     | SN54AB | Г16646 | SN74AB1 | 16646 | UNIT |
|--------------------|----------------|-----------------------------------------------------------------|----------------------------------|-----|------------------|-------|--------|--------|---------|-------|------|
| PAR                | KAMETER        | TEST CON                                                        | DITIONS                          | MIN | TYP <sup>†</sup> | MAX   | MIN    | MAX    | MIN     | MAX   | UNII |
| ٧ıK                |                | $V_{CC} = 4.5 \text{ V},$                                       | $I_{I} = -18 \text{ mA}$         |     |                  | -1.2  |        | -1.2   |         | -1.2  | V    |
|                    |                | V <sub>CC</sub> = 4.5 V,                                        | $I_{OH} = -3 \text{ mA}$         | 2.5 |                  |       | 2.5    |        | 2.5     |       |      |
| \/~··              |                | $V_{CC} = 5 V$ ,                                                | $I_{OH} = -3 \text{ mA}$         | 3   |                  |       | 3      |        | 3       |       | V    |
| VOH                |                | V <sub>CC</sub> = 4.5 V                                         | $I_{OH} = -24 \text{ mA}$        | 2   |                  |       | 2      |        |         |       | V    |
|                    |                | VCC = 4.5 V                                                     | $I_{OH} = -32 \text{ mA}$        | 2*  |                  |       |        |        | 2       |       |      |
| VOL                |                | V <sub>CC</sub> = 4.5 V                                         | I <sub>OL</sub> = 48 mA          |     |                  | 0.55  |        | 0.55   |         |       | V    |
| VOL                |                | VCC = 4.5 V                                                     | I <sub>OL</sub> = 64 mA          |     |                  | 0.55* |        |        |         | 0.55  | V    |
| V <sub>hys</sub>   |                |                                                                 |                                  |     | 100              |       |        |        |         |       | mV   |
| I <sub>I</sub>     | Control inputs | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = V <sub>0</sub>        | CC or GND                        |     |                  | ±1    |        | ±1     |         | ±1    | μΑ   |
|                    | A or B ports   |                                                                 |                                  |     |                  | ±20   |        | ±20    |         | ±20   |      |
| I <sub>OZH</sub> ‡ |                | $V_{CC} = 5.5 \text{ V},$                                       | $V_0 = 2.7 \text{ V}$            |     |                  | 10    |        | 10     |         | 10    | μΑ   |
| lozL <sup>‡</sup>  |                | $V_{CC} = 5.5 \text{ V},$                                       | $V_0 = 0.5 V$                    |     |                  | -10   |        | -10    |         | -10   | μΑ   |
| I <sub>off</sub>   |                | $V_{CC} = 0$ ,                                                  | $V_I$ or $V_O \le 4.5 \text{ V}$ |     |                  | ±100  |        |        |         | ±100  | μΑ   |
| ICEX               |                | V <sub>CC</sub> = 5.5 V,<br>V <sub>O</sub> = 5.5 V              | Outputs high                     |     |                  | 50    |        | 50     |         | 50    | μА   |
| ΙΟ§                |                | V <sub>CC</sub> = 5.5 V,                                        | V <sub>O</sub> = 2.5 V           | -50 | -100             | -180  | -50    | -180   | -50     | -180  | mA   |
|                    |                | V <sub>CC</sub> = 5.5 V,                                        | Outputs high                     |     |                  | 2     |        | 2      |         | 2     |      |
| Icc                | A or B ports   | $I_0 = 0$ ,                                                     | Outputs low                      |     |                  | 32    |        | 32     |         | 32    | mA   |
|                    |                | $V_I = V_{CC}$ or GND                                           | Outputs disabled                 |     |                  | 2     |        | 2      |         | 2     |      |
|                    | Data inputs    | V <sub>CC</sub> = 5.5 V,<br>One input at 3.4 V,                 | Outputs enabled                  |     |                  | 50    |        | 50     |         | 50    |      |
| ΔICC¶              | Data Inputs    | Other inputs at V <sub>CC</sub> or GND                          | Outputs disabled                 |     |                  | 50    |        | 50     |         | 50    | μΑ   |
|                    | Control inputs | V <sub>CC</sub> = 5.5 V, One in Other inputs at V <sub>CC</sub> |                                  |     |                  | 50    |        | 50     |         | 50    |      |
| Ci                 | Control inputs | V <sub>I</sub> = 2.5 V or 0.5 V                                 |                                  | 4   |                  |       |        |        |         | pF    |      |
| C <sub>io</sub>    | A or B ports   | V <sub>O</sub> = 2.5 V or 0.5 V                                 |                                  |     | 8                |       |        |        |         |       | pF   |

<sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter does not apply.

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ .

<sup>&</sup>lt;sup>‡</sup>The parameters I<sub>OZH</sub> and I<sub>OZL</sub> include the input leakage current.

<sup>§</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

<sup>¶</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND.

SCBS212D - JUNE 1992 - REVISED JULY 1999

timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 2)

|                 |                                            | ,                 | SN54ABT16646   |     |     |      |  |  |  |
|-----------------|--------------------------------------------|-------------------|----------------|-----|-----|------|--|--|--|
|                 |                                            | V <sub>CC</sub> = | = 5 V,<br>25°C | MIN | MAX | UNIT |  |  |  |
|                 |                                            | MIN               | MAX            |     |     |      |  |  |  |
| fclock          | Clock frequency                            |                   | 125            |     | 125 | MHz  |  |  |  |
| t <sub>W</sub>  | Pulse duration, CLK high or low            | 4.3               |                | 4.3 |     | ns   |  |  |  |
| t <sub>su</sub> | Setup time, A or B before CLKAB↑ or CLKBA↑ | 3.5               |                | 4   |     | ns   |  |  |  |
| t <sub>h</sub>  | Hold time, A or B after CLKAB↑ or CLKBA↑   | 0.5               |                | 0.5 |     | ns   |  |  |  |

timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 2)

|                 |                                            | V <sub>CC</sub> = | = 5 V,<br>25°C | MIN | MAX | UNIT |
|-----------------|--------------------------------------------|-------------------|----------------|-----|-----|------|
|                 |                                            | MIN               | MAX            |     |     |      |
| fclock          | Clock frequency                            |                   | 125            |     | 125 | MHz  |
| t <sub>W</sub>  | Pulse duration, CLK high or low            | 4.3               |                | 4.3 |     | ns   |
| t <sub>su</sub> | Setup time, A or B before CLKAB↑ or CLKBA↑ | 3                 |                | 3   |     | ns   |
| th              | Hold time, A or B after CLKAB↑ or CLKBA↑   | 0                 |                | 0   |     | ns   |



# switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L$ = 50 pF (unless otherwise noted) (see Figure 2)

|                  |                 |                |     | SN5                  | 4ABT16 | 646 |     |      |
|------------------|-----------------|----------------|-----|----------------------|--------|-----|-----|------|
| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) |     | CC = 5 V<br>4 = 25°C |        | MIN | MAX | UNIT |
|                  |                 |                | MIN | TYP                  | MAX    |     |     |      |
| f <sub>max</sub> |                 |                | 125 |                      |        | 125 |     | MHz  |
| t <sub>PLH</sub> | CLKBA or CLKAB  | A or B         | 1.5 | 3.1                  | 4      | 1   | 5   | ns   |
| t <sub>PHL</sub> | CENDA OF CENAD  | AOID           | 1.5 | 3.2                  | 4.1    | 1   | 5   | 115  |
| t <sub>PLH</sub> | A or B          | B or A         | 1   | 2.3                  | 3.2    | 0.6 | 4   | ns   |
| tPHL             | AOID            | BUIA           | 1   | 3                    | 4.1    | 0.6 | 4.9 | 115  |
| tPLH             | 040 004         | B or A         | 1   | 2.9                  | 4.3    | 0.6 | 5.3 | ns   |
| tPHL             | SAB or SBA†     | BUIA           | 1   | 3.1                  | 4.3    | 0.6 | 5.3 | 115  |
| <sup>t</sup> PZH | <u>OE</u>       | A or B         | 1   | 3.4                  | 4.6    | 0.6 | 5.9 | 20   |
| tPZL             | OE              | AUID           | 1.5 | 3.5                  | 5.3    | 1   | 6   | ns   |
| t <sub>PHZ</sub> | <u> </u>        | A or B         | 1.5 | 3.9                  | 5.6    | 1   | 6.4 | ns   |
| t <sub>PLZ</sub> | ŌĒ              | AOIB           | 1.5 | 3.1                  | 4.4    | 1   | 4.7 | 115  |
| <sup>t</sup> PZH | DIR             | A or B         | 1   | 3.2                  | 4.5    | 0.6 | 5.8 | ns   |
| tPZL             | DIK             | A UI B         | 1.5 | 3.4                  | 5.1    | 1   | 6.7 | 115  |
| t <sub>PHZ</sub> | DIR             | A or B         | 2   | 4.2                  | 5.9    | 1.2 | 7.1 | nc   |
| <sup>t</sup> PLZ | DIK             | AUID           | 1.5 | 3.6                  | 5.1    | 1   | 6.2 | ns   |

These parameters are measured with the internal output state of the storage register opposite that of the bus input.

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L = 50$ pF (unless otherwise noted) (see Figure 2)

|                  |                 |                |                | SN7                  | 4ABT16  | 646 |     |      |
|------------------|-----------------|----------------|----------------|----------------------|---------|-----|-----|------|
| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>(</sub> | CC = 5 V<br>A = 25°C | /,<br>; | MIN | MAX | UNIT |
|                  |                 |                | MIN            | TYP                  | MAX     |     |     |      |
| f <sub>max</sub> |                 |                | 125            |                      |         | 125 |     | MHz  |
| <sup>t</sup> PLH | CLKBA or CLKAB  | A or B         | 1.5            | 3.1                  | 4       | 1.5 | 4.9 | ns   |
| <sup>t</sup> PHL | CLNDA OI CLNAD  | AOIB           | 1.5            | 3.2                  | 4.1     | 1.5 | 4.7 | 115  |
| <sup>t</sup> PLH | A or B          | B or A         | 1              | 2.3                  | 3.2     | 1   | 3.9 | ns   |
| <sup>t</sup> PHL | AOIB            | BOIA           | 1              | 3                    | 4.1     | 1   | 4.6 | 115  |
| <sup>t</sup> PLH | SAB or SBA†     | B or A         | 1              | 2.9                  | 4.3     | 1   | 5   | ns   |
| <sup>t</sup> PHL | SAB OI SBAT     | DOIA           | 1              | 3.1                  | 4.3     | 1   | 5   | 113  |
| <sup>t</sup> PZH | ŌĒ              | A or B         | 1              | 3.4                  | 4.6     | 1   | 5.5 | ns   |
| <sup>t</sup> PZL | OE OE           | AOIB           | 1.5            | 3.5                  | 4.9     | 1.5 | 5.7 | 115  |
| <sup>t</sup> PHZ | ŌĒ              | A or B         | 1.5            | 3.9                  | 4.9     | 1.5 | 5.4 | ns   |
| <sup>t</sup> PLZ | OE OE           | AOIB           | 1.5            | 3.1                  | 4.1     | 1.5 | 4.5 | 115  |
| <sup>t</sup> PZH | DIR             | A or B         | 1              | 3.2                  | 4.5     | 1   | 5.4 | ns   |
| <sup>t</sup> PZL |                 |                | 1.5            | 3.4                  | 4.8     | 1.5 | 5.6 | 115  |
| <sup>t</sup> PHZ | DIR             | A or B         | 2              | 4.2                  | 5.7     | 2   | 6.7 | ne   |
| t <sub>PLZ</sub> |                 | 7016           | 1.5            | 3.6                  | 5.1     | 1.5 | 5.9 | ns   |

<sup>†</sup> These parameters are measured with the internal output state of the storage register opposite that of the bus input.



#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50~\Omega,~t_f \leq 2.5~ns,~t_f \leq 2.5~ns$ .
- D. The outputs are measured one at a time with one transition per measurement.

Figure 2. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated

Product Folder: SN54ABT16646, 16-Bit Bus Transceivers And Registers With 3-State Outputs

Contact Us Buy About TI About

PRODUCT FOLDER | PRODUCT INFO: FEATURES | DESCRIPTION | DATASHEETS | PRICING/AVAILABILITY/PKG |
APPLICATION NOTES | USER GUIDES | BLOCK DIAGRAMS | MORE LITERATURE

PRODUCT SUPPORT: TRAINING

#### SN54ABT16646, 16-Bit Bus Transceivers And Registers With 3-State Outputs

DEVICE STATUS: ACTIVE

| PARAMETER NAME    | SN54ABT16646 | SN74ABT16646 |
|-------------------|--------------|--------------|
| Voltage Nodes (V) | 5            | 5            |
| Vcc range (V)     | 4.5 to 5.5   | 4.5 to 5.5   |
| Input Level       | TTL          | TTL          |
| Output Level      | TTL          | TTL          |
| No. of Outputs    | 16           | 16           |
| Static Current    |              | 17           |

FEATURES Back to Top

- Members of the Texas Instruments Widebus<sup>TM</sup> Family
- State-of-the-Art EPIC-II B<sup>TM</sup> BiCMOS Design Significantly Reduces Power Dissipation
- Latch-Up Performance Exceeds 500 mA Per JESD 17
- Typical  $V_{OLP}$  (Output Ground Bounce) < 1 V at  $V_{CC} = 5$  V,  $T_A = 25$ °C
- Distributed V<sub>CC</sub> and GND Pin Configuration Minimizes High-Speed Switching Noise
- Flow-Through Architecture Optimizes PCB Layout
- High-Drive Outputs (-32-mA I<sub>OH</sub>, 64-mA I<sub>OI</sub>)
- Package Options Include Plastic Shrink Small-Outline (DL), Thin Shrink Small-Outline (DGG) Packages and 380-mil Fine-Pitch Ceramic Flat (WD) Package Using 25-mil Center-to-Center Spacings

Widebus and EPIC-IIB are trademarks of Texas Instruments Incorporated.

DESCRIPTION Back to Top

The 'ABT16646 devices consist of bus-transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers.

These devices can be used as two 8-bit transceivers or one 16-bit transceiver. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the 'ABT16646 devices.

Output-enable (OE\) and direction-control (DIR) inputs are provided to control the transceiver functions. In the transceiver mode, data present at the high-impedance port may be stored in either register or in both. The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. The direction control (DIR) determines which bus receives data when  $OE\setminus$  is low. In the isolation mode  $OE\setminus$  high), A data can be stored in one register and/or B data can be stored in the other register.

When an output function is disabled, the input function is still enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time.

To ensure the high-impedance state during power up or power down, OE\ should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

▲Back to Top

The SN54ABT16646 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ABT16646 is characterized for operation from -40°C to 85°C.

TECHNICAL DOCUMENTS

Product Folder: SN54ABT16646, 16-Bit Bus Transceivers And Registers With 3-State Outputs

To download a document to your hard drive, right-click on the link and choose 'Save'.

DATASHEET ▲Back to Top

Full datasheet in Acrobat PDF: sn54abt16646.pdf (158 KB,Rev.D) (Updated: 07/29/1999)

APPLICATION NOTES ▲Back to Top

View Application Notes for Digital Logic

- Advanced BiCMOS Technology (ABT) Logic Characterization Information (Rev. B) (SCBA008B Updated: 06/01/1997)
- Advanced BiCMOS Technology (ABT) Logic Enables Optimal System Design (Rev. A) (SCBA001A Updated: 03/01/1997)
- Bus-Interface Devices With Output-Damping Resistors Or Reduced-Drive Outputs (Rev. A) (SCBA012A Updated: 08/01/1997)
- Designing With Logic (Rev. C) (SDYA009C Updated: 06/01/1997)
- Evaluation of Nickel/Palladium/Gold-Finished Surface-Mount Integrated Circuits (SZZA026 Updated: 06/20/2001)
- Family of Curves Demonstrating Output Skews for Advanced BiCMOS Devices (Rev. A) (SCBA006A Updated: 12/01/1996)
- Implications of Slow or Floating CMOS Inputs (Rev. C) (SCBA004C Updated: 02/01/1998)
- Input and Output Characteristics of Digital Integrated Circuits (SDYA010 Updated: 10/01/1996)
- Live Insertion (SDYA012 Updated: 10/01/1996)
- Power-Up 3-State (PU3S) Circuits in TI Standard Logic Devices (SZZA033 Updated: 05/10/2002)
- Quad Flatpack No-Lead Logic Packages (Rev. C) (SCBA017C Updated: 11/22/2002)
- TI IBIS File Creation, Validation, and Distribution Processes (SZZA034 Updated: 08/29/2002)
- Understanding Advanced Bus-Interface Products Design Guide (SCAA029, 253 KB Updated: 05/01/1996)
- Understanding and Interpreting Texas Instruments Standard-Logic Products Data Sh (Rev. A) (SZZA036A Updated: 02/27/2003)

#### MORE LITERATURE

- Enhanced Plastic Portfolio Brochure (SGZB004, 387 KB Updated: 08/19/2002)
- Logic Reference Guide (SCYB004, 1032 KB Updated: 10/23/2001)
- MicroStar Junior BGA Design Summary (SCET004, 167 KB Updated: 07/28/2000)
- Military Brief (SGYN138, 803 KB Updated: 10/10/2000)
- Overview of IEEE Std 91-1984, Explanation of Logic Symbols Training Booklet (Rev. A) (SDYZ001A, 138 KB Updated: 07/01/1996)
- Palladium Lead Finish User's Manual (SDYV001, 2041 KB Updated: 11/01/1996)
- QML Class V Space Products Military Brief (Rev. A) (SGZN001A, 257 KB Updated: 10/07/2002)

USER GUIDES ▲Back to Top

• LOGIC Pocket Data Book (SCYD013, 4837 KB - Updated: 12/05/2002)

BLOCK DIAGRAMS Back to Top

- Electro-Optics
- Radar
- Target Detection Recognition

| PRICING/AVAII                          | LABILITY/I    | PKG                     |            |                |                    | 4                                                   | Back to Top        | <u> </u>    |                                                                   |           |                                           |          |          |
|----------------------------------------|---------------|-------------------------|------------|----------------|--------------------|-----------------------------------------------------|--------------------|-------------|-------------------------------------------------------------------|-----------|-------------------------------------------|----------|----------|
| <b>DEVICE INFORMA</b><br>Updated Daily | TION          |                         |            |                |                    | TI INVENTORY STATUS As Of 09:00 AM GMT, 17 Apr 2003 |                    |             | REPORTED DISTRIBUTOR INVENTORY<br>As Of 09:00 AM GMT, 17 Apr 2003 |           |                                           |          |          |
| ORDERABLE<br>DEVICE                    | <u>STATUS</u> | PACKAGE<br>TYPE   PINS  | TEMP (°C)  | DSCC<br>NUMBER | PRODUCT<br>CONTENT | BUDGETARY PRICING QTY   \$US                        | STD<br>PACK<br>QTY | IN STOCK    | IN PROGRESS<br>QTY   DATE                                         | LEAD TIME | DISTRIBUTOR<br>COMPANY   REGION           | IN STOCK | PURCHASE |
| 5962-9450201QXA                        | ACTIVE        | <u>CFP</u><br>(WD)   56 | -55 TO 125 |                | View Contents      | 1KU   24.14                                         | 1                  | <u>58</u> * | 8   14 May                                                        | 8 WKS     | None Reported<br><u>View Distributors</u> |          |          |
|                                        |               |                         |            |                |                    |                                                     |                    |             | >10k   20 May                                                     |           |                                           |          |          |
|                                        |               |                         |            |                |                    |                                                     |                    |             |                                                                   |           |                                           |          |          |

D--1-4- T--

Product Folder: SN54ABT16646, 16-Bit Bus Transceivers And Registers With 3-State Outputs

| SNJ54ABT16646WD A | ACTIVE | CFP<br>(WD) | 56 | -55 TO 125 | 5962-<br>9450201QXA | View Contents | 1KU   24.14 | 1 | <u>0</u> * | >10k   20 May | 8 WKS | None Reported<br><u>View Distributors</u> |  |  |
|-------------------|--------|-------------|----|------------|---------------------|---------------|-------------|---|------------|---------------|-------|-------------------------------------------|--|--|
|-------------------|--------|-------------|----|------------|---------------------|---------------|-------------|---|------------|---------------|-------|-------------------------------------------|--|--|

Table Data Updated on: 4/17/2003

 $\underline{Products} \mid \underline{Applications} \mid \underline{Support} \mid \underline{my.TI}$ 

TEXAS INSTRUMENTS © Copyright 1995-2002 Texas Instruments Incorporated. All rights reserved.

Trademarks | Privacy Policy | Terms of Use