## FLASH MEMORY **CMOS** $4M (512K \times 8)$ # MBM29LV004T/MBM29LV004B #### ■ FEATURES - Single 3.0 V read, program, and erase Minimizes system level power requirements - Compatible with JEDEC-standard commands Uses same software commands as E<sup>2</sup>PROMs - Compatible with JEDEC-standard word-wide pinouts 40-pin TSOP (Package suffix: PFTN Normal Bend Type, PFTR Reversed Bend Type) - Minimum 100,000 write/erase cycles - High performance 100 ns maximum access time Sector erase architecture One 16K byte, two 8K bytes, one 32K byte, and seven 64K bytes. Any combination of sectors can be concurrently erased. Also subjects full chip erase. Boot Code Sector Architecture T = Top sector B = Bottom sector Embedded Erase™ Algorithms Automatically pre-programs and erases the chip of any sector Embedded Program™ Algorithms , Automatically writes and verifies data at specified address - Data Polling and Toggle Bit feature for detection of program or erase cycle completion Hardware method for detection of program or erase cycle completion Automatic sleep mode/ When addresses remain stable, automatically switch themselves to low power mode. Low power consumption 30 mA maximum active feed current 35 mA maximum write/éfáse current 5 μA maximum standby current (CMOS Level) 250 µA maximum standby current (TTL/NMOS Compatible) - Low Vcc write inhibit ≤ 2.5 V - Erase Suspend/Resume Suspends the erase operation to allow a read in another sector within the same device (Continued) Embedded Erase™ and Embedded Program™ are trademarks of Advanced Micro Devices, Inc. ### (Continued) - Sector protection Hardware method disables any combination of sectors from program or erase operations. - Temporary sector unprotection Hardware method enables temporarily any combination of sectors from program or erase operations. ### **■ PACKAGE** #### ■ DESCRIPTION The MBM29LV004T/B are a 4M-bit, 3.0 V-only Flash memory organized as 512K bytes of 8 bits each. The MBM29LV004T/B are offered in a 40-pin TSOP package. These devices are designed to be programmed insystem with the standard system 3.0 V Vcc supply. 12.0 V Vpp and 5.0 V Vcc are not required for write or erase operations. The devices can also be reprogrammed in standard EPROM programmers. The standard MBM29LV004T/B offer access times between 100 ns and 150 ns, allowing operation of high-speed microprocessors without wait states. To eliminate bus contention the devices have separate chip enable (CE), write enable (WE), and output enable (OE) controls. The MBM29LV004T/B are pin and command set compatible with JEDEC standard E²PROMs. Commands are written to the command register using standard microprocessor write timings. Register contents serve as input to an internal state-machine which controls the erase and programming circuitry. Write cycles also internally latch addresses and data needed for the programming and erase operations. Reading data out of the devices is similar to reading from 5.0 V and 12.0 V Flash or EPROM devices. The MBM29LV004T/B are programmed by executing the program command sequence. This will invoke the Embedded Program Algorithm which is an internal algorithm that automatically times the program pulse widths and verifies proper cell margin. Typically, each sector can be programmed and verified in about 0.6 seconds. Erase is accomplished by executing the erase command sequence. This will invoke the Embedded Erase Algorithm which is an internal algorithm that automatically preprograms the array if it is not already programmed before executing the erase operation. During erase, the device automatically times the erase pulse widths and verifies proper cell margin. Any individual sector is typically erased and verified in 1.0 second. (If already completely preprogrammed.) These devices also feature a sector erase architecture. The sector mode allows each sector to be erased and reprogrammed without affecting other sectors. The MBM29LV004T/B are erased when shipped from the factory. The devices feature single 3.0 V power supply operation for both read and write functions. Internally generated and regulated voltages are provided for the program and erase operations. A low Vcc detector automatically inhibits write operations on the loss of power. The end of program or erase is detected by Data Polling of DQr, by the Toggle Bit feature on DQs, or the RY/BY output pin. Once the end of a program or erase cycle has been completed, the devices internally reset to the read mode. Fujitsu's Flash technology combines years of EPROM and E²PROM experience to produce the highest levels of quality, reliability, and cost effectiveness. The MBM29LV004T/B memories electrically erase the entire chip or all bits within a sector simultaneously via Fowler-Nordhiem tunneling. The bytes/words are programmed one byte/word at a time using the EPROM programming mechanism of hot electron injection. ### **■ FLEXIBLE SECTOR-ERASE ARCHITECTURE** - One 16K byte, two 8K bytes, one 32K byte, and seven 64K bytes. - Individual-sector, multiple-sector, or bulk-erase capability. - Individual or multiple-sector protection is user definable. | | 7F FFFH | |----------|--------------| | 16K byte | 7BFFFH | | 8K byte | | | 8K byte | 79FFFH | | 32K byte | 77FFFH | | 64K byte | 6F FFFH | | | — 5F F F F H | | 64K byte | 4F FFFH | | 64K byte | 3F FFFH | | 64K byte | | | 64K byte | 2F FFFH | | 64K byte | 1F FFFH | | 64K byte | OF FFFH | | | — ооооон | | CAIX b. L. | 7FFFFH | |---------------------------------------|----------| | 64K byte | 6FFFFH | | 64K byte | | | 64K byte | - 5FFFFH | | 64K byte | 4FFFFH | | · · · · · · · · · · · · · · · · · · · | 3FFFFH | | 64K byte | 2FFFFH | | 64K byte | | | 64K byte | 1FFFFH | | 32K byte | OFFFFH | | | 07FFFH | | 8K byte | 05FFFH | | 8K byte | 1 | | 16K byte | 03FFFH | | , | 1 00000H | MBM29LY004T Sector Architecture MBM29LY004B Sector Architecture ### **■ PRODUCT LINE UP** | Pa | irt No. | MBM29LV004T/MBM29LV004B | | | | | | |---------------------|------------------------------|-------------------------|-----|-----|--|--|--| | Ordering Part No. | Vcc = 3.3 V +0.3 V<br>-0.3 V | -10 | _ | | | | | | Oldering Fait No. | Vcc = 3.0 V +0.6 V<br>-0.3 V | | -12 | -15 | | | | | Max. Access Time (r | ns) | 100 | 120 | 150 | | | | | Max. CE Access (ns | ) | 100 | 120 | 150 | | | | | Max. OE Access (ns | ) | 40 | 50 | 55 | | | | ### **■ BLOCK DIAGRAM** ### **■ PIN ASSIGNMENTS** ### **■ LOGIC SYMBOL** Table 1 MBM29LV004T/004B Pin Configuration | Pin | Function | |------------------------------------|---------------------------------------------| | Ao to A <sub>18</sub> | Address Inputs | | DQ <sub>0</sub> to DQ <sub>7</sub> | Data Inputs/Outputs | | CE | Chip Enable | | ŌĒ | Output Enable | | WE | Write Enable | | RY/BY | Ready-Busy Outputs | | RESET | Hardware Reset Pin/Sector Protection Unlock | | N.C. | No Internal Connection | | Vss | Device Ground | | Vcc | Device Power Supply<br>(5.0 V±10%) | ### **■ ORDERING INFORMATION** #### **Standard Products** Fujitsu standard products are available in two packages. The order number is formed by a combination of: Table 2 MBM29LV004T/004B User Bus Operations | Operation | CE | OE | WE | Αo | Aı | As | Ao | A10 | DQ <sub>0</sub> to DQ <sub>7</sub> | RESET | |-----------------------------------|----|-----|----|----|----------------|----|-----|-----|------------------------------------|-------| | Auto-Select Manufacturer Code (1) | L | L | н | L | L | L | VID | L | Code | Н | | Auto-Select Device Code (1) | L | L | Н | Н | L | L | VID | L | Code | Н | | Read (2) | L | L | Н | Ao | A <sub>1</sub> | As | As | A10 | Dout | Н | | Standby | Н | × | х | Х | Х | х | Х | Х | HIGH-Z | Н | | Output Disable | L | Н | Н | Х | Х | х | Х | Х | HIGH-Z | Н | | Write | L | Н | L | Ao | A <sub>1</sub> | Ae | As | A10 | Din | Н | | Enable Sector Protection (3), (4) | L | ViD | L | L | Н | L | ViD | х | X | Н | | Verify Sector Protection (3), (4) | L | L | Н | L | Н | L | VID | L | Code | Н | | Temporary Sector Unprotection | X | Х | Х | Х | Х | х | Х | Х | Х | ViD | | Reset (Hardware)/Standby | Х | Х | Х | Х | Х | Х | X | Х | HIGH-Z | L | Legend: L = VIL, H = VIH, X = VIL or VIH. See DC Characteristics for voltage levels. Notes: 1. Manufacturer and device codes may also be accessed via a command register write sequence. Refer to Table 6. - 2. WE can be Vil if $\overline{OE}$ is Vil, $\overline{OE}$ at ViH initiates the write operations. - 3. Refer to the section on Sector Protection. - 4. $Vcc = 3.3 V \pm 10\%$ #### **■ FUNCTIONAL DESCRIPTION** #### **Read Mode** The MBM29LV004T/004B have two control functions which must be satisfied in order to obtain data at the outputs. $\overline{CE}$ is the power control and should be used for a device selection. $\overline{OE}$ is the output control and should be used to gate data to the output pins if a device is selected. Address access time (tacc) is equal to the delay from stable addresses to valid output data. The chip enable access time (tce) is the delay from stable addresses and stable $\overline{CE}$ to valid data at the output pins. The output enable access time (toe) is the delay from the falling edge of $\overline{OE}$ to valid data at the output pins. (Assuming the addresses have been stable for at least tacc - tce time.) #### Standby Mode There are two ways to implement the standby mode on the MBM29LV004T/004B devices, one using both the CE and RESET pins, the other via the RESET pin only. When using both pins, a CMOS standby mode is achieved with $\overline{\text{CE}}$ and $\overline{\text{RESET}}$ inputs both held at $V_{\text{CC}} \pm 0.3 \text{ V}$ . Under this condition the current is tipically reduced to less than 5 $\mu$ A. A TTL standby mode ( $\overline{\text{CE}}$ and $\overline{\text{RESET}}$ pins held at $V_{\text{IH}}$ ), when the current required is reduced to less than 250 $\mu$ A. The device can be read with standard access time (tce) from either of these standby modes. When using the RESET pin only, a CMOS standby mode is achieved with RESET input held at $V_{SS} \pm 0.3 \text{ V}$ (CE = "H" or "L"). Under this condition the current is consumed is less than 5 $\mu$ A. A TTL standby mode is achieved with RESET pin held at $V_L$ (CE= "H" or "L"), when the current required is reduced to less than 250 $\mu$ A. Once the RESET pin is taken high, the device requires 500 ns of wake up time before outputs are valid for read access. In the standby mode the outputs are in the high impedance state, independent of the OE input. ### **Automatic Sleep Mode** There is a function called automatic sleep mode to restrain power consumption during read-out of MBM29LV004T/004B data. This mode can be used effectively with an application requested low power consumption such as handy terminals. To activate this mode, MBM29LV004T/004B automatically switch themselves to low power mode when MBM29LV004T/004B addresses remain stably during access time of 300 ns. It is not necessary to control $\overline{CE}$ , $\overline{WE}$ , and $\overline{OE}$ on the mode. Under the mode, the current consumed is typically 1 $\mu$ A (CMOS Level). Since the data are latched during this mode, the data are read out continuously. If the addresses are changed, the mode is canceled automatically and MBM29LV004T/004B read-out the data for changed addresses. #### **Output Disable** With the $\overline{\text{OE}}$ input at a logic high level (V<sub>II</sub>), output from the device is disabled. This will cause the output pins to be in a high impedance state. #### **Autoselect** The autoselect mode allows the reading out of a binary code from the device and will identify its manufacturer and type. This mode is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding Programming Algorithm. This mode is functional over the entire temperature range of the device. To activate this mode, the programming equipment must force $V_{ID}$ (11.5 V to 12.5 V) on address pin $A_{\theta}$ . Two identifier bytes may then be sequenced from the devices outputs by toggling address $A_0$ from $V_{IL}$ to $V_{IH}$ . All addresses are DON'T CARES except $A_0$ , $A_1$ , $A_6$ , and $A_{10}$ . The manufacturer and device codes may also be read via the command register, for instances when the MBM29LV004T/004B are erased or programmed in a system without access to high voltage on the A₂ pin. The command sequence is illustrated in Table 6. (Refer to Autoselect Command section.) $A_0 = V_{IL}$ represents the manufacturer's code (Fujitsu = 04H) and $A_0 = V_{IH}$ represents the device identifier code (MBM29LV004T = B5H, MBM29LV004B = B6H). All identifiers for manufacturer and device will exhibit odd parity with DQ7 defined as the parity bit. In order to read the proper device codes when executing the autoselect, $A_1$ must be $V_{IL}$ . (See Tables 3.1 and 3.2.) Table 3.1 MBM29LV004T/004B Sector Protection Verify Autoselect Code | | Гуре | A18 to A13 | <b>A</b> 10 | As | A <sub>1</sub> | Ao | Code (HEX) | |-------------------|-------------|---------------------|-------------|-----|----------------|-----|------------| | Manufacturer's | Code | х | VIL | VIL | VIL | ViL | 04H | | Davisa Cada | MBM29LV004T | X | VIL | VIL | VIL | ViH | B5H | | Device Code | MBM29LV004B | х | VIL | ViL | VIL | ViH | В6Н | | Sector Protection | on | Sector<br>Addresses | VIL | VIL | ViH | VıL | 01H*1 | <sup>\*1:</sup> Outputs 01H at protected sector addresses and outputs 00H at unprotected sector addresses. Table 3.2 Expanded Autoselect Code Table | | Туре | Code | DQ7 | DQ6 | DQ5 | DQ4 | DQ <sub>3</sub> | DQ₂ | DQ <sub>1</sub> | DQo | |----------------|-------------|------|-----|-----|-----|-----|-----------------|-----|-----------------|-----| | Manufacturer's | 04H | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | Davisa Cada | MBM29LV004T | B5H | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | | Device Code | MBM29LV004B | В6Н | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | | Sector Protect | 01H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | #### Write Device erasure and programming are accomplished via the command register. The contents of the register serve as inputs to the internal state machine. The state machine outputs dictate the function of the device. The command register itself does not occupy any addressable memory location. The register is a latch used to store the commands, along with the address and data information needed to execute the command. The command register is written by bringing WE to V<sub>IL</sub>, while CE is at V<sub>IL</sub> and OE is at V<sub>IH</sub>. Addresses are latched on the falling edge of WE or CE, whichever happens later; while data is latched on the rising edge of WE or CE, whichever happens first. Standard microprocessor write timings are used. Refer to AC Write Characteristics and the Erase/Programming Waveforms for specific timing parameters. #### **Sector Protection** The MBM29LV004T/004B feature hardware sector protection. Those features will disable both program and erase operations in any number of sectors (0 through 10). The sector protection feature is enabled using programming equipment at the user's site. Those devices are shipped with all sectors unprotected. To activate this mode, the programming equipment must force $V_{1D}$ on address pin $A_{\theta}$ and control pin $\overline{OE}$ , $\overline{CE} = V_{1L}$ , and $A_{\theta} = V_{1L}$ . The sector addresses ( $A_{1\theta}$ , $A_{17}$ , $A_{16}$ , $A_{15}$ , $A_{14}$ , and $A_{13}$ ) should be set to the sector to be protected. Tables 4 and 5 define the sector address for each of the eleven (11) individual sectors. Programming of the protection circuitry begins on the falling edge of the $\overline{WE}$ pulse and is terminated with the rising edge of the same. Sector addresses must be held constant during the $\overline{WE}$ pulse. Refer to figures 11 and 18 for sector protection waveforms and algorithm. To verify programming of the protection circuitry, the programming equipment must force $V_{ID}$ on address pin $A_{\Theta}$ with $\overline{CE}$ and $\overline{OE}$ at $V_{IL}$ and $\overline{WE}$ at $V_{IH}$ . Scanning the sector addresses (A<sub>18</sub>, A<sub>17</sub>, A<sub>16</sub>, A<sub>15</sub>, A<sub>14</sub>, and A<sub>13</sub>) while (A<sub>10</sub>, A<sub>6</sub>, A<sub>1</sub>, A<sub>0</sub>) = (0, 0, 1, 0) will produce a logical "1" code at device output DQ<sub>0</sub> for a protected sector. Otherwise the device will read 00H for unprotected sector. In this mode, the lower order addresses, except for A<sub>0</sub>, A<sub>1</sub>, A<sub>6</sub>, and A<sub>10</sub> are DON'T CARE. Address locations with A<sub>1</sub> = $V_{IL}$ are reserved for Autoselect manufacturer and device codes. It is also possible to determine if a sector is protected in the system by writing an Autoselect command. Performing a read operation at the address location XX02H, where the higher order addresses (A<sub>18</sub>, A<sub>17</sub>, A<sub>16</sub>, A<sub>15</sub>, A<sub>14</sub>, and A<sub>13</sub>) are the sector address will produce a logical "1" at DQ<sub>0</sub> for a protected sector. See Table 3.1 and 3.2 for Autoselect codes. ### **Temporary Sector Unprotection** This feature allows temporary unprotection of previously protected sectors of the MBM29LV004T/004B devices in order to change data. The Sector Unprotection mode is activated by setting the RESET pin to high voltage (V<sub>ID</sub>=12V). During this mode, formerly protected sectors can be programmed or erased by selecting the sector addresses. Once the V<sub>ID</sub>(=12V) is taken away from the RESET pin, all the previously protected sectors will be protected again. #### RESET #### Hardware Reset The MBM29LV004T/004B devices may be reset by driving the RESET pin to V<sub>IL</sub>. The RESET pin has a pulse requirement and has to be kept low (V<sub>IL</sub>) for at least 500 ns in order to properly reset the internal state machine. Any operation in the process of being executed will be terminated and the internal state machine will be reset to the read mode 20 µs after the RESET pin is driven low. Furthermore, once the RESET pin goes high, the device requires an additional 50 ns before it will allow read access. When the RESET pin is low, the device will be in the standby mode for the duration of the pulse and all the data output pins will be tri-stated. If a hardware reset occurs during a program or erase operation, the data at that particular location will be corrupted. Please note that the RY/BY output signal should be ignored during the RESET pulse. Refer to Figure 10 for the timing diagram. Refer to Temporary Sector Unprotection for additional functionality. If hardware reset occurs during Embedded Erase Algorithm, there is a possibility that the eraseing sector(s) cannot be used. Table 4 Sector Address Tables (MBM29LV004T) | Sector<br>Address | <b>A</b> 18 | <b>A</b> 17 | A16 | <b>A</b> 15 | A14 | A13 | Address Range | |-------------------|-------------|-------------|-----|-------------|-----|-----|------------------| | SA0 | 0 | 0 | 0 | Х | х | х | 00000H to 0FFFFH | | SA1 | 0 | 0 | 1 | × | × | х | 10000H to 1FFFFH | | SA2 | 0 | 1 | 0 | Х | × | х | 20000H to 2FFFFH | | SA3 | 0 | . 1 | 1 | х | х | х | 30000H to 3FFFFH | | SA4 | 1 | 0 | 0 | Х | х | х | 40000H to 4FFFFH | | SA5 | 1 | 0 | 1 | х | Х | Х | 50000H to 5FFFFH | | SA6 | 1 | 1 | 0 | х | Х | х | 60000H to 6FFFFH | | SA7 | 1 | 1 | 1 | 0 | Х | Х | 70000H to 77FFFH | | SA8 | 1 | 1 | 1 | 1 | 0 | 0 | 78000H to 79FFFH | | SA9 | 1 | 1 | 1 | 1 | 0 | 1 | 7A000H to 7BFFFH | | SA10 | 1 | 1 | 1 | 1 | 1 | х | 7C000H to 7FFFFH | Table 5 Sector Address Tables (MBM29LV004B) | Sector<br>Address | A18 | A17 | A16 | A15 | A14 | A13 | Address Range | |-------------------|-----|-----|-----|-----|-----|-----|------------------| | SA0 | 0 | 0 | 0 | 0 | 0 | х | 00000H to 03FFFH | | SA1 | 0 | 0 | 0 | 0 | 1 | 0 | 04000H to 05FFFH | | SA2 | 0 | 0 | 0 | 0 | 1 | 1 | 06000H to 07FFFH | | SA3" | 0 | 0 | 0 | 1 | X | х | 08000H to 0FFFFH | | SA4 | 0 | 0 | 1 | х | Х | х | 10000H to 1FFFFH | | SA5 | 0 | 1 | 0 | х | х | х | 20000H to 2FFFFH | | SA6 | 0 | 1 | 1 | Х | X | х | 30000H to 3FFFFH | | SA7 | 1 | 0 | 0 | Х | х | х | 40000H to 4FFFFH | | SA8 | 1 | 0 | 1 | Х | × | х | 50000H to 5FFFFH | | SA9 | 1 | 1 | 0 | Х | Х | x | 60000H to 6FFFFH | | SA10 | 1 | 1 | 1 | Х | Х | X | 70000H to 7FFFFH | Table 6 MBM29LV004T/004B Command Definitions | Command<br>Sequence | Bus<br>Write<br>Cycles | First Bus<br>Write Cycle | | Second Bus<br>Write Cycle | | Third Bus<br>Write Cycle | | Fourth Bus<br>Read/Write<br>Cycle | | Fifth Bus<br>Write Cycle | | Sixth Bus<br>Write Cycle | | |----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--------------------------|------|---------------------------|------|--------------------------|------|-----------------------------------|------|--------------------------|------|--------------------------|------| | - | Req'd | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data | | Read/Reset | 1 | XXXXH | FOH | _ | _ | _ | 1 | _ | | - | | _ | | | Read/Reset | 3 | 5555H | AAH | 2AAAH | 55H | 5555H | FOH | RA | RD | _ | | _ | _ | | Autoselect | 3 | 5555H | AAH | 2AAAH | 55H | 5555H | 90H | _ | _ | _ | _ | _ | _ | | Program | 4 | 5555H | AAH | 2AAAH | 55H | 5555H | AOH | PA | PD | _ | _ | _ | | | Chip Erase | 6 | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | 5555H | 10H | | Sector Erase | 6 | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | SA | 30H | | Sector Erase Suspend Erase can be suspended during sector erase with Addr ("H" or "L"). Data (B0H) | | | | | | | | | | | | | | | Sector Erase | ector Erase Resume Erase can be resumed after suspend with Addr ("H" or "L"). Data (30H) | | | | | | | | | | | | | Notes: 1. Address bits A<sub>15</sub> to A<sub>18</sub> = X = "H" or "L" for all address commands except for Program Address (PA) and Sector Address (SA). - 2. Bus operations are defined in Table 2. - 3. RA = Address of the memory location to be read. - PA = Address of the memory location to be programmed. Addresses are latched on the falling edge of the WE pulse. - SA = Address of the sector to be erased. The combination of A<sub>18</sub>, A<sub>17</sub>, A<sub>16</sub>, A<sub>15</sub>, A<sub>14</sub>, and A<sub>13</sub> will uniquely select any sector. - 4. RD = Data read from location RA during read operation. - PD = Data to be programmed at location PA. - 5. Both Read/Reset commands are functionally equivalent, resetting the device to the read mode. #### **Command Definitions** Device operations are selected by writing specific address and data sequences into the command register. Writing incorrect address and data values or writing them in the improper sequence will reset the device to read mode. Table 7 defines the valid register command sequences. Note that the Erase Suspend (B0H) and Erase Resume (30H) commands are valid only while the Sector Erase operation is in progress. Moreover both Read/ Reset commands are functionally equivalent, resetting the device to the read mode. #### **Read/Reset Command** The read or reset operation is initiated by writing the Read/Reset command sequence into the command register. Microprocessor read cycles retrieve array data from the memory. The device remains enabled for reads until the command register contents are altered. The device will automatically power-up in the Read/Reset state. In this case, a command sequence is not required to read data. Standard microprocessor read cycles will retrieve array data. This default value ensures that no spurious alteration of the memory content occurs during the power transition. Refer to the AC Read Characteristics and Waveforms for the specific timing parameters. #### **Autoselect Command** Flash memories are intended for use in applications where the local CPU alters memory contents. As such, manufacture and device codes must be accessible while the device resides in the target system. PROM programmers typically access the signature codes by raising A<sub>0</sub> to a high voltage. However, multiplexing high voltage onto the address lines is not generally desired system design practice. The device contains an Autoselect command operation to supplement traditional PROM programming methodology. The operation is initiated by writing the autoselect command sequence into the command register. Following the command write, a read cycle from address X000H retrieves the manufacture code of 04H. A read cycle from address X001H returns the device code (MBM29LV004T = B5H, MBM29LV004B = B6H) (See Tables 3.1 and 3.2.). All manufacturer and device codes will exhibit odd parity with the MSB (DQ7) defined as the parity bit. Sector state (protection or unprotection) will be informed by address X002H. Scanning the sector addresses (A<sub>18</sub>, A<sub>17</sub>, A<sub>16</sub>, A<sub>15</sub>, A<sub>14</sub>, A<sub>13</sub>) while (A<sub>10</sub>, A<sub>6</sub>, A<sub>1</sub>, A<sub>0</sub>) = (0, 0, 1, 0) will produce a logical "1" at device output DQ<sub>0</sub> for a protected sector. To terminate the operation, it is necessary to write the Read/Reset command sequence into the register, and also to write the autoselect command during the operation, execute it after writing read/reset command sequence. #### Byte Programming The device is programmed on a byte-by-byte basis. Programming is a four bus cycle operation. There are two "unlock" write cycles. These are followed by the program set-up command and data write cycles. Addresses are latched on the falling edge of $\overline{CE}$ or $\overline{WE}$ , whichever happens later and the data is latched on the rising edge of $\overline{CE}$ or $\overline{WE}$ , whichever happens first. The rising edge of $\overline{CE}$ or $\overline{WE}$ (whichever happens first) begins programming. Upon executing the Embedded Program Algorithm command sequence, the system is not required to provide further controls or timings. The device will automatically provide adequate internally generated program pulses and verify the programmed cell margin. The automatic programming operation is completed when the data on DQ7 is equivalent to data written to this bit at which time the device returns to the read mode and addresses are no longer latched (See Table 7, Hardware Sequence Flags.). Therefore, the device requires that a valid address to the device be supplied by the system at this particular instance of time. Hence, Data Polling must be performed at the memory location which is being programmed. Any commands written to the chip during this period will be ignored. If hardware reset occurs during the programming operation, it is impossible to gurantee the data are being written. Programming is allowed in any sequence and across sector boundaries. Beware that a data "0" cannot be programmed back to a "1". Attempting to do so will probably hang up the device (exceed timing limits), or perhaps result in an apparent success according to the data polling algorithm but a read from reset/read mode will show that the data is still "0". Only erase operations can convert "0"s to "1"s. Figure 17 illustrates the Embedded Programming™ Algorithm using typical command strings and bus operations. #### Chip Erase Chip erase is a six bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "set-up" command. Two more "unlock" write cycles are then followed by the chip erase command. Chip erase does not require the user to program the device prior to erase. Upon executing the Embedded Erase Algorithm command sequence the device will automatically program and verify the entire memory for an all zero data pattern prior to electrical erase (Preprogram function). The system is not required to provide any controls or timings during these operations. The automatic erase begins on the rising edge of the last WE pulse in the command sequence and terminates when the data on DQ7 is "1" (See Write Operation Status section.) at which time the device returns to read the mode. Chip Erase Time; Sector Erase Time × All sectors + Chip Program Time (Preprograming). Figure 18 illustrates the Embedded Erase™ Algorithm using typical command strings and bus operations. #### **Sector Erase** Sector erase is a six bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "set-up" command. Two more "unlock" write cycles are then followed by the Sector Erase command. The sector address (any address location within the desired sector) is latched on the falling edge of WE, while the command (Data=30H) is latched on the rising edge of WE. After time-out of 50 µs from the rising edge of the last Sector Erase command, the sector erase operation will begin. Multiple sectors may be erased concurrently by writing the six bus cycle operations on Table 7. This sequence is followed with writes of the Sector Erase command to addresses in other sectors desired to be concurrently erased. The time between writes must be less than 50 µs, otherwise that command will not be accepted and erasure will start. It is recommended that processor interrupts be disabled during this time to guarantee this condition. The interrupts can be re-enabled after the last Sector Erase command is written. A time-out of 50 µs from the rising edge of the last WE will initiate the execution of the Sector Erase command(s). If another falling edge of the WE occurs within the 50 µs time-out window the timer is reset (Monitor DQ3 to determine if the sector erase timer window is still open, see section DQ3, Sector Erase Timer). Any command other than Sector Erase or Erase Suspend during this time-out period will reset the device to the read mode, ignoring the previous command string. Resetting the device once execution has begun will corrupt the data in that sector. In that case, restart the erase on those sectors and allow them to complete. (Refer to the Write Operation Status section for Sector Erase Timer operation.) Loading the sector erase buffer may be done in any sequence and with any number of sectors (0 to 10). Sector erase does not require the user to program the device prior to erase. The device automatically programs all memory locations in the sector(s) to be erased prior to electrical erase (Preprogram function). When erasing a sector or sectors the remaining unselected sectors are not affected. The system is not required to provide any controls or timings during these operations. The automatic sector erase begins after the 50 µs time out from the rising edge of the WE pulse for the last sector erase command pulse and terminates when the data on DQ7 is "1" (See Write Operation Status section.) at which time the device returns to the read mode. Data polling must be performed at an address within any of the sectors being erased. Multiple Sector Erase Time; [Sector Erase Time + Sector program time (Preprograming)] × Number of Sector Erase Figure 18 illustrates the Embedded Erase™ Algorithm using typical command strings and bus operations. #### **Erase Suspend** The Erase Suspend command allows the user to interrupt a Sector Erase operation and then perform data reads (not program) from a non-busy sector. This command is applicable ONLY during the Sector Erase operation and will be ignored if written during the Chip Erase or Programming operation. The Erase Suspend command (B0H) will be allowed only during the Sector Erase Operation that will include the sector erase time-out period after the Sector Erase commands (30H). Writing this command during the time-out will result in immediate termination of the time-out period. Any subsequent writes of the Sector Erase command will be taken as the Erase Resume command. Note that any other commands during the time out will reset the device to read mode. The addresses are DON'T CARES when writing the Erase Suspend or Erase Resume commands. When the Erase Suspend command is written during a Sector Erase operation, the device will take a maximum of 20 µs to suspend the erase operation. When the device has entered the erase-suspended mode, the DQr bit will be at logic "1", and DQs will stop toggling. The user must use the address of the erasing sector for reading DQs and DQr to determine if the erase operation has been suspended. Further writes of the Erase Suspend command are ignored. When the erase operation has been suspended, the device defaults to the erase-suspend-read mode. Reading data in this mode is the same as reading from the standard read mode except that the data must be read from sectors that have not been erase-suspended. To resume the operation of Sector Erase, the Resume command (30H) should be written. Any further writes of the Resume command at this point will be ignore. Another Erase Suspend command can be written after the chip has resumed erasing. ### **Write Operation Status** Table 7 Hardware Sequence Flags | | | Status | DQ <sub>7</sub> | DQ <sub>6</sub> | DQ <sub>5</sub> | DQ <sub>3</sub> | DQ <sub>2</sub> | |--------------|----------------------------|--------------------------------------------------------|-----------------|--------------------|-----------------|-----------------|--------------------| | | Embedded P | rogram Algorithm | DQ7 | Toggle | 0 | 0 | 1 | | | Embedded E | rase Algorithm | 0 | Toggle | 0 | 1 | Toggle | | In Progrress | _ | Erase Suspend Read<br>(Erase Suspended Sector) | 1 | 1 | 0 | 0 | Toggle<br>(Note 1) | | - | Erase<br>Suspended<br>Mode | Erase Suspend Read<br>(Non-Erase Suspended Sector) | Data | Data | Data | Data | Data | | | | Erase Suspend Program (Non-<br>Erase Suspended Sector) | DQ7 | Toggle<br>(Note 2) | 0 | 0 | 1<br>(Note 3) | | | Embedded P | rogram Algorithm | DQ <sub>7</sub> | Toggle | 1 | 0 | 1 | | Exceeded | Program/Era | se in Embedded Erase Algorithm | 0 | Toggle | 1 | 1 | N/A | | Time Limits | Erase<br>Suspended<br>Mode | Erase Suspend Program<br>(Non-Erase Suspended Sector) | DQ7 | Toggle | 1 | 0 | N/A | Notes: 1. Performing successive read operations from the erase-suspended sector will cause DQ2 to toggle. - 2. Performing successive read operations from any address will cause DQ6 to toggle. - 3. Reading the byte address being programmed while in the erase-suspend program mode will indicate logic "1" at the DQ2 bit. However, successive reads from the erase-suspended sector will cause DQ2 to toggle. - 4. DQo and DQ1 are reserve pins for future use. - 5. DQ4 is for Fujitsu internal use only. #### DQ<sub>7</sub> #### Data Polling The MBM29LV004T/004B devices feature Data Polling as a method to indicate to the host that the Embedded Algorithms are in progress or completed. During the Embedded Program Algorithm an attempt to read the device will produce the complement of the data last written to DQ7. Upon completion of the Embedded Program Algorithm, an attempt to read the device will produce the true data last written to DQ7. During the Embedded Erase Algorithm, an attempt to read the device will produce a "0" at the DQ7 output. Upon completion of the Embedded Erase Algorithm an attempt to read the device will produce a "1" at the DQ7 output. The flowchart for Polling (DQ7) is shown in Figure 16. For chip erase and sector erase, the Data Polling is valid after the rising edge of the sixth WE pulse in the six write pulse sequence. Data Polling must be performed at sector address within any of the sectors being erased and not a protected sector. Otherwise, the status may not be valid. Once the Embedded Algorithm operation is close to being completed, the MBM29LV004T/004B data pins (DQ7) may change asynchronously while the output enable (OE) is asserted low. This means that the device is driving status information on DQ7 at one instant of time and then that byte's valid data at the next instant of time. Depending on when the system samples the DQ7 output, it may read the status or valid data. Even if the device has completed the Embedded Algorithm operation and DQ7 has a valid data, the data outputs on DQ0 to DQ6 may be still invalid. The valid data on DQ0 to DQ7 will be read on the successive read attempts. The Data Polling feature is only active during the Embedded Programming Algorithm, Embedded Erase Algorithm, or sector erase time-out. (See Table 7.) See Figure 10 for the Data Polling timing specifications and diagrams. #### DQ6 ### Toggle Bit I The MBM29LV004T/004B also feature the "Toggle Bit I" as a method to indicate to the host system that the Embedded Algorithms are in progress or completed. During an Embedded Program or Erase Algorithm cycle, successive attempts to read (OE toggling) data from the device will result in DQs toggling between one and zero. Once the Embedded Program or Erase Algorithm cycle is completed, DQs will stop toggling and valid data will be read on the next successive attempts. During programming, the Toggle Bit I is valid after the rising edge of the fourth WE pulse in the four write pulse sequence. For chip erase and sector erase, the Toggle Bit I is valid after the rising edge of the sixth WE pulse in the six write pulse sequence. The Toggle Bit I is active during the sector time out. In programming, if the sector being written to is protected, the toggle bit I will toggle for about 2 $\mu$ s and then stop toggling without the data having changed. In erase, the device will erase all the selected sectors except for the ones that are protected. If all selected sectors are protected, the chip will toggle the toggle bit for about 50 $\mu$ s and then drop back into read mode, having changed none of the data. Either $\overline{\text{CE}}$ or $\overline{\text{OE}}$ toggling will cause the DQ6 to toggle. In addition, an Erase Suspend/Resume command will cause DQ6 to toggle. See Figure 11 for the Toggle Bit timing specifications and diagrams. #### DQ<sub>5</sub> #### **Exceeded Timing Limits** DQs will indicate if the program or erase time has exceeded the specified limits (internal pulse count). Under these conditions DQs will produce a "1". This is a failure condition which indicates that the program or erase cycle was not successfully completed. Data Polling is the only operating function of the device under this condition. The CE circuit will partially power down the device under these conditions (to approximately 2 mA). The OE and WE pins will control the output disable functions as described in Table 2. If this failure condition occurs during sector erase operation, it specifies that a particular sector is bad and it may not be reused, however, other sectors are still functional and may be used for the program or erase operation. The device must be reset to use other sectors. Write the Reset command sequence to the device, and then execute program or erase command sequence. This allows the system to continue to use the other active sectors in the device. If this failure condition occurs during the chip erase operation, it specifies that the entire chip is bad or combination of sectors are bad. If this failure condition occurs during the byte programming operation, it specifies that the entire sector containing that byte is bad and this sector may not be reused. (Other sectors are still functional and can be reused). The DQs failure condition may also appear if a user tries to program a non blank location without erasing. In this case the device locks out and never completes the Embedded Algorithm operation. Hence, the system never reads a valid data on DQr bit and DQs never stops toggling. Once the device has exceeded timing limits, the DQs bit will indicate a "1." Please note that this is not a device failure condition since the device was incorrectly used. #### DQ<sub>3</sub> #### Sector Erase Timer After the completion of the initial Sector Erase command sequence the sector erase time-out will begin. DQ<sub>3</sub> will remain low until the time-out is complete. Data Polling and Toggle Bit are valid after the initial Sector Erase command sequence. If Data Polling or the Toggle Bit indicates the device has been written with a valid erase command, DQ₃ may be used to determine if the sector erase timer window is still open. If DQ₃ is high ("1") the internally controlled erase cycle has begun; attempts to write subsequent commands (except erase suspend command) to the device will be ignored until the erase operation is completed as indicated by Data Polling or Toggle Bit. If DQ<sub>3</sub> is low ("0"), the device will accept additional sector erase commands. To insure the command has been accepted, the system software should check the status of DQ<sub>3</sub> prior to and following each subsequent Sector Erase command. If DQ<sub>3</sub> were high on the second status check, the command may not have been accepted. See Table 7: Hardware Sequence Flags. #### $DQ_2$ ### Toggle Bit II This Toggle Bit II, along with DQ6, can be used to determine whether the device is in the Embedded Erase Algorithm or in Erase Suspend. Successive reads from the erasing sector will cause DQ2 to toggle during the Embedded Erase Algorithm. If the device is in the erase-suspended-read mode, successive reads from the erase-suspended sector will cause DQ2 to toggle. When the device is in the erase-suspended-program mode, successive reads from the byte address of the non-erase suspended sector will indicate a logic "1" at the DQ2 bit. DQ<sub>6</sub> is different from DQ₂ in that DQ<sub>6</sub> toggles only when the standard program or Erase, or Erase Suspend Program operation is in progress. For example, DQ2 and DQ6 can be used together to determine the erase-suspend-read mode. (DQ2 toggles while DQ6 does not.) See also Table 7 and Figure 16. Furthermore, DQ<sub>2</sub> can also be used to determine which sector is being erased. When the device is in the erase mode, DQ<sub>2</sub> toggles if this bit is read from the erasing sector. #### RY/BY #### Ready/Busy The MBM29LV004T/004B provide a RY/BY open-drain output pin as a way to indicate to the host system that the Embedded Algorithms are either in progress or completed. If the output is low, the device is busy with either a program or erase operation. If the output is high, the device is ready to accept any read/write or erase operation. When the RY/BY pin is low, the device will not accept any additional program or erase commands. If the MBM29LV004T/004B are placed in an Erase Suspend mode, the RY/BY output will be high. Also, since this is an open drain output, many RY/BY pins can be tied together in parallel with a pull up resistor to Vcc. During programming, the RY/BY pin is driven low after the rising edge of the fourth WE pulse. During an erase operation, the RY/BY pin is driven low after the rising edge of the sixth WE pulse. The RY/BY pin will indicate a busy condition during the RESET pulse. Refer to Figure 12 and 13 for a detailed timing diagram. Since this is an open-drain output, several RY/BY pins can be tied together in parallel with a pull-up resistor to Vcc. #### **Data Protection** The MBM29LV004T/004B are designed to offer protection against accidental erasure or programming caused by spurious system level signals that may exist during power transitions. During power up the device automatically resets the internal state machine in the Read mode. Also, with its control register architecture, alteration of the memory contents only occurs after successful completion of specific multi-bus cycle command sequences. The device also incorporates several features to prevent inadvertent write cycles resulting form $V_{cc}$ power-up and power-down transitions or system noise. #### Low Vcc Write Inhibit To avoid initiation of a write cycle during Vcc power-up and power-down, a write cycle is locked out for Vcc less than 2.5 V (typically 2.4 V). If Vcc < VLKO, the command register is disabled and all internal program/erase circuits are disabled. Under this condition the device will reset to the Read mode. Subsequent writes will be ignored until the Vcc level is greater than VLKO. It is the users responsibility to ensure that the control pins are logically correct to prevent unintentional writes when Vcc is above 2.5 V. If Embedded Erase Algorithm is interrupted, there is possibility that the erasing sector(s) cannot be used. #### Write Pulse "Glitch" Protection Noise pulses of less than 5 ns (typical) on OE, CE, or WE will not initiate a write cycle. #### **Logical Inhibit** Writing is inhibited by holding any one of $\overline{OE} = V_{IL}$ , $\overline{CE} = V_{IH}$ , or $\overline{WE} = V_{IH}$ . To initiate a write cycle $\overline{CE}$ and $\overline{WE}$ must be a logical zero while $\overline{OE}$ is a logical one. ### Power-Up Write Inhibit Power-up of the device with $\overline{WE} = \overline{CE} = V_{IL}$ and $\overline{OE} = V_{IH}$ will not accept commands on the rising edge of $\overline{WE}$ . The internal state machine is automatically reset to the read mode on power-up. ### ■ ABSOLUTE MAXIMUM RATINGS | Storage Temperature | 55°C to +125°C | |--------------------------------------------------------------------|----------------------------| | Ambient Temperature with Power Applied | | | Voltage with Respect to Ground All pins except A₃, OE, and RESET ( | Note 1)0.5 V to +Vcc+0.5 V | | Vcc (Note 1) | 0.5 V to +5.5 V | | As, OE, and RESET (Note 2) | 0.5 V to +13.0 V | - Notes: 1. Minimum DC voltage on input or I/O pins are -0.5 V. During voltage transitions, inputs may negative overshoot Vss to -2.0 V for periods of up to 20 ns. Maximum DC voltage on output and I/O pins are Vcc +0.5 V. During voltage transitions, outputs may positive overshoot to Vcc +2.0 V for periods of up to 20 ns. - 2. Minimum DC input voltage on A<sub>0</sub>, OE, and RESET pins are -0.5 V. During voltage transitions, A<sub>0</sub>, OE, and RESET pins may negative overshoot Vss to -2.0 V for periods of up to 20 ns. Maximum DC input voltage on A<sub>0</sub>, OE, and RESET pins are +13.0 V which may positive overshoot to 14.0 V for periods of up to 20 ns. WARNING: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability. #### **■ RECOMMENDED OPERATING RANGES** | Commercial Devices | | |--------------------------------------------------------|------------------| | Ambient Temperature (T <sub>A</sub> ) | 0°C to +70°C | | Vcc Supply Voltages for MBM29LV400T-12, -15 /B-12, -15 | +2.7 V to +3.6 V | | Vcc Supply Voltages for MBM29LV400T-10/B-10 | +3.0 V to +3.6 V | Operating ranges define those limits between which the functionality of the devices are guaranteed. ### **MAXIMUM OVERSHOOT** ### **DC CHARACTERISTICS** ### • TTL/NMOS Compatible | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Max. | Unit | |---------------------|------------------------------------------------------------------------------|--------------------------------------------------------|------|-----------|------| | lu | Input Leakage Current | VIN = Vss to Vcc, Vcc = Vcc Max. | -1.0 | +1.0 | μA | | lıo | Output Leakage Current | Vour = Vss to Vcc, Vcc = Vcc Max. | -1.0 | +1.0 | μА | | lut | A <sub>9</sub> , OE, RESET Inputs<br>Leakage Current | Vcc = Vcc Max.,<br>A <sub>9</sub> , OE, RESET = 12.5 V | _ | 80 | μА | | lcc1 | Vcc Active Current (Note 1) | CE = VIL, OE = VIH | _ | 30 | mA | | lcc2 | Vcc Active Current (Note 2) | CE = VIL, OE = VIH | | 35 | mA | | lccs | Vcc Current (Standby) | Vcc = Vcc Max., СЕ = Vін,<br>RESET = Vін | | 250 | μА | | lcc4 | Vcc Current (Standby, Reset) | Vcc = Vcc Max., RESET = ViL | _ | 250 | μА | | VIL | Input Low Level | | -0.5 | 0.6 | ٧ | | ViH | Input High Level | _ | 2.0 | Vcc + 0.5 | ٧ | | Vid | Voltage for Autoselect and Sector<br>Protection (A <sub>B</sub> , OE, RESET) | | 11.5 | 12.5 | ٧ | | Vol | Output Low Voltage Level | loL = 4.0 mA, Vcc = Vcc Min. | _ | 0.45 | ٧ | | Vон | Output High Voltage Level | loн = -2.0 mA, Vcc = Vcc Min. | 2.4 | _ | ٧ | | V <sub>L</sub> ко | Low Vcc Lock-Out Voltage | _ | 2.3 | 2.5 | ٧ | Notes: 1. The lcc current listed includes both the DC operating current and the frequency dependent component (at 5 MHz). The frequency component typically is 2 mA/MHz, with OE at ViH. <sup>2.</sup> Icc active while Embedded Algorithm (program or erase) is in progress. ### CMOS Compatible | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Max. | Unit | |---------------------|-----------------------------------------------------------------|----------------------------------------------------------|------------|-----------|------| | <b>l</b> u | Input Leakage Current | VIN = Vss to Vcc, Vcc = Vcc Max. | -1.0 | +1.0 | μA | | lıo | Output Leakage Current | Vout = Vss to Vcc, Vcc = Vcc Max. | -1.0 | +1.0 | μА | | lut | A <sub>9</sub> , OE, RESET<br>Inputs Leakage Current | Vcc = Vcc Max.,<br>A <sub>9</sub> , OE, RESET = 12.5 V | | 80 | μА | | lcc1 | Vcc Active Current (Note 1) | CE = VIL, OE = VIH | | 30 | mA | | lcc2 | Vcc Active Current (Note 2) | CE = VIL, OE = VIH | _ | 35 | mA | | lcc3 | Vcc Current (Standby) | Vcc = Vcc Max., CE = Vcc ± 0.3 V,<br>RESET = Vcc ± 0.3 V | _ | 5 | μA | | lcc4 | Vcc Current (Standby, Reset) | Vcc = Vcc Max.,<br>RESET = Vss ± 0.3 V | _ | 5 | μA | | VIL | Input Low Level | | -0.5 | 0.6 | ٧ | | Vін | Input High Level | _ | 0.8 × Vcc | Vcc + 0.3 | V | | VıD | Voltage for Autoselect and Sector<br>Protection (As, OE, RESET) | _ | 11.5 | 12.5 | ٧ | | Vol | Output Low Voltage Level | lot = 4.0 mA, Vcc = Vcc Min. | | 0.45 | V | | Vон1 | Output High Voltage Laus! | Іон = -2.0 mA, Vcc = Vcc Min. | 0.85 × Vcc | | V | | V <sub>OH2</sub> | Output High Voltage Level | Іон = −100 μA, Vcc = Vcc Min. | Vcc - 0.4 | | V | | Vlko | Low Vcc Lock-Out Voltage | _ | 2.3 | 2.5 | V | Notes: 1. The loc current listed includes both the DC operating current and the frequency dependent component (at 5 MHz). The frequency component typically is 2 mA/MHz, with OE at VIH. 2. lcc active while Embedded Algorithm (program or erase) is in progress. ### **■ AC CHARACTERISTICS** • Read Only Operations Characteristics | Parameter<br>Symbols | | Description | Test Setup | | -10<br>(Note) | -12 | -15 | Unit | |----------------------|----------|-------------------------------------------------------------------|----------------------|------|---------------|--------|--------|------| | JEDEC | Standard | • | | | | (Note) | (Note) | | | tavav | tac | Read Cycle Time | | Min. | 100 | 120 | 150 | ns | | tavov | tacc | Address to Output Delay | CE = VIL<br>OE = VIL | Max. | 100 | 120 | 150 | ns | | <b>t</b> ELQV | tce | Chip Enable to Output Delay | OE = VIL | Max. | 100 | 120 | 150 | ns | | teLav | toe | Output Enable to Output Delay | _ | Max. | 40 | 50 | 55 | ns | | tенаz | tor | Chip Enable to Output High-Z | _ | Max. | 30 | 30 | 40 | ns | | tанаz | tor | Output Enable to Output High-Z | _ | Max. | 30 | 30 | 40 | ns | | taxox | tон | Output Hold Time From Addresses, CE or OE, Whichever Occurs First | _ | Min. | 0 | 0 | 0 | ns | | | TREADY | RESET Pin Low to Read Mode | _ | Max. | 20 | 20 | 20 | μs | Note: Test Conditions-Output Load: 1 TTL gate and 30 pF (MBM29LV400T-10/B-10) 1 TTL gate and 100 pF (MBM29LV400T-12, -15/B-12, -15) Input rise and fall times: 5 ns Input pulse levels: 0.0 V to 3.0 V Timing measurement reference level Input: 1.5 V Output: 1.5 V ### Write/Erase/Program Operations Alternate WE Controlled Writes | Paramete | r Symbols | | December | | | | | | |----------------|-----------|---------------------|-------------------------|------|-----|-----|-----|------| | JEDEC Standard | | | Description | | | -12 | -15 | Unit | | tavav | two | Write Cycle | Time | Min. | 100 | 120 | 150 | ns | | tavwe | tas | Address Setup Time | | Min. | 0 | 0 | 0 | ns | | twlax | tan | Address Ho | ld Time | Min. | 50 | 50 | 65 | ns | | tоvwн | tos | Data Setup | Data Setup Time | | 50 | 50 | 65 | ns | | twnox | tон | Data Hold T | Data Hold Time | | 0 | 0 | 0 | ns | | _ | toes | Output Ena | ble Setup Time | Min. | 0 | 0 | 0 | ns | | | | Output | Read | Min. | 0 | 0 | 0 | ns | | _ | tоен | Enable<br>Hold Time | Toggle and Data Polling | Min. | 10 | 10 | 10 | ns | (Continued) ### (Continued) | Paramete | r Symbols | | | -10 | | | | |----------------|-------------|-------------------------------------|------|-----|-----|-----|------| | JEDEC Standard | | Description | | | -12 | -15 | Unit | | tgHwL | tанwı | Read Recover Time Before Write | Min. | 0 | 0 | 0 | ns | | <b>t</b> ELWL | tcs | CE Setup Time | Min. | 0 | 0 | 0 | ns | | twhen | tсн | CE Hold Time | Min. | 0 | 0 | 0 | ns | | tww | twp | Write Pulse Width | Min. | 50 | 50 | 65 | ns | | twiwi | twpн | Write Pulse Width High | Min. | 30 | 30 | 35 | ns | | twww+1 | twnw+1 | Byte Programming Operation | Тур. | 8 | 8 | 8 | μs | | twnwh2 | twnwh2 | Sector Erase Operation (Note 1) | Тур. | 1 | 1 | 1 | sec | | | tvcs | Vcc Setup Time | Min. | 50 | 50 | 50 | μs | | _ | tvunt | Voltage Transition Time (Note 2) | Min. | 4 | 4 | 4 | μs | | _ | twpp | Write Pulse Width (Note 2) | Min. | 10 | 10 | 10 | μs | | _ | toesp | OE Setup Time to WE Active (Note 2) | Min. | 4 | 4 | 4 | μs | | | tcsp | CE Setup Time to WE Active (Note 2) | Min. | 4 | 4 | 4 | μs | | _ | tee | Recover Time From RY/BY | Min. | 0 | 0 | 0 | ns | | | tap | RESET Pulse Width | Min. | 500 | 500 | 500 | ns | | _ | <b>t</b> en | RESET Hold Time Before Read | Min. | 50 | 50 | 50 | ns | | | teusy | Program/Erase Valid to RY/BY Delay | Min. | 90 | 90 | 90 | ns | Notes: 1. This does not include the preprogramming time. <sup>2.</sup> These timings are for Sector Protection operation. ### • Write/Erase/Program Operations Alternate CE Controlled Writes | Paramete | r Symbols | | | | | | | | |---------------|---------------|-----------------|--------------------------|------|-----|-----|-----|------| | JEDEC | Standard | | Description | | -10 | -12 | -15 | Unit | | tavav | twc | Write Cycle Tim | Write Cycle Time | | 100 | 120 | 150 | ns | | TAVEL | tus | Address Setup | Time | Min. | 0 | 0 | 0 | ns | | TELAX | tah | Address Hold T | ime | Min. | 50 | 50 | 65 | ns | | toven | tos | Data Setup Tim | 10 | Min. | 50 | 50 | 65 | ns | | <b>t</b> EHDX | tон | Data Hold Time | ) | Min. | 0 | 0 | 0 | ns | | _ | toes | Output Enable | Output Enable Setup Time | | 0 | 0 | 0 | ns | | | | Output Enable | Read | Min. | 0 | 0 | 0 | ns | | | <b>t</b> oeh | Hold Time | Toggle and Data Polling | Min. | 10 | 10 | 10 | ns | | <b>t</b> GHEL | <b>t</b> GHEL | Read Recover | Time Before Write | Min. | 0 | 0 | 0 | ns | | twlel | tws | WE Setup Time | WE Setup Time | | 0 | 0 | 0 | ns | | tehwh | twн | WE Hold Time | WE Hold Time | | 0 | 0 | 0 | ns | | <b>t</b> ELEH | tcp | CE Pulse Width | ı | Min. | 50 | 50 | 65 | ns | | <b>TEHEL</b> | tсрн | CE Pulse Width | n High | Min. | 30 | 30 | 35 | ns | | twnwH1 | twnw+1 | Byte Programm | ning Operation | Тур. | 8 | 8 | 8 | μs | | twhwh2 | twnw+2 | Sector Erase O | peration (Note) | Тур. | 1 | 1 | 1 | sec | | | tvcs | Vcc Setup Time | ) | Min. | 50 | 50 | 50 | μs | | | tre | Recover Time F | Recover Time From RY/BY | | 0 | 0 | 0 | ns | | | tre | RESET Pulse V | RESET Pulse Width | | 500 | 500 | 500 | ns | | _ | tян | RESET Hold Ti | me Before Read | Min. | 50 | 50 | 50 | ns | | _ | teusy | Program/Erase | Valid to RY/BY Delay | Min. | 90 | 90 | 90 | ns | Note: This does not include the preprogramming time. ### **■ SWITCHING WAVEFORMS** Key to Switching Waveforms Notes: 1. PA is address of the memory location to be programmed. - 2. PD is data to be programmed at byte address. - 3. $\overline{DQ_7}$ is the output of the complement of the data written to the device. - 4. Dour is the output of the data written to the device. - 5. Figure indicates last two bus cycles of four bus cycle sequence. Figure 7 Alternate WE Controlled Program Operation Timings Notes: 1. PA is address of the memory location to be programmed. - 2. PD is data to be programmed at byte address. - 3. $\overline{DQ_7}$ is the output of the complement of the data written to the device. - 4. Dout is the output of the data written to the device. - 5. Figure indicates last two bus cycles of four bus cycle sequence. Figure 8 Alternate CE Controlled Program Operation Timings \*: DQ7 = Valid Data (The device has completed the Embedded operation.) Figure 10 AC Waveforms for Data Polling during Embedded Algorithm Operations VA = Byte address for programming - Any of the sector addresses within the sector being erased during sector erase or multiple sector erases operation - XXXXH during sector erase or multiple sector erases - Any of the sector addresses within the sector not being protected during chip erase operation Note: DQ7 is rechecked even if DQ5 = "1" because DQ7 may change simultaneously with DQ5. Figure 19 Data Polling Algorithm Note: DQs is rechecked even if DQs = "1" because DQs may stop toggling at the same time as DQs changing to "1". Figure 20 Toggle Bit Algorithm Notes: 1. All protected sectors unprotected. 2. All previously protected sectors are protected once again. Figure 22 Temporary Sector Unprotection Algorithm ### **■ ERASE AND PROGRAMMING PERFORMANCE** | Parameter | | Limits | | | | |-----------------------|-----------|-----------|-------|--------|--------------------------------------------| | rai ailletei | Min. Typ. | | Max. | Unit | Comment | | Sector Erase Time | _ | 1 | 15 | sec | Excludes programming time prior to erasure | | Byte Programming Time | _ | 8 | 3,600 | μs | Excludes system-level overhead | | Chip Programming Time | _ | 4.2 | T.B.D | sec | Excludes system-level overhead | | Erase/Program Cycle | 100,000 | 1,000,000 | _ | Cycles | | ### **TSOP PIN CAPACITANCE** | Parameter<br>Symbol | Parameter Description | Test Setup | Тур. | Max. | Unit | |---------------------|-------------------------|---------------------|-------|-------|------| | Cin | Input Capacitance | Vin = 0 | T.B.D | T.B.D | pF | | Соит | Output Capacitance | Vout = 0 | T.B.D | T.B.D | pF | | CIN2 | Control Pin Capacitance | V <sub>IN</sub> = 0 | T.B.D | T.B.D | pF | Note: Test conditions T<sub>A</sub> = 25°C, f = 1.0 MHz ### **■ PACKAGE DIMENSIONS**