

# DSA557-03/04/05

# Multiple Output MEMS PCIe Gen1/2/3/4 Clocks for Automotive

#### **Features**

- · Automotive AEC-Q100 Qualified
- · Complies with PCIe Gen1/2/3/4
- Integrated MEMS Resonator Eliminates the Need for External 25 MHz Crystal
- · Wide Temperature Range:
  - Automotive Grade 2: -40°C to +105°C
  - Automotive Grade 3: -40°C to +85°C
- 100 MHz HCSL/LVDS/LVPECL/LVCMOS Options Available
- · Small Footprints:
  - 14-Lead QFN (DSA557-03, Two Outputs)
  - 20-Lead VQFN (DSA557-04, Three Outputs; DSA557-05, Four Outputs)
- · Excellent Shock and Vibration Immunity
  - Qualified to MIL-STD-883
- · High Reliability
  - 20x Better MTF than Quartz Oscillators
- Low Current Consumption: 30% Lower than Competing Devices
- Supply Range of 2.25V to 3.63V
- · Lead-Free and RoHS Compliant

#### **Applications**

- · Automotive Infotainment
- Automotive ADAS
- · Autonomous Driving
- In-Vehicle Network

#### **Benefits**

 Replace High Temperature Crystals and Quartz Oscillators

#### **General Description**

The DSA557 series of high performance PCI Express clock generators use a proven silicon MEMS technology to provide 100 MHz differential output clocks with excellent jitter and stability over a wide range of supply voltages and temperatures. By eliminating the need for quartz or SAW technology, MEMS oscillators significantly enhance reliability and accelerate product development, while meeting stringent clock performance criteria for a variety of communications, storage, and networking applications.

The DSA557-03/04/05 have two, three, and four 100 MHz outputs, respectively. All have output enable/disable features.

The DSA557-03 is available in a space-saving 14-lead QFN package. The DSA557-04 and DSA557-05 are available in a 20-lead VQFN.

Additional output formats are available in any combination of LVPECL, LVDS, and HCSL.

#### **Package Types**



### **Block Diagrams**



#### 1.0 ELECTRICAL CHARACTERISTICS

# **Absolute Maximum Ratings †**

| Input Voltage                    | –0.3V to V <sub>DD</sub> + 0.3V |
|----------------------------------|---------------------------------|
| Supply Voltage                   |                                 |
| ESD Protection on All Pins (HBM) | 4 kV                            |
| ESD Protection on All Pins (CDM) | 1.5 kV                          |

**† Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

| <b>Electrical Characteristics:</b> Unless otherwise specified, T = +25°C, V <sub>DD</sub> = 3.3V. |                                |                           |      |                           |                   |                                                         |  |
|---------------------------------------------------------------------------------------------------|--------------------------------|---------------------------|------|---------------------------|-------------------|---------------------------------------------------------|--|
| Parameter                                                                                         | Symbol                         | Min.                      | Тур. | Max.                      | Units             | Conditions                                              |  |
| Supply Voltage                                                                                    | $V_{DD}$                       | 2.25                      | _    | 3.63                      | V                 | Note 1                                                  |  |
| Cumply Current DCAFE7 03                                                                          |                                | _                         | 21   | 23                        | mA                | EN pin low, output disabled                             |  |
| Supply Current, DSA557-03                                                                         | I <sub>DD</sub>                | _                         | 60   | _                         |                   | EN pin high, output enabled                             |  |
| Supply Current, DSA557-04                                                                         |                                | _                         | 42   | 46                        |                   | EN pin low, output disabled                             |  |
| Supply Current, DSA557-04                                                                         | I <sub>DD</sub>                | _                         | 100  | _                         |                   | EN pin high, output enabled                             |  |
| Supply Current, DSA557-05                                                                         |                                |                           | 42   | 46                        |                   | EN pin low, output disabled                             |  |
| Supply Culterit, DSA557-05                                                                        | I <sub>DD</sub>                | _                         | 120  | _                         |                   | EN pin high, output enabled                             |  |
| Frequency Stability (including                                                                    |                                |                           | _    | ±100                      |                   |                                                         |  |
| frequency variations due to<br>initial tolerance, temp., and<br>power supply voltage)             | Δf                             |                           | _    | ±50                       | ppm               | All temperature ranges                                  |  |
| Aging - 1st Year                                                                                  | Δf                             | _                         | _    | ±5                        | ppm               | ±1 ppm each subsequent year                             |  |
| Startup Time (Note 2)                                                                             | t <sub>SU</sub>                | _                         | _    | 5                         | ms                | T = +25°C                                               |  |
| Input Logic Levels                                                                                |                                |                           |      |                           |                   |                                                         |  |
| Input Logic High                                                                                  | V <sub>IH</sub>                | 0.75 x<br>V <sub>DD</sub> | _    | _                         | V                 | _                                                       |  |
| Input Logic Low                                                                                   | V <sub>IL</sub>                | _                         | _    | 0.25 x<br>V <sub>DD</sub> | V                 | _                                                       |  |
| Output Disable Time (Note 3)                                                                      | t <sub>DS</sub>                | _                         | _    | 5                         | ns                | _                                                       |  |
| Output Enable Time                                                                                | t <sub>EN</sub>                |                           | _    | 20                        | ns                | _                                                       |  |
| Enable Pull-Up Resistor (Note 4)                                                                  | _                              | _                         | 40   | _                         | kΩ                | Internally pulled up                                    |  |
| HCSL Outputs (Note 5)                                                                             |                                |                           |      |                           |                   |                                                         |  |
| Output Logic High                                                                                 | V <sub>OH</sub>                | 0.725                     | _    | _                         | V                 | $R_L = 50\Omega$                                        |  |
| Output Logic Low                                                                                  | V <sub>OL</sub>                | _                         | _    | 0.1                       | V                 | $R_L = 50\Omega$                                        |  |
| Peak-to-Peak Output Swing                                                                         | _                              | _                         | 750  | _                         | mV                | Single-Ended                                            |  |
| Output Transition Time (Note 6)                                                                   | t <sub>r</sub> /t <sub>f</sub> | 200                       | _    | 400                       | ps                | 20% to 80%, R <sub>L</sub> = 50Ω, C <sub>L</sub> = 2 pF |  |
| Output Duty Cycle                                                                                 | SYM                            | 48                        | _    | 52                        | %                 | Differential                                            |  |
| Period Jitter (Note 7)                                                                            | J <sub>PER</sub>               | _                         | 2.5  |                           | ps <sub>RMS</sub> | $f_{01} = f_{02} = 100 \text{ MHz}$                     |  |

# **ELECTRICAL CHARACTERISTICS (CONTINUED)**

| <b>Electrical Characteristics:</b> Unless otherwise specified, T = +25°C, V <sub>DD</sub> = 3.3V. |                       |      |      |      |                   |                                                                                                              |
|---------------------------------------------------------------------------------------------------|-----------------------|------|------|------|-------------------|--------------------------------------------------------------------------------------------------------------|
| Parameter                                                                                         | Symbol                | Min. | Тур. | Max. | Units             | Conditions                                                                                                   |
| Jitter, Phase (Common Clock<br>Architecture)                                                      | T <sub>J</sub>        | _    | 23   | 86   | ps <sub>PP</sub>  | PCIe Gen 1.1, (Note 8)<br>T <sub>J</sub> = D <sub>J</sub> + 14.069 x R <sub>J</sub> (BER 10 <sup>-12</sup> ) |
|                                                                                                   | J <sub>RMS-CCHF</sub> | _    | 2.20 | 3.1  | ps <sub>RMS</sub> | PCIe Gen 2.1, 1.5 MHz to Nyquist, (Note 8)                                                                   |
|                                                                                                   | J <sub>RMS-CCLF</sub> | _    | 0.08 | 3.0  | ps <sub>RMS</sub> | PCIe Gen 2.1, 10 kHz to 1.5 MHz, (Note 8)                                                                    |
|                                                                                                   | J <sub>RMS-CC</sub>   | _    | 0.37 | 1.0  | ps <sub>RMS</sub> | PCIe Gen 3.0, (Note 8)                                                                                       |
|                                                                                                   | J <sub>RMS-CC</sub>   | _    | 200  | 500  | fs <sub>RMS</sub> | PCIe Gen 4.0, 16 GHz                                                                                         |
| Integrated Phase Noise (Data Clock Architecture)                                                  | J <sub>RMS-DCHF</sub> | _    | 2.15 | 4.0  | ps <sub>RMS</sub> | PCIe Gen 2.1, 1.5 MHz to Nyquist, (Note 8)                                                                   |
|                                                                                                   | J <sub>RMS-DCLF</sub> | _    | 0.06 | 7.5  | ps <sub>RMS</sub> | PCIe Gen 2.1, 10 kHz to 1.5 MHz, (Note 8)                                                                    |
|                                                                                                   | J <sub>RMS-DC</sub>   | _    | 0.32 | 1.0  | ps <sub>RMS</sub> | PCIe Gen 3.0, (Note 8)                                                                                       |

- Note 1: Each pin  $V_{DD}$  should be filtered with a 0.1  $\mu F$  capacitor.
  - 2:  $t_{SU}$  is time to 100 ppm of output frequency after  $V_{DD}$  is applied and outputs are enabled.
  - **3:** Output Waveform and Test Circuit figures define the parameters.
  - 4: Output is enabled if pad is floated or not connected.
  - 5: Contact Microchip for alternate output options (LVPECL, LVDS, LVCMOS).
  - **6:** Output Waveform and Connection Diagram define the parameters.
  - 7: Period Jitter includes crosstalk from adjacent output.
  - 8: Jitter limits established by Gen 1.1, Gen 2.1, Gen 3.0, and Gen 4.0 PCle standards.

#### **TEMPERATURE SPECIFICATIONS**

| Parameters                     | Sym.           | Min. | Тур. | Max. | Units | Conditions        |
|--------------------------------|----------------|------|------|------|-------|-------------------|
| Temperature Ranges             |                |      |      |      |       |                   |
| Operating Temperature Range    | T <sub>A</sub> | -40  | _    | +85  | °C    | Ordering Option I |
|                                |                | -40  | _    | +105 | °C    | Ordering Option L |
| Junction Operating Temperature | TJ             | _    | _    | +150 | °C    | _                 |
| Storage Temperature Range      | T <sub>S</sub> | -55  | _    | +150 | °C    | _                 |
| Lead Temperature               | _              | _    | +260 | _    | °C    | Soldering, 40s    |

# 2.0 PIN DESCRIPTIONS AND CONNECTION DIAGRAMS

The descriptions of the pins are listed in Table 2-1, Table 2-2, and Table 2-3.

TABLE 2-1: DSA557-03 QFN-14 PIN FUNCTION TABLE

| Pin Number | Pin Name | Pin Type | Description                                      |  |
|------------|----------|----------|--------------------------------------------------|--|
| 1          | OE       | I        | Output enable, active-high.                      |  |
| 2          | NC       | N/A      | Ground recommended or leave as a NC.             |  |
| 3          | NC       | N/A      | Ground recommended or leave as a NC.             |  |
| 4          | VSS      | Р        | Ground.                                          |  |
| 5          | NC       | N/A      | Ground recommended or leave as a NC.             |  |
| 6          | NC       | N/A      | Ground recommended or leave as a NC.             |  |
| 7          | NC       | N/A      | Ground recommended or leave as a NC.             |  |
| 8          | CLK1+    | 0        | True output of differential pair.                |  |
| 9          | CLK1-    | 0        | Complement output of differential pair.          |  |
| 10         | CLK0-    | 0        | Complement output of differential pair.          |  |
| 11         | CLK0+    | 0        | True output of differential pair.                |  |
| 12         | VDD1     | Р        | Power supply for core and output 1 (CLK1+/CLK1-) |  |
| 13         | VDD0     | Р        | Power supply for output 0 (CLK0+/CLK0-)          |  |
| 14         | NC       | N/A      | Ground recommended or leave as a NC.             |  |



FIGURE 2-1: 14-Lead QFN Connection Diagram with Two HCSL Outputs.

TABLE 2-2: DSA557-04 QFN-20 PIN FUNCTION TABLE

| Pin Number | Pin Name | Pin Type | Description                                         |  |
|------------|----------|----------|-----------------------------------------------------|--|
| 1          | OE1      | I        | Output enable, active-high. Controls CLK0.          |  |
| 2          | NC       | N/A      | Leave unconnected or grounded.                      |  |
| 3          | VSS      | Р        | Ground.                                             |  |
| 4          | VSS      | Р        | Ground.                                             |  |
| 5          | CLK0-    | 0        | Complement output of differential pair.             |  |
| 6          | CLK0+    | 0        | True output of differential pair.                   |  |
| 7          | CLK1-    | 0        | Complement output of differential pair.             |  |
| 8          | CLK1+    | 0        | True output of differential pair.                   |  |
| 9          | VDD      | Р        | Power supply.                                       |  |
| 10         | NC       | N/A      | Leave unconnected or grounded.                      |  |
| 11         | OE2      | I        | Output enable, active-high. Controls CLK1 and CLK2. |  |
| 12         | NC       | N/A      | Leave unconnected or grounded.                      |  |
| 13         | VSS      | Р        | Ground.                                             |  |
| 14         | VSS      | Р        | Ground.                                             |  |
| 15         | CLK2-    | 0        | Complement output of differential pair.             |  |
| 16         | CLK2+    | 0        | True output of differential pair.                   |  |
| 17         | NC       | N/A      | Leave unconnected or grounded.                      |  |
| 18         | NC       | N/A      | Leave unconnected or grounded.                      |  |
| 19         | VDD      | Р        | Power supply.                                       |  |
| 20         | NC       | N/A      | Leave unconnected or grounded.                      |  |



FIGURE 2-2: 20-Lead QFN Connection Diagram with Three HCSL Outputs.

TABLE 2-3: DSA557-05 QFN-20 PIN FUNCTION TABLE

| Pin Number | Pin Name | Pin Type | Description                                         |  |
|------------|----------|----------|-----------------------------------------------------|--|
| 1          | OE1      | I        | Output enable, active-high. Controls CLK0 and CLK3. |  |
| 2          | NC       | N/A      | Leave unconnected or grounded.                      |  |
| 3          | VSS      | Р        | Ground.                                             |  |
| 4          | VSS      | Р        | Ground.                                             |  |
| 5          | CLK0-    | 0        | Complement output of differential pair.             |  |
| 6          | CLK0+    | 0        | True output of differential pair.                   |  |
| 7          | CLK1-    | 0        | Complement output of differential pair.             |  |
| 8          | CLK1+    | 0        | True output of differential pair.                   |  |
| 9          | VDD      | Р        | Power supply.                                       |  |
| 10         | NC       | N/A      | Leave unconnected or grounded.                      |  |
| 11         | OE2      | I        | Output enable, active-high. Controls CLK1 and CLK2. |  |
| 12         | NC       | N/A      | Leave unconnected or grounded.                      |  |
| 13         | VSS      | Р        | Ground.                                             |  |
| 14         | VSS      | Р        | Ground.                                             |  |
| 15         | CLK2-    | 0        | Complement output of differential pair.             |  |
| 16         | CLK2+    | 0        | True output of differential pair.                   |  |
| 17         | CLK3-    | 0        | Complement output of differential pair.             |  |
| 18         | CLK3+    | 0        | True output of differential pair.                   |  |
| 19         | VDD      | Р        | Power supply.                                       |  |
| 20         | NC       | N/A      | Leave unconnected or grounded.                      |  |



FIGURE 2-3: 20-Lead QFN Connection Diagram with Four HCSL Outputs.

# 3.0 OUTPUT WAVEFORM



FIGURE 3-1: DSA557-03/04/05 Output Waveform.

TABLE 3-1: OUTPUT VOLTAGE SWING

| Specification | V <sub>CM</sub>        | V <sub>SWING_SE</sub> (typ.) |
|---------------|------------------------|------------------------------|
| LVPECL        | V <sub>CC</sub> – 1.4V | 830 mV                       |
| LVDS          | 1.2V                   | 350 mV                       |
| HCSL          | 350 mV                 | 675 mV                       |

# 4.0 SOLDER REFLOW PROFILE



FIGURE 4-1: Solder Reflow Profile.

TABLE 4-1: SOLDER REFLOW

| QFN-14 MSL 1 @ 260°C Refer to JSTD-020C<br>TSSOP-16 MSL 3 @ 260°C Refer to JSTD-020C |                |  |  |  |
|--------------------------------------------------------------------------------------|----------------|--|--|--|
| Ramp-Up Rate (200°C to Peak Temp.)                                                   | 3°C/sec. max.  |  |  |  |
| Preheat Time 150°C to 200°C                                                          | 60 to 180 sec. |  |  |  |
| Time Maintained above 217°C                                                          | 60 to 150 sec. |  |  |  |
| Peak Temperature                                                                     | 255°C to 260°C |  |  |  |
| Time within 5°C of Actual Peak                                                       | 20 to 40 sec.  |  |  |  |
| Ramp-Down Rate                                                                       | 6°C/sec. max.  |  |  |  |
| Time 25°C to Peak Temperature                                                        | 8 minutes max. |  |  |  |

#### 5.0 PACKAGING INFORMATION

# 5.1 Package Marking Information



Legend: XX...X Product code Year code (last digit of calendar year) ΥY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') SSS Alphanumeric traceability code Pb-free JEDEC® designator for Matte Tin (Sn) This package is Pb-free. The Pb-free JEDEC designator ( (e3) can be found on the outer packaging for this package. •, ▲, ▼ Pin one index is identified by a dot, delta up, or delta down (triangle mark).

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. Package may or may not include the corporate logo.

Underbar (\_) and/or Overbar (¯) symbol may not be to scale.

#### TITLE

14 LEAD QFN 2.5x3.2mm PACKAGE OUTLINE & RECOMMENDED LAND PATTERN

DRAWING # QFN2532-14LD-PL-1 UNIT MM





2.50±.05

Top View

Bottom View



Side View



Recommended Land Pattern

#### NOTE:

- 1. Green shaded rectangles in Recommended Land Pattern are solder stencil opening.
- 2. Red shaded rectangle in Recommended Land Pattern is keep out area.

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging.

#### TITLE

20 LEAD QFN 5.0x3.2mm PACKAGE OUTLINE & RECOMMENDED LAND PATTERN



DRAWING # QFN5032-20LD-PL-1

Top View



UNIT MM

Bottom View



Side View



# Recommended Land Pattern

#### NOTE:

- 1. Green shaded rectangles in Recommended Land Pattern are solder stencil opening.
- 2. Red shaded rectangle in Recommended Land Pattern is keep-out area.

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging.

# APPENDIX A: REVISION HISTORY

# Revision A (April 2019)

• Initial release of DSA557-03/04/05 as Microchip data sheet DS20006175A.

# DSA557-03/04/05

NOTES:

## PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

**Examples:** PART NO. XXXX a) DSA557-0344FL0: Two HCSL Outputs PCIe Clock **Temperature Stability Packaging Device** Output Package Generator for Automotive, 14-Lead QFN. -40°C to +105°C **Format** Range Option Temperature Range, ±100 ppm Stability, 96/Tube Device: DSA557-03: Two Output PCIe Clock Generator for b) DSA557-04222KI1T: Three LVPECL Outputs PCIe Automotive Clock Generator for Automotive, DSA557-04: Three Output PCIe Clock Generator for 20-Lead QFN, -40°C to +85°C Automotive Four Output PCIe Clock Generator for DSA557-05: Temperature Range, ±50 ppm Automotive Stability, 1000/Reel c) DSA557-053344KL0: Four Output PCIe Clock **LVCMOS Output Format:** Generator for Automotive, 2 LVPECL (Note 1) = (CLK3/CLK2: LVDS, CLK1/ 3 = LVDS CLK0: HCSL), 20-Lead QFN, HCSL -40°C to +105°C Temperature Range, ±100 ppm Stability, Package: 14-Lead QFN (DSA557-03 Only) 96/Tube 20-Lead QFN (DSA557-04/05 Only) Tape and Reel identifier only appears in the Note 1: catalog part number description. This identifier is Temperature -40°C to +105°C (Automotive Grade 2) used for ordering purposes and is not printed on the device package. Check with your Microchip Range: -40°C to +85°C (Automotive Grade 3) Sales Office for package availability with the Tape and Reel option. Stability: ±100 ppm ±50 ppm 72/Tube (DSA557-04/05) **Packing Option:** <blank>= <blank>= 96/Tube (DSA557-03) 1000/Reel (All Package Options) The Output Format's arrangement is CLK3 to CLK0 (left-to-right) Note 1: and may only have as many digits as that particular part allows. For example, DSA557-03 has two outputs; the part number example can only have two digits in that location. DSA557-04 can only have three and DSA557-05 can only have four.

# DSA557-03/04/05

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM, net. PICkit, PICtail, PowerSmart, PureSilicon. QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2019, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-4445-9



# Worldwide Sales and Service

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200

Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX

Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX

Tel: 281-894-5983 Indianapolis Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

**Raleigh, NC** Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

China - Chengdu Tel: 86-28-8665-5511

China - Chongqing Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

**China - Nanjing** Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai

Tel: 86-21-3326-8000 China - Shenyang

Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

**China - Suzhou** Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen
Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

Korea - Daegu Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-67-3636

**Germany - Karlsruhe** Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820