

# 300-mA 40-V LOW-DROPOUT REGULATOR WITH 25-µA QUIESCENT CURRENT

Check for Samples: TPS7A6033-Q1, TPS7A6050-Q1

### **FEATURES**

- Low Dropout Voltage
  - 300mV at I<sub>OUT</sub> = 150mA
- 4-V to 40-V Wide Input Voltage Range With up to 45-V Transients
- 300-mA Maximum Output Current
- Ultra Low Quiescent Current
  - I<sub>QUIESCENT</sub> = 25 μA (Typ) at Light Loads
  - I<sub>SLEEP</sub> < 2µA when EN = Low
- 3.3-V and 5-V Fixed Output Voltage
- Low-ESR Ceramic Output Stability Capacitor
- Integrated Power-On Reset
  - Programmable Delay
  - Open-Drain Reset Output
- Integrated Fault Protection
  - Short-Circuit/Over-Current Protection
  - Thermal Shutdown
- Low Input Voltage Tracking
- Thermally Enhanced Power Package
  - 5-pin TO-263 (KTT /D2PAK)
  - 5-pin TO-252 (KVU /DPAK)

### **APPLICATIONS**

- Qualified for Automotive Applications
- Infotainment Systems with Sleep Mode
- Body Control Modules
- Always ON Battery Applications
  - Gateway Applications
  - Remote Keyless Entry Systems
  - Immobilizers

#### DESCRIPTION

The TPS7A60xx/TPS7A61xx is a series of low dropout linear voltage regulators designed for low power consumption and quiescent current less than 25 µA in light load applications. These devices feature an integrated over current protection and are designed to achieve stable operation even with low-ESR ceramic capacitors. Power-On Reset delay is implemented during device start up to indicate that the output voltage is stable and in regulation. The Power-On Reset delay is fixed (250 µs typical), and can also be programmed by an external capacitor. Low voltage tracking feature allows for a smaller input capacitor and can possibly eliminate the need of using a boost converter during cold crank conditions. Because of these features, these devices are well suited in power supplies for various automotive applications.

#### TYPICAL REGULATOR STABILITY



Figure 1. ESR vs Load Current for TPS7A60/1xx

## TYPICAL APPLICATION SCHEMATIC



Figure 2. Programmable Reset Delay Option



Figure 3. Enable Option



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## ORDERING INFORMATION(1)

| KEY<br>FEATURE             | OUTPUT<br>VOLTAGE | PACKAGE      |              | ORDERABLE PART NUMBER (2) | TOP-SIDE MARKING |
|----------------------------|-------------------|--------------|--------------|---------------------------|------------------|
|                            |                   | 5 pin KTT    | Reel of 500  | TPS7A6050QKTTRQ1          | 7A6050Q1         |
|                            | 5V                | 5 pin 1/1/11 | Tube of 70   | TPS7A6050QKVUQ1           | 7A6050Q1         |
| Programable<br>Reset Delay |                   | 5 pin KVU    | Reel of 2500 | TPS7A6050QKVURQ1          | Product Preview  |
| 1 tooot Bolay              | 3.3V              | 5 pin KTT    | Reel of 500  | TPS7A6033QKTTRQ1          | 7A6033Q1         |
|                            |                   | 5 pin KVU    | Reel of 2500 | TPS7A6033QKVURQ1          | 7A6033Q1         |
|                            | 5V                | 5 pin KTT    | Reel of 500  | TPS7A6150QKTTRQ1          | Product Preview  |
| Fachle                     | δV                | 5 pin KVU    | Reel of 2500 | TPS7A6150QKVURQ1          | Product Preview  |
| Enable                     | 2.21/             | 5 pin KTT    | Reel of 500  | TPS7A6133QKTTRQ1          | Product Preview  |
|                            | 3.3V              | 5 pin KVU    | Reel of 2500 | TPS7A6133QKVURQ1          | 7A6133Q1         |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- 2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

## **ABSOLUTE MAXIMUM RATINGS(1)**

over operating free-air temperature range (unless otherwise noted)

| NO.  |                                      | DESCRIPTION                                                             | VALUE       | UNIT |
|------|--------------------------------------|-------------------------------------------------------------------------|-------------|------|
| 1.1  | V <sub>IN</sub> ,<br>V <sub>EN</sub> | Unregulated inputs (2)(3)                                               | 45          | V    |
| 1.2  | V <sub>OUT</sub>                     | Regulated output                                                        | 7           | V    |
| 1.3  | nRST                                 | Open drain reset output <sup>(2)</sup>                                  | 7           | V    |
| 1.4  | RDELAY                               | Output to charge an external cpacitor <sup>(2)</sup>                    | 7           | V    |
| 4.5  | 0                                    | Thermal impedance junction to exposed pad KTT (D2PAK) package           | 10.4        | °C/W |
| 1.5  | $\theta_{\sf JP}$                    | Thermal impedance junction to exposed pad KVU (DPAK) package            | 12.7        | °C/W |
| 4.0  | 0                                    | Thermal impedance junction to ambient KTT (D2PAK) package (4)           | 30.2        | °C/W |
| 1.6  | $\theta_{\sf JA}$                    | Thermal impedance junction to ambient KVU (DPAK) package <sup>(4)</sup> | 29.3        | °C/W |
| 4.7  | 0                                    | Thermal impedance junction to ambient KTT (D2PAK) package (5)           | 34.4        | °C/W |
| 1.7  | $\theta_{JA}$                        | Thermal impedance junction to ambient KVU (DPAK) package <sup>(5)</sup> | 38.6        | °C/W |
| 1.8  | ESD                                  | Electrostatic discharge <sup>(6)</sup>                                  | 2           | kV   |
| 1.9  | T <sub>OP</sub>                      | Operating ambient temperature                                           | 125         | °C   |
| 1.10 | T <sub>S</sub>                       | Storage temperature range                                               | -65 to +150 | °C   |

- (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to GND.
- (2) Absolute negative voltage on these pins not to go below -0.3V.
- (3) Absolute maximum voltage for duration less than 480ms.
- (4) The thermal data is based on JEDEC standard high K profile JESD 51-5. The copper pad is soldered to the thermal land pattern. Also correct attachment procedure needs to be incorporated.
- (5) The thermal data is based on JEDEC standard low K profile JESD 51-3. The copper pad is soldered to the thermal land pattern. Also correct attachment procedure needs to be incorporated.
- (6) The human body model is a 100pF capacitor discharged through a  $1.5k\Omega$  resistor into each pin.

#### **DISSIPATION RATINGS**

| NO. | JEDEC STANDARD       | PACKAGE   | T <sub>A</sub> < 25°C POWER<br>RATING (W) | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C (°C/W) | T <sub>A</sub> = 85°C POWER<br>RATING (W) |
|-----|----------------------|-----------|-------------------------------------------|-------------------------------------------------------|-------------------------------------------|
| 2.1 | JEDEC Standard PCB - | 5 pin KTT | 3.63                                      | 34.4                                                  | 1.89                                      |
| 2.2 | low K, JESD 51-3     | 5 pin KVU | 3.24                                      | 38.6                                                  | 1.68                                      |
| 2.3 | JEDEC Standard PCB - | 5 pin KTT | 4.14                                      | 30.2                                                  | 2.15                                      |
| 2.4 | high K, JESD 51-5    | 5 pin KVU | 4.27                                      | 29.3                                                  | 2.22                                      |

Submit Documentation Feedback



## RECOMMENDED OPERATING CONDITIONS

| NO. | DESCRIPTION                                                                | MIN | MAX  | UNIT |
|-----|----------------------------------------------------------------------------|-----|------|------|
| 3.1 | V <sub>IN</sub> , V <sub>EN</sub> <sup>(1)</sup> Unregulated input voltage | 4   | 40   | V    |
| 3.2 | nRST,<br>RDELAY <sup>(2)</sup> Low voltage input/output                    | 0   | 5.25 | V    |
| 3.3 | T <sub>J</sub> Operating junction temperature range                        | -40 | 150  | °C   |

<sup>(1)</sup> Applicable for TPS7A61xx only.

## **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 14V$ ,  $T_{I} = -40^{\circ}C$  to 150°C (unless otherwise noted)

| NO.     |                                | PARAMETER                      | TEST CONDITIONS                                                                                                                                                  | MIN | TYP  | MAX  | UNIT |
|---------|--------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| 4. Inpu | t Voltage (VIN                 | pin)                           |                                                                                                                                                                  |     |      | *    |      |
| 4.1     | V                              | Input voltage                  | Fixed 5V output, I <sub>OUT</sub> = 1mA                                                                                                                          | 5.3 |      | 40   | V    |
| 4.1     | V <sub>IN</sub>                | Input voltage                  | Fixed 3.3V output, I <sub>OUT</sub> = 1mA                                                                                                                        | 4   |      | 40   | V    |
| 4.2     | I <sub>QUIESCENT</sub>         | Quiescent current              | $V_{IN} = 8.2V \text{ to } 18V, V_{EN}^{(1)} = 5V, \\ I_{OUT} = 0.01\text{mA to } 0.75\text{mA}$                                                                 |     | 25   | 40   | μΑ   |
| 4.3     | I <sub>SLEEP</sub> (1)         | Sleep/shutdown current         | $V_{IN} = 8.2V$ to 18V, $V_{EN}^{(1)} < 0.8V$ , $I_{OUT} = 0$ mA (no load), $T_A = 125$ °C                                                                       |     |      | 3    | μΑ   |
| 4.4     | V <sub>IN-UVLO</sub>           | Under voltage lock out voltage | Ramp V <sub>IN</sub> down until output is turned OFF                                                                                                             |     | 3.16 |      | V    |
| 4.5     | V <sub>IN(POWERUP)</sub>       | Power up voltage               | Ramp V <sub>IN</sub> up until output is turned ON                                                                                                                |     | 3.45 |      | V    |
| 5. Enal | ole Input (EN p                | in)                            |                                                                                                                                                                  |     |      |      |      |
| 5.1     | V <sub>IL</sub> <sup>(1)</sup> | Logic input low level          |                                                                                                                                                                  | 0   |      | 8.0  | V    |
| 5.2     | V <sub>IH</sub> <sup>(1)</sup> | Logic input high level         |                                                                                                                                                                  | 2.5 |      | 40   | V    |
| 6. Regi | ulated Output                  | Voltage (VOUT pin)             |                                                                                                                                                                  |     |      |      |      |
| 6.1     | V <sub>OUT</sub>               | Regulated output voltage       | Fixed $V_{OUT}$ value (3.3V or 5V as applicable), $I_{OUT} = 10$ mA                                                                                              | -2  |      | 2    | %    |
| 6.2     | 4)/                            | Line regulation                | V <sub>IN</sub> = 6V to 28V, I <sub>OUT</sub> = 10mA, V <sub>OUT</sub> = 5V                                                                                      |     |      | 15   | mV   |
| 6.2     | $\Delta V_{LINE-REG}$          | Line regulation                | $V_{IN}$ = 6V to 28V, $I_{OUT}$ = 10mA, $V_{OUT}$ = 3.3V                                                                                                         |     |      | 20   | mV   |
| 6.3     | 41/                            | Load regulation                | $I_{OUT}$ = 10mA to 300mA, $V_{IN}$ = 14V, $V_{OUT}$ = 5V                                                                                                        |     |      | 25   | mV   |
| 0.3     | $\Delta V_{LOAD\text{-REG}}$   | Load regulation                | $I_{OUT}$ = 10mA to 300mA, $V_{IN}$ = 14V, $V_{OUT}$ = 3.3V                                                                                                      |     |      | 35   | mV   |
| 6.4     | V <sub>DROPOUT</sub> (2)       | Dropout voltage                | I <sub>OUT</sub> = 250mA                                                                                                                                         |     |      | 500  | mV   |
| 0.4     | V DROPOUT 1                    | $(V_{IN} - V_{OUT})$           | I <sub>OUT</sub> = 150mA                                                                                                                                         |     |      | 300  | mV   |
| 6.5     | R <sub>SW</sub> <sup>(3)</sup> | Switch resistance              | VIN to VOUT resistance                                                                                                                                           |     |      | 2    | Ω    |
| 6.6     | I <sub>OUT</sub>               | Output current                 | V <sub>OUT</sub> in regulation                                                                                                                                   | 0   |      | 300  | mA   |
| 6.7     | I <sub>CL</sub>                | Output current limit           | V <sub>OUT</sub> = 0V (VOUT pin is shorted to ground)                                                                                                            | 350 |      | 1000 | mA   |
| 6.8     | PSRR <sup>(3)</sup>            | Power supply ripple            | $V_{\text{IN-RIPPLE}} = 0.5 \text{ Vpp, } I_{\text{OUT}} = 300 \text{mA,}$ frequency = 100 Hz, $V_{\text{OUT}} = 5 \text{V}$ and $V_{\text{OUT}} = 3.3 \text{V}$ |     | 60   |      | dB   |
| 6.8     | JONN                           | rejection                      | $V_{\text{IN-RIPPLE}}$ = 0.5 Vpp, $I_{\text{OUT}}$ = 300mA, frequency = 150 kHz, $V_{\text{OUT}}$ = 5V and $V_{\text{OUT}}$ = 3.3V                               | 30  |      |      | uБ   |

<sup>(1)</sup> Applicable for TPS7A61xx only.

<sup>(2)</sup> Applicable for TPS7A60xx only.

<sup>(2)</sup> This test is done with V<sub>OUT</sub> in regulation and V<sub>IN</sub> – V<sub>OUT</sub> parameter is measured when V<sub>OUT</sub> (3.3V or 5.0V) drops by 100mV at specified loads.

<sup>(3)</sup> Specified by design - not tested



## **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{\rm in} = 14V$  T<sub>v</sub> = -40°C to 150°C (unless otherwise noted)

|         | 1                                      | to 150°C (unless otherwi                  | I .                                                                                                   |      |      |      |      |
|---------|----------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------|
| NO.     |                                        | PARAMETER                                 | TEST CONDITIONS                                                                                       | MIN  | TYP  | MAX  | UNIT |
| 7. Rese | et (nRST pin)                          |                                           |                                                                                                       |      |      |      |      |
| 7.1     | V <sub>OL</sub>                        | Reset pulled low                          | $I_{OL} = 5mA$                                                                                        |      |      | 0.4  | V    |
| 7.2     | I <sub>OH</sub>                        | Leakage current                           | Reset pulled to VOUT through 5kΩ resistor                                                             |      |      | 1    | μΑ   |
| 7.3     | 7.0                                    | Power-On Reset threshold                  | $V_{OUT}$ power up above internally set tolerance, $V_{OUT} = 5V$                                     | 4.5  | 4.65 | 4.77 | V    |
| 1.3     | V <sub>TH(POR)</sub>                   | Power-Off Reset tiffeshold                | $V_{OUT}$ power up above internally set tolerance, $V_{OUT} = 3.3V$                                   |      | 3.07 |      | V    |
| 7.4     | 7.4                                    | Reset threshold                           | $V_{OUT}$ falling below internally set tolerance, $V_{OUT} = 5V$                                      | 4.5  | 4.65 | 4.77 | V    |
| 7.4     | UV <sub>THRES</sub>                    | Reset trireshold                          | $V_{OUT}$ falling below internally set tolerance, $V_{OUT} = 3.3V$                                    |      | 3.07 |      | V    |
| 7.5     | 7.5 (4)                                | Davier On Danat dalari                    | C <sub>DLY</sub> = 100pF                                                                              |      | 300  |      | μs   |
| 7.5     | t <sub>POR</sub> (4)                   | Power-On Reset delay                      | C <sub>DLY</sub> = 100nF                                                                              |      | 300  |      | ms   |
| 7.6     | t <sub>POR-PRESET</sub>                | Internally preset Power-On<br>Reset delay | $C_{DLY}$ not connected in TPS7A60xx/ not available in TPS7A61xx, $V_{OUT}$ = 5V and $V_{OUT}$ = 3.3V |      | 250  |      | μs   |
| 7.7     | t <sub>DEGLITCH</sub>                  | Reset deglitch time                       |                                                                                                       |      | 5.5  |      | μs   |
| 8. Rese | et Delay (RDEL                         | AY pin)                                   |                                                                                                       |      |      |      |      |
| 8.1     | V <sub>TH(RDELAY)</sub> <sup>(5)</sup> | Threshold to release nRST high            | Voltage at RDELAY pin is ramped up                                                                    |      | 3    | 3.3  | V    |
| 8.2     | I <sub>DLY</sub> <sup>(5)</sup>        | Delay capacitor charging current          |                                                                                                       | 0.75 | 1    | 1.25 | μΑ   |
| 8.3     | I <sub>OL</sub> <sup>(5)</sup>         | Delay capacitor discharging current       | Voltage at RDELAY pin = 1V                                                                            | 5    |      |      | mA   |
| 9. Ope  | rating Tempera                         | ture Range                                |                                                                                                       |      |      |      |      |
| 9.1     | TJ                                     | Operating junction temperature            |                                                                                                       | -40  |      | 150  | °C   |
| 9.2     | T <sub>SHUTDOWN</sub>                  | Thermal shutdown trip point               |                                                                                                       |      | 165  |      | °C   |
| 9.3     | T <sub>HYST</sub>                      | Thermal shutdown hysteresis               |                                                                                                       |      | 10   |      | °C   |
|         |                                        |                                           | · ·                                                                                                   |      |      |      |      |

<sup>(4)</sup> Design Information – not tested; specified by characterization(5) Applicable for TPS7A60xx only.



## **DEVICE INFORMATION**





#### **TERMINAL FUNCTIONS**

| NO. | NAME   | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                 |
|-----|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | VIN    | 1    | Input voltage pin: The unregulated input voltage is supplied to this pin. A bypass capacitor is connected between VIN pin and GND pin to dampen input line transients.                                                                                                                                                      |
| 2   | nRST   | 0    | Reset pin: This is an output pin with an external pull up resistor connected to VOUT pin.                                                                                                                                                                                                                                   |
| 3   | GND    | I/O  | Ground pin: This is signal ground pin of the IC.                                                                                                                                                                                                                                                                            |
|     | RDELAY | 0    | Reset delay timer pin (for TPS7A60xx only): This pin is used to program the reset delay timer using an external capacitor ( $C_{DLY}$ ) to ground.                                                                                                                                                                          |
| 4   | EN     | 1    | Enable pin (for TPS7A61xx only): This is a high voltage tolerant input pin with an internal pull down. A high input to this pin activates the device and turns the regulator ON. This input can be connected to VIN terminal for self bias applications. If this pin is not connected, the device will stay disabled.       |
| 5   | VOUT   | 0    | Regulated output voltage pin: This is a regulated voltage output ( $V_{OUT} = 3.3V$ or 5V, as applicable) pin with a limitation on maximum output current. In order to achieve stable operation and prevent oscillation, an external output capacitor ( $C_{OUT}$ ) with low ESR is connected between this pin and GND pin. |

SLVSA62E - MARCH 2010-REVISED DECEMBER 2010



#### **FUNCTIONAL BLOCK DIAGRAM**



Figure 4. TPS7A60xx Functional Block Diagram



Figure 5. TPS7A61xx Functional Block Diagram



#### TYPICAL CHARACTERISTICS







<sup>(1)</sup> Drop out voltage is measured when the output voltage drops by 100mV from the regulated output voltage level. (For example, drop out voltage for TPS7A6050 is measured when the output voltage drops down to 4.9V from 5V.)





Note: Graphs shown in 'Typical Characteristics' section for unreleased devices are for preview only.



#### DETAILED DESCRIPTION

TPS7A60/1xx is a series of monolithic low dropout linear voltage regulators with integrated reset functionality. These voltage regulators are designed for low power consumption and quiescent current less than 25µA in light load applications. Because of an integrated reset delay (also called Power-On Reset delay), these devices are well suited in power supplies for microprocessors/ microcontrollers.

These devices are available in two fixed output voltage (3.3V and 5V) versions as follows:

- Programmable reset delay version (TPS7A60xx)
- Enable version (TPS7A61xx)

The following section describes the features of TPS7A60/1xx voltage regulators in detail.

### **Reset Delay and Reset Output**

Reset delay is implemented when the device starts up to indicate that output voltage is stable and in regulation, and also when the output recovers from a negative voltage spike due to a load step or a dip in the input voltage for a specified duration. Reset delay timer is initialized when the voltage at output  $(V_{OUT})$  exceeds 93% of the regulated output voltage (3.3V or 5V, as applicable). The reset output (nRST) is asserted high after Power-On Reset delay  $(t_{POR})$  has elapsed. If the regulated output voltage falls below 93% of the set level, nRST is asserted low after a short de-glitch time of approximately 5.5µs (typical).

For TPS7A60xx devices, reset delay time can be programmed by connecting an external capacitor  $(C_{DLY})$  to RDELAY pin. The delay time is given by Equation 1:

$$t_{POR} = \frac{CDLY \times 3}{1 \times 10^{-6}} \tag{1}$$

Where,

 $t_{POR}$  = reset delay time in seconds

 $C_{DLY}$  = reset delay capacitor value in farads, 100 pF to 100 nF

In TPS7A61xx devices, there is no RDELAY pin and reset delay time is preset internally (250µs typical).

During power up, the regulator incorporates a protection scheme to limit the current through pass element and output capacitor. When the input voltage exceeds a certain threshold  $(V_{IN(POWERUP)})$  level, the output voltage begins to ramp as shown in Figure 6 and Figure 7. When the output voltage reaches power on reset threshold  $(V_{TH(POR)})$  level, a constant output current charges an external capacitor  $(C_{DLY})$  to an internal threshold  $(V_{TH(RDELAY)})$  voltage level. Then,

nRST is asserted high and  $C_{DLY}$  is discharged through an internal load. This allows  $C_{DLY}$  to charge from approximately 0V during the next power cycle. If no external capacitor is connected, the delay time is preset internally. This is shown in Figure 6.

In TPS7A60xx devices, if  $C_{DLY}$  capacitor is not connected to RDELAY pin, reset delay time is set internally. This is shown in Figure 7.



Figure 6. Power Up and Reset Delay Function with C<sub>DLY</sub> Capacitor connected to RDELAY Pin for TPS7A60xx



Figure 7. Power Up and Reset Delay Function with  $C_{DLY}$  Capacitor not connected/available in TPS7A60xx/TPS7A61xx respectively



In case of negative transients in the input voltage ( $V_{IN}$ ), the reset signal will be asserted low only if the output ( $V_{OUT}$ ) drops and stays below the reset threshold level ( $V_{TH(POR)}$ ) for more than deglitch time ( $t_{DEGLITCH}$ ). This is shown in Figure 8.

While nRST is low, if the input voltage resumes to the nominal operating voltage, normal power up

sequence will be followed. nRST will be asserted high, only if the output voltage exceeds the reset threshold voltage ( $V_{TH(POR)}$ ) and the reset delay time ( $t_{POR}$ ) has elapsed. This is shown in the shaded region of Figure 8.



Figure 8. Conditions for Activation of Reset

## **Charge Pump Operation**

These devices have an internal charge pump which turns on or off depending on the input voltage and the output current. The charge pump switching circuitry shall not cause conducted emissions to exceed required thresholds on the input voltage line. For a given output current, the charge pump stays on at



Figure 9. Charge Pump Operation at Light Loads

lower input voltages and turns off at higher input voltages. The charge pump switching thresholds are hysteretic. Figure 9 and Figure 10 shows typical switching thresholds for the charge pump at light ( $I_{OUT} < \sim 2$ mA) and heavy ( $I_{OUT} > \sim 2$ mA) loads respectively.



Figure 10. Charge Pump Operation at Heavy Loads



#### **Low Power Mode**

At light loads and high input voltages ( $V_{IN}$ >~8V such that charge pump is off) the device operates in Low Power Mode and the quiescent current consumption is reduced to 25µA (typical) as shown in Table 1.

**Table 1. Typical Quiescent Current Consumption** 

| I <sub>OUT</sub>                        | Charge Pump ON | Charge Pump OFF           |
|-----------------------------------------|----------------|---------------------------|
| I <sub>OUT</sub> < ~2mA<br>(Light load) | 250 μΑ         | 25 μΑ<br>(Low Power Mode) |
| I <sub>OUT</sub> > ~2mA<br>(Heavy load) | 280 μΑ         | 70 μA                     |

## **Under Voltage Shutdown**

These devices have an integrated under voltage lock out (UVLO) circuit to shutdown the output if the input voltage ( $V_{\text{IN}}$ ) falls below an internally fixed UVLO threshold level ( $V_{\text{IN-UVLO}}$ ). This ensures that the regulator is not latched into an unknown state during low input voltage conditions. The regulator will power up when the input voltage exceeds  $V_{\text{IN(POWERUP)}}$  level.

## Low Voltage Tracking

At low input voltages the regulator drops out of regulation, the output voltage tracks input minus a voltage based on the load current ( $I_{OUT}$ ) and switch resistance ( $R_{SW}$ ). This allows for a smaller input capacitor and can possibly eliminate the need of using a boost convertor during cold crank conditions.

## **Integrated Fault Protection**

These devices feature an integrated fault protection to make them ideal for use in automotive applications. In order to keep them in safe area of operation during certain fault conditions, internal current limit protection and current limit fold back are used to limit the maximum output current. This

protects them from excessive power dissipation. For example, during a short circuit condition on the output; current through the pass element is limited to  $I_{\text{CL}}$  to protect the device from excessive power dissipation.

#### **Thermal Shutdown**

These devices incorporate a thermal shutdown (TSD) circuit as a protection from overheating. For continuous normal operation, the junction temperature should not exceed TSD trip point. If the junction temperature exceeds TSD trip point, the output is turned off. When the junction temperature falls below TSD trip point, the output is turned on again. This is shown in Figure 11.



Figure 11. Thermal Cycling Waveform for TPS7A6050 ( $V_{IN} = 24 \text{ V}$ ,  $I_{OUT} = 300 \text{ mA}$ ,  $V_{OUT} = 5 \text{ V}$ )



#### APPLICATION INFORMATION

Typical application circuits for TPS7A60xx and TPS7A61xx are shown in Figure 12 and Figure 13 respectively. Depending upon an end application, different values of external components may be used. A larger output capacitor may be required during fast load steps in order to prevent reset from occurring. A low ESR ceramic capacitor with dielectric of type X5R or X7R is recommended. Additionally, a bypass capacitor can be connected at the output to decouple high frequency noise as per the end application.



Figure 12. Typical Application Schematic for TPS7A60xx



Figure 13. Typical Application Schematic for TPS7A61xx

# Power Dissipation and Thermal Considerations

Power dissipated in the device can be calculated using Equation 2.

$$P_{D} = I_{OUT} \times (V_{IN} - V_{OUT}) + I_{QUIESCENT} \times V_{IN}$$
 (2)

Where,

 $P_D$  = continuous power dissipation

I<sub>OUT</sub> = output current

V<sub>IN</sub> = input voltage

 $V_{OUT}$  = output voltage

I<sub>QUIESCENT</sub> = quiescent current

As  $I_{QUIESCENT}$  <<  $I_{OUT}$ , therefore, the term  $I_{QUIESCENT} \times V_{IN}$  in Equation 2 can be ignored.

For device under operation at a given ambient air temperature  $(T_A)$ , the junction temperature  $(T_J)$  can be calculated using Equation 3.

$$T_{J} = T_{A} + (\theta_{JA} \times P_{D}) \tag{3}$$

Where.

 $\theta_{JA}$  = junction to ambient air thermal impedance

The rise in junction temperature due to power dissipation can be calculated using Equation 4.

$$\Delta T = T_{I} - T_{A} = (\theta_{IA} \times P_{D}) \tag{4}$$

For a given maximum junction temperature  $(T_{J-Max})$ , the maximum ambient air temperature  $(T_{A-Max})$  at which the device can operate can be calculated using Equation 5.

$$T_{A-Max} = T_{J-Max} - (\theta_{JA} \times P_{D})$$
 (5)

#### Example

If  $I_{OUT}=100$ mA,  $V_{OUT}=5$ V,  $V_{IN}=14$ V,  $I_{QUIESCENT}=250$ µA and  $\theta_{JA}=30$ °C/W, the continuous power dissipated in the device is 0.9W. The rise in junction temperature due to power dissipation is 27°C. For a maximum junction temperature of 150°C, maximum ambient air temperature at which the device can operate is 123°C.

For adequate heat dissipation, it is recommended to solder the power pad (exposed heat sink) to thermal land pad on the PCB. Doing this provides a heat conduction path from die to the PCB and reduces overall package thermal resistance. Power derating curves for TPS7A60/1xx series of devices in KTT(D2PAK) and KVU(DPAK) packages are shown in Figure 14.



Figure 14. Power Derating Curves

For optimum thermal performance, it is recommended

to use a high K PCB with thermal vias between ground plane and solder pad/ thermal land pad. This is shown in Figure 15 (a) and (b). Further, heat spreading capabilities of a PCB can be considerably improved by using a thicker ground plane and a thermal land pad with a larger surface area.



Figure 15. Using Multilayer PCB and Thermal Vias For Adequate Heat Dissipation

Keeping other factors constant, surface area of the thermal land pad contributes to heat dissipation only to a certain extent. Figure 16 shows variation of  $\theta_{\text{JA}}$  with surface area of the thermal land pad (soldered to the exposed pad) for KTT and KVU packages.



Figure 16.  $\theta_{JA}$  vs Thermal Pad Area





www.ti.com

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type     | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|------------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| TPS7A6033QKTTRQ1 | ACTIVE                | DDPAK/<br>TO-263 | KTT                | 5    | 500         | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-3-245C-168 HR          |                             |
| TPS7A6033QKVURQ1 | ACTIVE                | PFM              | KVU                | 5    | 2500        | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-3-260C-168 HR          |                             |
| TPS7A6050QKTTRQ1 | ACTIVE                | DDPAK/<br>TO-263 | KTT                | 5    | 500         | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-3-245C-168 HR          |                             |
| TPS7A6050QKVURQ1 | ACTIVE                | PFM              | KVU                | 5    | 2500        | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-3-260C-168 HR          |                             |
| TPS7A6133QKVURQ1 | ACTIVE                | PFM              | KVU                | 5    | 2500        | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-3-260C-168 HR          |                             |
| TPS7A6150QKVURQ1 | PREVIEW               | PFM              | KVU                | 5    | 2500        | TBD                        | Call TI              | Call TI                      |                             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## PACKAGE OPTION ADDENDUM

29-Jun-2011

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 8-Jun-2011

## TAPE AND REEL INFORMATION





|   |    | Dimension designed to accommodate the component width     |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   |    | Overall width of the carrier tape                         |
| Γ | P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type  | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7A6033QKTTRQ1 | DDPAK/<br>TO-263 | KTT                | 5 | 500  | 330.0                    | 24.4                     | 10.6       | 15.8       | 4.9        | 16.0       | 24.0      | Q2               |
| TPS7A6033QKVURQ1 | PFM              | KVU                | 5 | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |
| TPS7A6050QKTTRQ1 | DDPAK/<br>TO-263 | KTT                | 5 | 500  | 330.0                    | 24.4                     | 10.6       | 15.8       | 4.9        | 16.0       | 24.0      | Q2               |
| TPS7A6050QKVURQ1 | PFM              | KVU                | 5 | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |
| TPS7A6133QKVURQ1 | PFM              | KVU                | 5 | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |

www.ti.com 8-Jun-2011



\*All dimensions are nominal

| 7 til difficilolorio dio ficilima |              |                 |      |      |             |            |             |
|-----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPS7A6033QKTTRQ1                  | DDPAK/TO-263 | KTT             | 5    | 500  | 340.0       | 340.0      | 38.0        |
| TPS7A6033QKVURQ1                  | PFM          | KVU             | 5    | 2500 | 340.0       | 340.0      | 38.0        |
| TPS7A6050QKTTRQ1                  | DDPAK/TO-263 | KTT             | 5    | 500  | 340.0       | 340.0      | 38.0        |
| TPS7A6050QKVURQ1                  | PFM          | KVU             | 5    | 2500 | 340.0       | 340.0      | 38.0        |
| TPS7A6133QKVURQ1                  | PFM          | KVU             | 5    | 2500 | 340.0       | 340.0      | 38.0        |

# KTT (R-PSFM-G5)

# PLASTIC FLANGE-MOUNT PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash or protrusion not to exceed 0.005 (0,13) per side.
- Falls within JEDEC T0—263 variation BA, except minimum lead thickness, maximum seating height, and minimum body length.



# KVU (R-PSFM-G5)

# PLASTIC FLANGE-MOUNT PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- The center lead is in electrical contact with the exposed thermal tab.
- D. Body Dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.006 (0,15) per side.
- E. Falls within JEDEC TO-252 variation AD.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                     |                                   |
|-----------------------------|------------------------|----------------------------------|-----------------------------------|
| Audio                       | www.ti.com/audio       | Communications and Telecom       | www.ti.com/communications         |
| Amplifiers                  | amplifier.ti.com       | Computers and Peripherals        | www.ti.com/computers              |
| Data Converters             | dataconverter.ti.com   | Consumer Electronics             | www.ti.com/consumer-apps          |
| DLP® Products               | www.dlp.com            | Energy and Lighting              | www.ti.com/energy                 |
| DSP                         | dsp.ti.com             | Industrial                       | www.ti.com/industrial             |
| Clocks and Timers           | www.ti.com/clocks      | Medical                          | www.ti.com/medical                |
| Interface                   | interface.ti.com       | Security                         | www.ti.com/security               |
| Logic                       | logic.ti.com           | Space, Avionics and Defense      | www.ti.com/space-avionics-defense |
| Power Mgmt                  | power.ti.com           | Transportation and<br>Automotive | www.ti.com/automotive             |
| Microcontrollers            | microcontroller.ti.com | Video and Imaging                | www.ti.com/video                  |
| RFID                        | www.ti-rfid.com        | Wireless                         | www.ti.com/wireless-apps          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        |                                  |                                   |

**TI E2E Community Home Page** 

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated

e2e.ti.com