$256 \mathrm{~K} \times 36 / 512 \mathrm{~K} \times 18$ Synchronous Pipelined SRAM

## Features

- Supports $\mathbf{2 0 0}-\mathrm{MHz}$ bus
- Fully registered inputs and outputs for pipelined operation
- Single 2.5 V power supply
- Fast clock-to-output times
- 3.1 ns (for $200-\mathrm{MHz}$ device)
-3.5 ns (for $166-\mathrm{MHz}$ device)
- 4.0 ns (for 133-MHz device
- 5.0 ns (for $100-\mathrm{MHz}$ device
- User-selectable burst counter supporting Intel ${ }^{(8)}$ Pentium® interleaved or linear burst sequences
- Separate processor and controller address strobes
- Synchronous self-timed writes
- Asynchronous output enable
- Available as a 100-pin TQFP or 119 BGA
- "ZZ" Sleep Mode option and Stop Clock option


## Functional Description

The CY7C1360V25 and CY7C1362V25 are 2.5V, 256K x 36 and $512 \mathrm{~K} \times 18$ synchronous-pipelined cache SRAM respectively designed to support zero wait state secondary cache with minimal glue logic.

## Logic Block Diagram

|  | 1360 V 25 | 1362 V 25 |
| :--- | :---: | :---: |
| $\mathrm{~A}_{\mathrm{X}}$ | $\mathrm{A}_{[17: 0]}$ | $\mathrm{A}_{[18: 0]}$ |
| $\mathrm{DQ}_{\mathrm{X}}$ | $\mathrm{DQ}_{\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}}$ | $\mathrm{DQ}_{\mathrm{a}, \mathrm{b}}$ |
| $\mathrm{DP}_{\mathrm{X}}$ | $\mathrm{DP}_{\mathrm{a}, \mathrm{b}, \mathrm{d}}$ | $\mathrm{DP}_{\mathrm{a}, \mathrm{b}}$ |
| $\overline{\mathrm{BW}}_{\mathrm{X}}$ | $\overline{\mathrm{BW}}_{\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}}$ | $\overline{\mathrm{BW}}_{\mathrm{a}, \mathrm{b}}$ |



Intel and Pentium are registered trademarks of Intel Corporation.
PowerPC is a trademark of IBM Corporation.

119-Ball BGA
CY7C1360 (256K x 36)

|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | $\mathrm{V}_{\text {DDQ }}$ | A | A | $\overline{\text { ADSP }}$ | A | A | $\mathrm{V}_{\mathrm{DDQ}}$ |
| B | NC | $\mathrm{CE}_{2}$ | A | $\overline{\text { ADSC }}$ | A | A | NC |
| C | NC | A | A | $V_{\text {DD }}$ | A | A | NC |
| D | DQc | DQPc | $\mathrm{V}_{\text {SS }}$ | NC | $\mathrm{V}_{\mathrm{SS}}$ | DQPb | DQb |
| E | DQc | DQc | $\mathrm{V}_{\mathrm{SS}}$ | $\overline{\mathrm{CE1}}$ | $\mathrm{V}_{\text {SS }}$ | DQb | DQb |
| F | $\mathrm{V}_{\text {DDQ }}$ | DQc | $\mathrm{V}_{\text {SS }}$ | $\overline{\mathrm{OE}}$ | $\mathrm{V}_{\text {SS }}$ | DQb | $\mathrm{V}_{\text {DDQ }}$ |
| G | NC | DQc | $\overline{\text { BWc }}$ | $\overline{\text { ADV }}$ | BWb | DQb | DQb |
| H | DQb | DQc | $\mathrm{V}_{\text {SS }}$ | GW | $\mathrm{V}_{\text {SS }}$ | DQb | DQb |
| J | $\mathrm{V}_{\text {DDQ }}$ | $V_{D D}$ | NC | DP0 | NC | $V_{\text {DD }}$ | $\mathrm{V}_{\mathrm{DDQ}}$ |
| K | DQd | DQd | $V_{S S}$ | CLK | $\mathrm{V}_{\text {SS }}$ | DQa | DQa |
| L | DQd | DQd | BWd | NC | $\overline{\text { BWa }}$ | DQa | DQa |
| M | $\mathrm{V}_{\text {DDQ }}$ | DQd | $\mathrm{V}_{\text {SS }}$ | $\overline{\text { BWE }}$ | $\mathrm{V}_{\text {SS }}$ | DQa | $\mathrm{V}_{\text {DDQ }}$ |
| N | DQd | DQd | $V_{S S}$ | A1 | $v_{S S}$ | DQa | DQa |
| P | DQd | DQPd | $\mathrm{V}_{S S}$ | A0 | $V_{\text {SS }}$ | DQPa | DQa |
| R | NC | A | MODE | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DD}}$ | A | NC |
| T | NC | NC | A | A | A | NC | ZZ |
| U | $\mathrm{V}_{\text {DDQ }}$ | TMS | TDI | TCK | TDO | NC | $\mathrm{V}_{\mathrm{DDQ}}$ |

CY7C1362 (512K x 18)

|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | $\mathrm{V}_{\text {DDQ }}$ | A | A | $\overline{\text { ADSP }}$ | A | A | $\mathrm{V}_{\mathrm{DDQ}}$ |
| B | NC | $\mathrm{CE}_{2}$ | A | $\overline{\text { ADSC }}$ | A | A | NC |
| C | NC | A | A | $\mathrm{V}_{\mathrm{DD}}$ | A | A | NC |
| D | DQb | NC | $\mathrm{V}_{\text {SS }}$ | NC | $\mathrm{V}_{\text {SS }}$ | DQPa | NC |
| E | NC | DQb | $\mathrm{V}_{\text {SS }}$ | $\overline{\mathrm{CE}}_{1}$ | $\mathrm{V}_{S S}$ | NC | DQa |
| F | $\mathrm{V}_{\mathrm{DDQ}}$ | NC | $\mathrm{V}_{\text {Ss }}$ | $\overline{\mathrm{OE}}$ | $\mathrm{V}_{S S}$ | DQa | $\mathrm{V}_{\text {DDQ }}$ |
| G | NC | DQb | $\overline{\text { BWb }}$ | $\overline{\text { ADV }}$ | $v_{S S}$ | NC | DQa |
| H | DQb | NC | $\mathrm{V}_{\text {SS }}$ | $\overline{\mathrm{GW}}$ | $\mathrm{V}_{\text {SS }}$ | DQb | NC |
| J | $\mathrm{V}_{\mathrm{DDQ}}$ | $V_{D D}$ | NC | DP0 | NC | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {DDQ }}$ |
| K | NC | DQb | $\mathrm{V}_{\text {SS }}$ | CLK | $\mathrm{V}_{\text {SS }}$ | NC | DQa |
| L | DQd | NC | $\mathrm{V}_{\text {SS }}$ | NC | $\overline{\text { BWa }}$ | DQa | NC |
| M | $\mathrm{V}_{\text {DDQ }}$ | DQb | $\mathrm{V}_{\text {SS }}$ | $\overline{\text { BWE }}$ | $\mathrm{V}_{\text {SS }}$ | NC | $\mathrm{V}_{\text {DDQ }}$ |
| N | DQb | NC | $\mathrm{V}_{\text {SS }}$ | A1 | $V_{S S}$ | DQa | NC |
| P | NC | DQPb | $\mathrm{V}_{S S}$ | A0 | $\mathrm{V}_{S S}$ | NC | DQa |
| R | NC | A | MODE | Vdd | $V_{D D}$ | A | NC |
| T | NC | A | A | NC | A | A | ZZ |
| U | $\mathrm{V}_{\text {DDQ }}$ | TMS | TDI | TCK | TDO | NC | $\mathrm{V}_{\text {DDQ }}$ |

Pin Configurations (continued)

100-Pin TQFP


Selection Guide

|  |  | 7C1360-200 <br> 7C1362-200 | 7C1360-166 <br> 7C1362-166 | 7C1360-133 <br> 7C1362-133 | 7C1360-100 <br> 7C1362-100 |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Maximum Access Time (ns) | 3.1 | 3.5 | 4.0 | 5.0 |  |
| Maximum Operating Current (mA) | Commercial | 450 | 400 | 350 | 325 |
| Maximum CMOS Standby Current (mA) |  | 10 | 10 | 10 | 10 |

## Pin Definitions (100-Pin TQFP)

| x18 Pin Locations | x36 Pin Locations | Name | I/O | Description |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 37,36,32-25, \\ & 43-50,80-82,99 \\ & 100 \end{aligned}$ | $\begin{aligned} & 37,36,32-35, \\ & 43-50,81,82,99 \\ & 100 \end{aligned}$ | $\begin{aligned} & \hline \text { A0 } \\ & \text { A1 } \\ & \text { A } \end{aligned}$ | InputSynchronous | Address Inputs used to select one of the address locations. Sampled at the rising edge of the CLK if $\overline{\mathrm{ADSP}}$ or $\overline{\text { ADSC }}$ is active LOW, and $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}$, and $\overline{\mathrm{CE}}_{3}$ are sampled active. $\mathrm{A}_{[1: 0]}$ feed the 2-bit counter. |
| 93, 94 | 93, 94, 95, 96, | $\begin{aligned} & \overline{\overline{B W a}} \\ & \frac{B W b}{B W} \\ & \frac{B W C}{B W d} \end{aligned}$ | InputSynchronous | Byte Write Select Inputs, active LOW. Qualified with BWE to conduct byte writes to the SRAM. Sampled on the rising edge of CLK. |
| 88 | 88 | $\overline{\mathrm{GW}}$ | InputSynchronous | Global Write Enable Input, active LOW. When asserted LOW on the rising edge of CLK, a global write is conducted (ALL bytes are written, regardless of the values on $\overline{B W}_{a, b, c, d}$ and $\overline{\mathrm{BWE}}$ ). |
| 87 | 87 | $\overline{\text { BWE }}$ | InputSynchronous | Byte Write Enable Input, active LOW. Sampled on the rising edge of CLK. This signal must be asserted LOW to conduct a byte write. |
| 89 | 89 | CLK | Input-Clock | Clock Input. Used to capture all synchronous inputs to the device. Also used to increment the burst counter when $\overline{\text { ADV }}$ is asserted LOW, during a burst operation. |
| 98 | 98 | $\overline{\mathrm{CE}}_{1}$ | InputSynchronous | Chip Enable 1 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\mathrm{CE}_{2}$ and $\mathrm{CE}_{3}$ to select/deselect the device. $\overline{\text { ADSP }}$ is ignored if $\mathrm{CE}_{1}$ is HIGH. |
| 97 | 97 | $\mathrm{CE}_{2}$ | InputSynchronous | Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\mathrm{CE}}_{1}$ and $\mathrm{CE}_{3}$ to select/deselect the device. |
| 92 | 92 | $\overline{\mathrm{CE}}_{3}$ | InputSynchronous | Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\mathrm{CE}}_{1}$ and $\mathrm{CE}_{2}$ to select/deselect the device. |
| 86 | 86 | $\overline{\text { OE }}$ | InputAsynchronous | Output Enable, asynchronous input, active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are three-stated, and act as input data pins. $\overline{O E}$ is masked during the first clock of a read cycle when emerging from a deselected state. |
| 83 | 83 | $\overline{\text { ADV }}$ | InputSynchronous | Advance Input signal, sampled on the rising edge of CLK. When asserted, it automatically increments the address in a burst cycle. |
| 84 | 84 | $\overline{\text { ADSP }}$ | InputSynchronous | Address Strobe from Processor, sampled on the rising edge of CLK. When asserted LOW, A is captured in the address registers. $\mathrm{A}_{[1: 0]}$ are also loaded into the burst counter. When ADSP and ADSC are both asserted, only $\overline{\text { ADSP }}$ is recognized. $\overline{\text { ASDP }}$ is ignored when $\overline{\mathrm{CE}}_{1}$ is deasserted HIGH. |

## Pin Definitions (100-Pin TQFP) (continued)

| x18 Pin Locations | x36 Pin Locations | Name | I/O | Description |
| :---: | :---: | :---: | :---: | :---: |
| 85 | 85 | $\overline{\text { ADSC }}$ | InputSynchronous | Address Strobe from Controller, sampled on the rising edge of CLK. When asserted LOW, $\mathrm{A}_{[x: 0]}$ is captured in the address registers. $\mathrm{A}_{[1: 0]}$ are also loaded into the burst counter. When $\overline{\text { ADSP }}$ and $\overline{\text { ADSC }}$ are both asserted, only $\overline{\mathrm{ADSP}}$ is recognized. |
| 31 | 31 | MODE | InputStatic | Selects Burst Order. When tied to GND selects linear burst sequence. When tied to VDDQ or left floating selects interleaved burst sequence. This is a strap pin and should remain static during device operation. |
| 64 | 64 | ZZ | InputAsynchronous | ZZ "sleep" Input. This active HIGH input places the device in a non-time critical "sleep" condition with data integrity preserved. |
| (a) 58, 59, 62, 63, <br> 68, 69, 72, 73 <br> (b) $8,9,12,13,18$, 19, 22, 23 | (a) 52, 53, 56-59, <br> 62, 63 <br> (b) 68, 69, 72-75, <br> 78, 79 <br> (c) $2,3,6-9,12,13$ <br> (d) 18, 19, 22-25, <br> 28, 29 | $\begin{aligned} & \hline \text { DQa } \\ & \text { DQb } \\ & \text { DQc } \\ & \text { DQd } \end{aligned}$ | I/O- <br> Synchronous | Bidirectional Data I/O lines. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by A during the previous clock rise of the read cycle. The direction of the pins is controlled by OE. When OE is asserted LOW, the pins behave as outputs. When HIGH, DQa and DPa are placed in a three-state condition. |
| 74, 24 | 51, 80, 1, 30 | DPa <br> DPb <br> DPc <br> DPd | I/O- <br> Synchronous | Bidirectional Data I/O lines. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by A during the previous clock rise of the read cycle. The direction of the pins is controlled by $\overline{\mathrm{OE}}$. When $\overline{\mathrm{OE}}$ is asserted LOW, the pins behave as outputs. When HIGH, DQx and DPx are placed in a three-state condition. |
| 15, 41, 65, 91 | 15, 41, 65, 91 | $\mathrm{V}_{\mathrm{DD}}$ | Power Supply | Power supply inputs to the core of the device. Should be connected to 2.5 V power supply. |
| 17, 40, 67, 90 | 17, 40, 67, 90 | $\mathrm{V}_{\text {SS }}$ | Ground | Ground for the core of the device. Should be connected to ground of the system. |
| $\begin{aligned} & 4,11,20,27,54, \\ & 61,70,77 \end{aligned}$ | $\begin{aligned} & 4,11,20,27,54,61, \\ & 70,77 \end{aligned}$ | $\mathrm{V}_{\text {DDQ }}$ | I/O Power Supply | Power supply for the I/O circuitry. Should be connected to a 2.5 V power supply. |
| $\begin{aligned} & 5,10,21,26,55, \\ & 60,71,76 \end{aligned}$ | $\begin{aligned} & 5,10,21,26,55,60, \\ & 71,76 \end{aligned}$ | $\mathrm{V}_{\text {SSQ }}$ | I/O Ground | Ground for the I/O circuitry. Should be connected to ground of the system. |
| $\begin{aligned} & 1,2,3,6,7,14,16, \\ & 25,28,29,30,51, \\ & 52,53,56,57,66, \\ & 75,78,79,95,96 \end{aligned}$ | 16, 66 | NC | - | No Connects. |
| 38, 39, 42 | 38, 39 | DNU |  | Do Not Use Pins. These pins should be left floating or tied to $\mathrm{V}_{\mathrm{SS}}$ |

## Pin Definitions (119-Ball BGA)

| x18 Pin Locations | x36 Pin Locations | Name | 1/0 | Description |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 4 \mathrm{P}, 4 \mathrm{~N}, 2 \mathrm{~A}, 3 \mathrm{~A}, 5 \mathrm{~A}, \\ & 6 \mathrm{~A}, 3 \mathrm{~B}, 5 \mathrm{~B}, 2 \mathrm{C}, 3 \mathrm{C}, \\ & 5 \mathrm{C}, 6 \mathrm{C}, 2 \mathrm{R}, 6 \mathrm{R}, 2 \mathrm{~T} \\ & 3 \mathrm{~T}, 5 \mathrm{~T}, 6 \mathrm{~B}, 6 \mathrm{~T} \end{aligned}$ | 4P, 4N, <br> $2 A, 2 C, 2 R, 3 A, 3 B$, <br> 3C, 3T, 4T, 5A, 5B, <br> 5C, 5T, 6A, 6B, 6C, 6R | $\begin{array}{\|l\|} \hline \text { A0 } \\ \text { A1 } \\ \text { A } \end{array}$ | InputSynchronous | Address Inputs used to select one of the address locations. Sampled at the rising edge of the CLK if $\overline{\mathrm{ADSP}}$ or $\overline{\mathrm{ADSC}}$ is active LOW, and $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}$, and $\overline{\mathrm{CE}}_{3}$ are sampled active. $\mathrm{A}_{[1: 0]}$ feed the 2-bit counter. |
| 5L, 3G | 5L, 5G, 3G, 3L | BWa BWb BWc BWd | InputSynchronous | Byte Write Select Inputs, active LOW. Qualified with BWE to conduct byte writes to the SRAM. Sampled on the rising edge of CLK. |
| 4M | 4M | GW | InputSynchronous | Global Write Enable Input, active LOW. When asserted LOW on the rising edge of CLK, a global write is conducted (ALL bytes are written, regardless of the values on $\overline{B W}_{\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}}$ and $\overline{\mathrm{BWE}}$ ). |
| 4H | 4H | $\overline{\text { BWE }}$ | InputSynchronous | Byte Write Enable Input, active LOW. Sampled on the rising edge of CLK. This signal must be asserted LOW to conduct a byte write. |
| 4K | 4K | CLK | Input-Clock | Clock Input. Used to capture all synchronous inputs to the device. Also used to increment the burst counter when $\overline{\text { ADV }}$ is asserted LOW, during a burst operation. |
| 4E | 4E | $\overline{\mathrm{CE}}_{1}$ | InputSynchronous | Chip Enable 1 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\mathrm{CE}_{2}$ and $\mathrm{CE}_{3}$ to select/deselect the device. $\overline{\text { ADSP }}$ is ignored if $\mathrm{CE}_{1}$ is HIGH. |
| 97 | 97 | $\mathrm{CE}_{2}$ | InputSynchronous | Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\mathrm{CE}}_{1}$ and $\mathrm{CE}_{3}$ to select/deselect the device. |
| 92 | 92 | $\overline{\mathrm{CE}}_{3}$ | InputSynchronous | Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\mathrm{CE}}_{1}$ and $\mathrm{CE}_{2}$ to select/deselect the device. |
| 4F | 4F | $\overline{O E}$ | Input- <br> Asynchronous | Output Enable, asynchronous input, active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are three-stated, and act as input data pins. $\overline{O E}$ is masked during the first clock of a read cycle when emerging from a deselected state. |
| 4G | 4G | $\overline{\text { ADV }}$ | InputSynchronous | Advance Input signal, sampled on the rising edge of CLK. When asserted, it automatically increments the address in a burst cycle. |
| 4A | 4A | $\overline{\text { ADSP }}$ | InputSynchronous | Address Strobe from Processor, sampled on the rising edge of CLK. When asserted LOW, $A$ is captured in the address registers. $\mathrm{A}_{[1: 01}$ are also loaded into the burst counter. When ADSP and ADSC are both asserted, only $\overline{\mathrm{ADSP}}$ is recognized. $\overline{\mathrm{ASDP}}$ is ignored when $\overline{\mathrm{CE}}_{1}$ is deasserted HIGH. |

## Pin Definitions (119-Ball BGA)

| x18 Pin Locations | x36 Pin Locations | Name | I/O | Description |
| :---: | :---: | :---: | :---: | :---: |
| 4B | 4B | $\overline{\text { ADSC }}$ | InputSynchronous | Address Strobe from Controller, sampled on the rising edge of CLK. When asserted LOW, $A_{[x: 0]}$ is captured in the address registers. $A_{[1: 0]}$ are also loaded into the burst counter. When ADSP and ADSC are both asserted, only $\overline{\text { ADSP }}$ is recognized. |
| 3R | 3R | MODE | InputStatic | Selects Burst Order. When tied to GND selects linear burst sequence. When tied to $\mathrm{V}_{\text {DDQ }}$ or left floating selects interleaved burst sequence. This is a strap pin and should remain static during device operation. |
| 7T | 7T | ZZ | InputAsynchronous | ZZ "sleep" Input. This active HIGH input places the device in a non-time critical "sleep" condition with data integrity preserved. |
| (a) $6 \mathrm{~F}, 6 \mathrm{H}, 6 \mathrm{~L}, 6 \mathrm{~N}$, 7E, 7G, 7K, 7P (b) 1D, 1H, 1L, 1N, 2E, 2G, 2K, 2M | (a) $6 \mathrm{~K}, 6 \mathrm{~L}, 6 \mathrm{M}, 6 \mathrm{~N}$, <br> 7K, 7L, 7N, 7P <br> (b) $6 \mathrm{E}, 6 \mathrm{~F}, 6 \mathrm{G}, 6 \mathrm{H}$, <br> 7D, 7E, 7G, 7H <br> (c) $1 \mathrm{D}, 1 \mathrm{E}, 1 \mathrm{G}, 1 \mathrm{H}$, <br> 2E, 2F, 2G, 2 H <br> (d) $1 \mathrm{~K}, 1 \mathrm{~L}, 1 \mathrm{~N}, 1 \mathrm{P}$, <br> 2K, 2L, 2M, 2N | $\begin{aligned} & \text { DQa } \\ & \text { DQb } \\ & \text { DQc } \\ & \text { DQd } \end{aligned}$ | I/O- <br> Synchronous | Bidirectional Data I/O lines. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by A during the previous clock rise of the read cycle. The direction of the pins is controlled by $\overline{\mathrm{OE}}$. When $\overline{\mathrm{OE}}$ is asserted LOW, the pins behave as outputs. When HIGH, DQ $x$ and DQP ${ }_{x}$ are placed in a three-state condition. |
|  |  | TMS |  |  |
|  |  | TDI |  |  |
|  |  | TCK |  |  |
|  |  | TDO |  |  |
| 6D, 2P | 6P, 6D, 2D, 2P | $\begin{aligned} & \text { DQPa } \\ & \text { DQPb } \\ & \text { DQPc } \\ & \text { DQPd } \end{aligned}$ | I/O- <br> Synchronous | Bidirectional Data I/O lines. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by A during the previous clock rise of the read cycle. The direction of the pins is controlled by $\overline{\mathrm{OE}}$. When $\overline{\mathrm{OE}}$ is asserted LOW, the pins behave as outputs. When HIGH, DQx and DPx are placed in a three-state condition. |
| $\begin{aligned} & \text { 2J, 4C, 4J, 4R, 5R, } \\ & 6 \mathrm{~J} \end{aligned}$ | 2J, 4C, 4J, 4R, 5R, 6J | $\mathrm{V}_{\mathrm{DD}}$ | Power Supply | Power supply inputs to the core of the device. Should be connected to 2.5 V power supply. |
| $\begin{aligned} & \text { 3D, 3E, 3F, 3H, 3K, } \\ & \text { 3M, 3N, 3P, 5D, 5E, } \\ & \text { 5F,5H, 5K, 5M, 5N, } \\ & 5 \mathrm{P} \end{aligned}$ | 3D, 3E, 3F, 3H, 3K, 3M, 3N, 3P, 5D, 5E, $5 \mathrm{~F}, 5 \mathrm{H}, 5 \mathrm{~K}, 5 \mathrm{M}, 5 \mathrm{~N}$, 5P | $\mathrm{V}_{\text {SS }}$ | Ground | Ground for the device. Should be connected to ground of the system. |
| $1 \mathrm{~A}, 1 \mathrm{~F}, 1 \mathrm{~J}, 1 \mathrm{M}, 1 \mathrm{U}$, <br> 7A, 7F, 7J, 7M, 7U | 1A, 1F, 1J, 1M, 1U, 7A, 7F, 7J, 7M, 7U | $\mathrm{V}_{\text {DDQ }}$ | I/O Power Supply | Power supply for the I/O circuitry. Should be connected to a 2.5 V power supply. |
| 1B, 1C, 1E, 1G, 1K, 1P, 1R, 1T, 2D, 2F, 2H, 2L, 2N, 3J, 4D, 4L, 4T, 5J, 6E, 6G, 6K, 6M, 6P, 6U, 7B, 7C, 7D, 7H, 7L, 7N, 7R | 1B, 1C, 1R, 1T, 2T, $3 \mathrm{~J}, 4 \mathrm{D}, 4 \mathrm{~L}, 5 \mathrm{~J}, 6 \mathrm{~T}, 6 \mathrm{U}$, 7B, 7C, 7R | NC | - | No Connects. |
| 2U, 3U, 4U, 5U | 2U, 3U, 4U, 5U | DNU |  | Do Not Use Pins. These pins should be left floating or tied to $\mathrm{V}_{\mathrm{SS}}$. |

## Introduction

## Functional Overview

All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise ( $\mathrm{t}_{\mathrm{co}}$ ) is $3.1 \mathrm{~ns}(200-\mathrm{MHz}$ device).
The CY7C1360V25/CY7C1362V25 supports secondary cache in systems utilizing either a linear or interleaved burst sequence. The interleaved burst order supports Pentium and i486 processors. The linear burst sequence is suited for processors that utilize a linear burst sequence. The burst order is user selectable, and is determined by sampling the MODE input. Accesses can be initiated with either the Processor Address Strobe ( $\overline{\mathrm{ADSP}}$ ) or the Controller Address Strobe ( $\overline{\text { ADSC }}$ ). Address advancement through the burst sequence is controlled by the ADV input. A two-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access.
Byte write operations are qualified with the Byte Write Enable (BWE) and Byte Write Select ( $\overline{B W}_{a, b, c, d}$ for 1360 and BW ${ }_{a, b}$ for 1362) inputs. A Global Write Enable (GW) overrides all byte write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self-timed write circuitry.
Three synchronous Chip Selects ( $\overline{C E}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}$ ) and an asynchronous Output Enable ( $\overline{\mathrm{OE}}$ ) provide for easy bank selection and output three-state control. $\overline{\mathrm{ADSP}}$ is ignored if $\overline{\mathrm{CE}}_{1}$ is HIGH .

## Single Read Accesses

This access is initiated when the following conditions are satisfied at clock rise: (1) $\overline{\text { ADSP }}$ or $\overline{\text { ADSC }}$ is asserted LOW, (2) $\mathrm{CE}_{1}, \mathrm{CE}_{2}, \mathrm{CE}_{3}$ are all asserted active, and (3) the write signals ( $\overline{\mathrm{GW}}, \overline{\mathrm{BWE}}$ ) are all deasserted HIGH. $\overline{\mathrm{ADSP}}$ is ignored if $\overline{\mathrm{CE}}_{1}$ is HIGH. The address presented to the address inputs is stored into the address advancement logic and the Address Register while being presented to the memory core. The corresponding data is allowed to propagate to the input of the Output Registers. At the rising edge of the next clock the data is allowed to propagate through the output register and onto the data bus within 3.1 ns ( $200-\mathrm{MHz}$ device) if $\overline{O E}$ is active LOW. The only exception occurs when the SRAM is emerging from a deselected state to a selected state, its outputs are always three-stated during the first cycle of the access. After the first cycle of the access, the outputs are controlled by the OE signal. Consecutive single read cycles are supported. Once the SRAM is deselected at clock rise by the chip select and either ADSP or ADSC signals, its output will three-state immediately.

## Single Write Accesses Initiated by $\overline{A D S P}$

This access is initiated when both of the following conditions are satisfied at clock rise: (1) $\overline{\text { ADSP }}$ is asserted LOW, and (2) $\overline{C E}_{1}, \mathrm{CE}_{2}, \mathrm{CE}_{3}$ are all asserted active. The address presented is loaded into the address register and the address advance-
ment logic while being delivered to the RAM core. The write signals ( $\overline{\mathrm{GW}}, \overline{\mathrm{BWE}}$, and $\overline{\mathrm{BW}}_{\mathrm{x}}$ ) and $\overline{\mathrm{ADV}}$ inputs are ignored during this first cycle.
$\overline{\text { ADSP }}$ triggered write accesses require two clock cycles to complete. If GW is asserted LOW on the second clock rise, the data presented to the DQx inputs is written into the corresponding address location in the RAM core. If $\overline{\mathrm{GW}}$ is HIGH, then the write operation is controlled by $\overline{\mathrm{BWE}}$ and $\overline{\mathrm{BW}} \times$ signals. The CY7C1360V25 provides byte write capability that is described in the write cycle description table. Asserting the Byte Write Enable input (BWE) with the selected Byte Write ( $\overline{B W}_{a, b, c, d}$ for 1360 \& $\overline{B W}_{a, b}$ for CY7C1362V25) input will selectively write to only the desired bytes. Bytes not selected during a byte write operation will remain unaltered. A Synchronous self-timed write mechanism has been provided to simplify the write operations.
Because the CY7C1360V25/CY7C1362 is a common I/O device, the Output Enable (OE) must be deasserted HIGH before presenting data to the DQ inputs. Doing so will three-state the output drivers. As a safety precaution, DQ are automatically three-stated whenever a write cycle is detected, regardless of the state of $\overline{\mathrm{OE}}$.

## Single Write Accesses Initiated by $\overline{A D S C}$

$\overline{\text { ADSC }}$ write accesses are initiated when the following conditions are satisfied: (1) $\overline{\text { ADSC }}$ is asserted LOW, (2) $\overline{\text { ADSP }}$ is deasserted HIGH , (3) $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}, \mathrm{CE}_{3}$ are all asserted active, and (4) the appropriate combination of the write inputs ( $\overline{\mathrm{GW}}$, $\overline{\mathrm{BWE}}$, and $\overline{\mathrm{BW}}_{\mathrm{x}}$ ) are asserted active to conduct a write to the desired byte(s). $\overline{\text { ADSC }}$ triggered write accesses require a single clock cycle to complete. The address presented to $\mathrm{A}_{[17: 0]}$ is loaded into the address register and the address advancement logic while being delivered to the RAM core. The $\overline{\text { ADV }}$ input is ignored during this cycle. If a global write is conducted, the data presented to the $\mathrm{DQ}_{[\mathrm{x}: 0]}$ is written into the corresponding address location in the RAM core. If a byte write is conducted, only the selected bytes are written. Bytes not selected during a byte write operation will remain unaltered. A Synchronous self-timed write mechanism has been provided to simplify the write operations.
Because the CY7C1360V25/CYC7C1362 is a common I/O device, the Output Enable ( $\overline{\mathrm{OE}})$ must be deasserted HIGH before presenting data to the $\mathrm{DQ}_{[\mathrm{x}: 0]}$ inputs. Doing so will three-state the output drivers. As a safety precaution, $\mathrm{DQ}_{[\mathrm{x}: 0]}$ are automatically three-stated whenever a write cycle is detected, regardless of the state of $\overline{\mathrm{OE}}$.

## Burst Sequences

The CY7C1360V25/CY7C1362V25 provides a two-bit wraparound counter, fed by $\mathrm{A}_{[1: 0]}$, that implements either an interleaved or linear burst sequence. The interleaved burst sequence is designed specifically to support Intel Pentium applications. The linear burst sequence is designed to support processors that follow a linear burst sequence. The burst sequence is user selectable through the MODE input.

Asserting $\overline{\text { ADV }}$ LOW at clock rise will automatically increment the burst counter to the next address in the burst sequence. Both read and write burst operations are supported.
Interleaved Burst Sequence

| First <br> Address | Second <br> Address | Third <br> Address | Fourth <br> Address |
| :--- | :--- | :--- | :--- |
| $\mathrm{A}_{[1: 0]]}$ | $\mathrm{A}_{[1: 0]}$ | $\mathrm{A}_{[1: 0]}$ | $\mathrm{A}_{[1: 0]}$ |
| 00 | 01 | 10 | 11 |
| 01 | 00 | 11 | 10 |
| 10 | 11 | 00 | 01 |
| 11 | 10 | 01 | 00 |

Linear Burst Sequence

| First <br> Address | Second <br> Address | Third <br> Address | Fourth <br> Address |
| :--- | :--- | :--- | :--- |
| $\mathrm{A}_{[1: 0]}$ | $\mathrm{A}_{[1: 0]}$ | $\mathrm{A}_{[1: 0]}$ | $\mathrm{A}_{[1: 0]}$ |
| 00 | 01 | 10 | 11 |
| 01 | 10 | 11 | 00 |
| 10 | 11 | 00 | 01 |
| 11 | 00 | 01 | 10 |

## Sleep Mode

The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. $\overline{C E}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}, \overline{\mathrm{ADSP}}$, and $\overline{\mathrm{ADSC}}$ must remain inactive for the duration of $\mathrm{t}_{\text {ZZREC }}$ after the ZZ input returns LOW.

## ZZ Mode Electrical Characteristics

| Parameter | Description | Test Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{DDZZ}}$ | Snooze mode <br> standby current | $\mathrm{ZZ} \geq \mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V}$ |  | 15 | mA |
| $\mathrm{t}_{\mathrm{ZZS}}$ | Device operation to <br> ZZ | $\mathrm{ZZ} \geq \mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V}$ |  | $2 \mathrm{t}_{\mathrm{CYC}}$ | ns |
| $\mathrm{t}_{\mathrm{ZZREC}}$ | ZZ recovery time | $\mathrm{ZZ} \leq 0.2 \mathrm{~V}$ | $2 \mathrm{t}_{\mathrm{CYC}}$ |  | ns |

Cycle Descriptions ${ }^{[1,2,3]}$

| Next Cycle | Add. Used | ZZ | $\overline{C E}_{3}$ | $C E_{2}$ | $\overline{C E}_{1}$ | $\overline{\text { ADSP }}$ | $\overline{\text { ADSC }}$ | $\overline{\text { ADV }}$ | $\overline{O E}$ | DQ | Write |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Unselected | None | L | X | X | 1 | X | 0 | X | X | $\mathrm{Hi}-\mathrm{Z}$ | X |
| Unselected | None | L | 1 | X | 0 | 0 | X | X | X | Hi-Z | X |
| Unselected | None | L | X | 0 | 0 | 0 | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ | X |
| Unselected | None | L | 1 | X | 0 | 1 | 0 | X | X | $\mathrm{Hi}-\mathrm{Z}$ | X |
| Unselected | None | L | X | 0 | 0 | 1 | 0 | X | X | $\mathrm{Hi}-\mathrm{Z}$ | X |
| Begin Read | External | L | 0 | 1 | 0 | 0 | X | X | X | Hi-Z | X |
| Begin Read | External | L | 0 | 1 | 0 | 1 | 0 | X | X | $\mathrm{Hi}-\mathrm{Z}$ | Read |
| Continue Read | Next | L | X | X | X | 1 | 1 | 0 | 1 | Hi-Z | Read |
| Continue Read | Next | L | X | X | X | 1 | 1 | 0 | 0 | DQ | Read |
| Continue Read | Next | L | X | X | 1 | X | 1 | 0 | 1 | Hi-Z | Read |
| Continue Read | Next | L | X | X | 1 | X | 1 | 0 | 0 | DQ | Read |
| Suspend Read | Current | L | X | X | X | 1 | 1 | 1 | 1 | Hi-Z | Read |
| Suspend Read | Current | L | X | X | X | 1 | 1 | 1 | 0 | DQ | Read |
| Suspend Read | Current | L | X | X | 1 | X | 1 | 1 | 1 | Hi-Z | Read |
| Suspend Read | Current | L | X | X | 1 | X | 1 | 1 | 0 | DQ | Read |
| Begin Write | Current | L | X | X | X | 1 | 1 | 1 | X | Hi-Z | Write |
| Begin Write | Current | L | X | X | 1 | X | 1 | 1 | X | Hi-Z | Write |
| Begin Write | External | L | 0 | 1 | 0 | 1 | 0 | X | X | Hi-Z | Write |
| Continue Write | Next | L | X | X | X | 1 | 1 | 0 | X | Hi-Z | Write |
| Continue Write | Next | L | X | X | 1 | X | 1 | 0 | X | Hi-Z | Write |
| Suspend Write | Current | L | X | X | X | 1 | 1 | 1 | X | $\mathrm{Hi}-\mathrm{Z}$ | Write |
| Suspend Write | Current | L | X | X | 1 | X | 1 | 1 | X | $\mathrm{Hi}-\mathrm{Z}$ | Write |
| ZZ "sleep" | None | H | X | X | X | X | X | X | X | Hi-Z | X |

## Notes:

1. $X=$ "Don't Care", $1=\mathrm{HIGH}, 0=\mathrm{LOW}$.
2. Write is defined by BWE, $\overline{\text { BW }}_{\mathrm{x}}$, and $\overline{\mathrm{GW}}$. See Write Cycle Descriptions table
3. The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock.

Write Cycle Descriptions ${ }^{[1,2,3]}$

| Function (1360) | GW | BWE | $\overline{B W}_{\text {d }}$ | $\overline{B W}_{\text {c }}$ | $\overline{\mathrm{BW}}_{\mathrm{b}}$ | $\overline{\mathrm{BW}}_{\mathrm{a}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | 1 | 1 | X | X | X | X |
| Read | 1 | 0 | 1 | 1 | 1 | 1 |
| Write Byte $0-\mathrm{DQ}_{\mathrm{a}}$ | 1 | 0 | 1 | 1 | 1 | 0 |
| Write Byte 1-DQ ${ }_{\text {b }}$ | 1 | 0 | 1 | 1 | 0 | 1 |
| Write Bytes 1, 0 | 1 | 0 | 1 | 1 | 0 | 0 |
| Write Byte 2 - DQ ${ }_{\text {c }}$ | 1 | 0 | 1 | 0 | 1 | 1 |
| Write Bytes 2, 0 | 1 | 0 | 1 | 0 | 1 | 0 |
| Write Bytes 2, 1 | 1 | 0 | 1 | 0 | 0 | 1 |
| Write Bytes 2, 1, 0 | 1 | 0 | 1 | 0 | 0 | 0 |
| Write Byte 3 - DQ ${ }_{\text {d }}$ | 1 | 0 | 0 | 1 | 1 | 1 |
| Write Bytes 3, 0 | 1 | 0 | 0 | 1 | 1 | 0 |
| Write Bytes 3, 1 | 1 | 0 | 0 | 1 | 0 | 1 |
| Write Bytes 3, 1, 0 | 1 | 0 | 0 | 1 | 0 | 0 |
| Write Bytes 3, 2 | 1 | 0 | 0 | 0 | 1 | 1 |
| Write Bytes 3, 2, 0 | 1 | 0 | 0 | 0 | 1 | 0 |
| Write Bytes 3, 2, 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| Write All Bytes | 1 | 0 | 0 | 0 | 0 | 0 |
| Write All Bytes | 0 | X | X | X | X | X |


| Function (1362) | $\overline{\mathbf{G W}}$ | $\overline{\mathbf{B W E}}$ | $\overline{\mathbf{B W}}_{\mathbf{b}}$ | $\overline{\mathbf{B W}}_{\mathbf{a}}$ |
| :--- | :---: | :---: | :---: | :---: |
| Read | 1 | 1 | X | X |
| Read | 1 | 0 | 1 | 1 |
| Write Byte $0-\mathrm{DQ}_{[7: 0]}$ and $\mathrm{DP}_{0}$ | 1 | 0 | 1 | 0 |
| Write Byte $1-\mathrm{DQ}_{[15: 8]}$ and $\mathrm{DP}_{1}$ | 1 | 0 | 0 | 1 |
| Write All Bytes | 1 | 0 | 0 | 0 |
| Write All Bytes | 0 | X | X | X |

## IEEE 1149.1 Serial Boundary Scan (JTAG)

The CY7C1360/62 incorporates a serial boundary scan Test Access Port (TAP) in the FBGA package only. The TQFP package does not offer this functionality. This port operates in accordance with IEEE Standard 1149.1-1900, but does not have the set of functions required for full 1149.1 compliance. These functions from the IEEE specification are excluded because their inclusion places an added delay in the critical speed path of the SRAM. Note that the TAP controller functions in a manner that does not conflict with the operation of other devices using 1149.1 fully compliant TAPs. The TAP operates using JEDEC standard 2.5 V I/O logic levels.

## Disabling the JTAP Feature

It is possible to operate the SRAM without using the JTAG feature. To disable the TAP controller, TCK must be tied LOW $\left(\mathrm{V}_{\mathrm{SS}}\right)$ to prevent clocking of the device. TDI and TMS are internally pulled up and may be unconnected. They may alternately be connected to $\mathrm{V}_{\mathrm{DD}}$ through a pull-up resistor. TDO should be left unconnected. Upon power-up, the device will come up in a reset state which will not interfere with the operation of the device.

## Test Access Port (TAP) - Test Clock

The test clock is used only with the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK.

## Test Mode Select

The TMS input is used to give commands to the TAP controller and is sampled on the rising edge of TCK. It is allowable to leave this pin unconnected if the TAP is not used. The pin is pulled up internally, resulting in a logic HIGH level.

## Test Data-In (TDI)

The TDI pin is used to serially input information into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. For information on loading the instruction register, see the TAP Controller State Diagram. TDI is internally pulled up and can be unconnected if the TAP is unused in an application. TDI is connected to the Most Significant Bit (MSB) on any register.

## Test Data Out (TDO)

The TDO output pin is used to serially clock data-out from the registers. The e output is active depending upon the current state of the TAP state machine (see TAP Controller State Diagram). The output changes on the falling edge of TCK. TDO is connected to the Least Significant Bit (LSB) of any register.

## Performing a TAP Reset

A Reset is performed by forcing TMS HIGH (VDD) for five rising edges of TCK. This RESET does not affect the operation of the SRAM and may be performed while the SRAM is operating. At power-up, the TAP is reset internally to ensure that TDO comes up in a high-Z state.

## TAP Registers

Registers are connected between the TDI and TDO pins and allow data to be scanned into and out of the SRAM test circuit-
ry. Only one register can be selected at a time through the instruction registers. Data is serially loaded into the TDI pin on the rising edge of TCK. Data is output on the TDO pin on the falling edge of TCK.

## Instruction Register

Three-bit instructions can be serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO pins as shown in the TAP Controller Block Diagram. Upon power-up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a reset state as described in the previous section.
When the TAP controller is in the CaptureIR state, the two least significant bits are loaded with a binary "01" pattern to allow for fault isolation of the board level serial test path.

## Bypass Register

To save time when serially shifting data through registers, it is sometimes advantageous to skip certain states. The bypass register is a single-bit register that can be placed between TDI and TDO pins. This allows data to be shifted through the SRAM with minimal delay. The bypass register is set LOW (VSS) when the BYPASS instruction is executed.

## Boundary Scan Register

The boundary scan register is connected to all the input and output pins on the SRAM. Several no connect (NC) pins are also included in the scan register to reserve pins for higher density devices. The x36 configuration has a xx-bit-long register, and the x 18 configuration has a yy-bit-long register.
The boundary scan register is loaded with the contents of the RAM Input and Output ring when the TAP controller is in the Capture-DR state and is then placed between the TDI and TDO pins when the controller is moved to the Shift-DR state. The EXTEST, SAMPLE/PRELOAD and SAMPLE Z instructions can be used to capture the contents of the Input and Output ring.
The Boundary Scan Order tables show the order in which the bits are connected. Each bit corresponds to one of the bumps on the SRAM package. The MSB of the register is connected to TDI, and the LSB is connected to TDO.

## Identification (ID) Register

The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the SRAM and can be shifted out when the TAP controller is in the Shift-DR state. The ID register has a vendor code and other information described in the Identification Register Definitions table.

## TAP Instruction Set

Eight different instructions are possible with the three-bit instruction register. All combinations are listed in the Instruction Code table. Three of these instructions are listed as RESERVED and should not be used. The other five instructions are described in detail below.
The TAP controller used in this SRAM is not fully compliant to the 1149.1 convention because some of the mandatory 1149.1 instructions are not fully implemented. The TAP controller cannot be used to load address, data or control signals into the

PRELIMINARY

SRAM and cannot preload the Input or Output buffers. The SRAM does not implement the 1149.1 commands EXTEST or INTEST or the PRELOAD portion of SAMPLE / PRELOAD; rather it performs a capture of the Inputs and Output ring when these instructions are executed.
Instructions are loaded into the TAP controller during the Shift-IR state when the instruction register is placed between TDI and TDO. During this state, instructions are shifted through the instruction register through the TDI and TDO pins. To execute the instruction once it is shifted in, the TAP controller needs to be moved into the Update-IR state.

## EXTEST

EXTEST is a mandatory 1149.1 instruction which is to be executed whenever the instruction register is loaded with all 0s. EXTEST is not implemented in the TAP controller, and therefore this device is not compliant to the 1149.1 standard.
The TAP controller does recognize an all-0 instruction. When an EXTEST instruction is loaded into the instruction register, the SRAM responds as if a SAMPLE / PRELOAD instruction has been loaded. There is one difference between the two instructions. Unlike the SAMPLE / PRELOAD instruction, EXTEST places the SRAM outputs in a High-Z state.

## IDCODE

The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the instruction register. It also places the instruction register between the TDI and TDO pins and allows the IDCODE to be shifted out of the device when the TAP controller enters the Shift-DR state. The IDCODE instruction is loaded into the instruction register upon power-up or whenever the TAP controller is given a test logic reset state.

## SAMPLE Z

The SAMPLE Z instruction causes the boundary scan register to be connected between the TDI and TDO pins when the TAP controller is in a Shift-DR state. It also places all SRAM outputs into a High-Z state.

## SAMPLE / PRELOAD

SAMPLE / PRELOAD is a 1149.1 mandatory instruction. The PRELOAD portion of this instruction is not implemented, so the TAP controller is not fully 1149.1 compliant.

When the SAMPLE / PRELOAD instructions loaded into the instruction register and the TAP controller in the Capture-DR state, a snapshot of data on the inputs and output pins is captured in the boundary scan register.
The user must be aware that the TAP controller clock can only operate at a frequency up to 10 MHz , while the SRAM clock operates more than an order of magnitude faster. Because there is a large difference in the clock frequencies, it is possible that during the Capture-DR state, an input or output will undergo a transition. The TAP may then try to capture a signal while in transition (metastable state). This will not harm the device, but there is no guarantee as to the value that will be captured. Repeatable results may not be possible.
To guarantee that the boundary scan register will capture the correct value of a signal, the SRAM signal must be stabilized long enough to meet the TAP controller's capture set-up plus hold times (TCS and TCH). The SRAM clock input might not be captured correctly if there is no way in a design to stop (or slow) the clock during a SAMPLE / PRELOAD instruction. If this is an issue, it is still possible to capture all other signals and simply ignore the value of the CK and CK\# captured in the boundary scan register.
Once the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO pins.
Note that since the PRELOAD part of the command is not implemented, putting the TAP into the Update to the Update-DR state while performing a SAMPLE / PRELOAD instruction will have the same effect as the Pause-DR command.

## Bypass

When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between the TDI and TDO pins. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board.

## Reserved

These instructions are not implemented but are reserved for future use. Do not use these instructions.

CY7C1360V25
PRELIMINARY

## TAP Controller State Diagram



Note: The $0 / 1$ next to each state represents the value at TMS at the rising edge of TCK.

## TAP Controller Block Diagram



TAP Electrical Characteristics Over the Operating Range ${ }^{[4,5]}$

| Parameter | Description | Test Conditions | Min. | Max. | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH} 1}$ | Output HIGH Voltage | $\mathrm{I}_{\mathrm{OH}}=-2.0 \mathrm{~mA}$ | 1.7 |  | V |
| $\mathrm{~V}_{\mathrm{OH} 2}$ | Output HIGH Voltage | $\mathrm{I}_{\mathrm{OH}}=-100 \mathrm{~mA}$ | 2.1 |  | V |
| $\mathrm{~V}_{\mathrm{OL} 1}$ | Output LOW Voltage | $\mathrm{I}_{\mathrm{OL}}=2.0 \mathrm{~mA}$ |  | 0.7 | V |
| $\mathrm{~V}_{\mathrm{OL} 2}$ | Output LOW Voltage | $\mathrm{I}_{\mathrm{OL}}=100 \mathrm{~mA}$ |  | 0.2 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input HIGH Voltage |  | 1.7 | $\mathrm{~V}_{\mathrm{DD}}+0.3$ | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input LOW Voltage |  | -0.3 | 0.7 | V |
| $\mathrm{I}_{\mathrm{X}}$ | Input Load Current | $\mathrm{GND} \leq \mathrm{V}_{\mathrm{I}} \leq \mathrm{V}_{\mathrm{DDQ}}$ | -5 | 5 | mA |

All Voltage referenced to Ground.
5. Overshoot: $\mathrm{V}_{\mathrm{IH}}(\mathrm{AC}) \leq \mathrm{V}_{\mathrm{DD}}+1.5 \mathrm{~V}$ for $\mathrm{t} \leq \mathrm{t}_{\mathrm{T} C \mathrm{YC}} / 2$, Undershoot: $\mathrm{V}_{\mathrm{IL}}(\mathrm{AC}) \leq 0.5 \mathrm{~V}$ for $\mathrm{t} \leq \mathrm{t}_{\mathrm{TC}} \mathrm{YC} / 2$, Power-up: $\mathrm{V}_{\mathrm{IH}}<2.6 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DD}}<2.4 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DDQ}}<1.4 \mathrm{~V}$ for $\mathrm{t}<200 \mathrm{~ms}$.

TAP AC Switching Characteristics Over the Operating Range ${ }^{[6,7]}$

| Parameters | Description | Min. | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {TCYC }}$ | TCK Clock Cycle Time | 100 |  | ns |
| $\mathrm{t}_{\text {TF }}$ | TCK Clock Frequency |  | 10 | MHz |
| $\mathrm{t}_{\text {TH }}$ | TCK Clock HIGH | 40 |  | ns |
| $t_{\text {TL }}$ | TCK Clock LOW | 40 |  | ns |
| Set-up Times |  |  |  |  |
| $\mathrm{t}_{\text {TMSS }}$ | TMS Set-up to TCK Clock Rise | 10 |  | ns |
| $t_{\text {TDIS }}$ | TDI Set-up to TCK Clock Rise | 10 |  | ns |
| $\mathrm{t}_{\mathrm{CS}}$ | Capture Set-up to TCK Rise | 10 |  | ns |
| Hold Times |  |  |  |  |
| $\mathrm{t}_{\text {TMSH }}$ | TMS Hold after TCK Clock Rise | 10 |  | ns |
| $\dagger_{\text {TDIH }}$ | TDI Hold after Clock Rise | 10 |  | ns |
| $\mathrm{t}_{\mathrm{CH}}$ | Capture Hold after Clock Rise | 10 |  | ns |
| Output Times |  |  |  |  |
| $\mathrm{t}_{\text {TDOV }}$ | TCK Clock LOW to TDO Valid |  | 20 | ns |
| $t_{\text {TDOX }}$ | TCK Clock LOW to TDO Invalid | 0 |  | ns |

## Notes:

6. $t_{C S}$ and $t_{C H}$ refer to the set-up and hold time requirements of latching data from the boundary scan register.
7. Test conditions are specified using the load in TAP AC test conditions. $\operatorname{Tr} / \mathrm{Tf}=1 \mathrm{~ns}$.

TAP Timing and Test Conditions


## Identification Register Definitions

| Instruction Field | Value | Description |
| :--- | :--- | :--- |
| Revision Number <br> $(31: 28)$ | TBD | Reserved for version number. |
| Device Depth <br> $(27: 23)$ | TBD | Defines depth of SRAM. |
| Device Width <br> $(22: 18)$ | TBD | Defines with of the SRAM. |
| Cypress Device ID <br> $(17: 12)$ | TBD | Reserved for future use. |
| Cypress JEDEC ID <br> $(11: 1)$ | TBD | Illows unique identification of SRAM vendor. |
| ID Register Presence <br> $(0)$ | TBD |  |

## Scan Register Sizes

| Register Name | Bit Size |
| :--- | :--- |
| Instruction | 3 |
| Bypass | 1 |
| ID | 32 |
| Boundary Scan | TBD |

## Identification Codes

| Instruction | Code |  |
| :--- | :--- | :--- |
| EXTEST | 000 | Captures the Input/Output ring contents. Places the boundary scan register <br> between the TDI and TDO. Forces all SRAM outputs to High-Z state. This <br> instruction is not 1149.1 compliant. |
| IDCODE | 001 | Loads the ID register with the vendor ID code and places the register be- <br> tween TDI and TDO. This operation does not affect SRAM operation. |
| SAMPLE Z | 010 | Captures the Input/Output contents. Places the boundary scan register be- <br> tween TDI and TDO. Forces all SRAM output drivers to a High-Z state. |
| RESERVED | 011 | Do Not Use: This instruction is reserved for future use. |
| SAMPLE/PRELOAD | 100 | Captures the Input/Output ring contents. Places the boundary scan register <br> between TDI and TDO. Does not affect the SRAM operation. This instruction <br> does not implement 1149.1 preload function and is therefore not 1149.1 <br> compliant. |
| RESERVED | 101 | Do Not Use: This instruction is reserved for future use. |
| RESERVED | 110 | 111 |
| BYPASS | Do Not Use: This instruction is reserved for future use. |  |

PRELIMINARY

Boundary Scan Order

| Bit \# | Signal Name | Bump ID | Bit \# | Signal Name | Bump ID |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | TBD | TBD | 36 | TBD | TBD |
| 2 | TBD | TBD | 37 | TBD | TBD |
| 3 | TBD | TBD | 38 | TBD | TBD |
| 4 | TBD | TBD | 39 | TBD | TBD |
| 5 | TBD | TBD | 40 | TBD | TBD |
| 6 | TBD | TBD | 41 | TBD | TBD |
| 7 | TBD | TBD | 42 | TBD | TBD |
| 8 | TBD | TBD | 43 | TBD | TBD |
| 9 | TBD | TBD | 44 | TBD | TBD |
| 10 | TBD | TBD | 45 | TBD | TBD |
| 11 | TBD | TBD | 46 | TBD | TBD |
| 12 | TBD | TBD | 47 | TBD | TBD |
| 13 | TBD | TBD | 48 | TBD | TBD |
| 14 | TBD | TBD | 49 | TBD | TBD |
| 15 | TBD | TBD | 50 | TBD | TBD |
| 16 | TBD | TBD | 51 | TBD | TBD |
| 17 | TBD | TBD | 52 | TBD | TBD |
| 18 | TBD | TBD | 53 | TBD | TBD |
| 19 | TBD | TBD | 54 | TBD | TBD |
| 20 | TBD | TBD | 55 | TBD | TBD |
| 21 | TBD | TBD | 56 | TBD | TBD |
| 22 | TBD | TBD | 57 | TBD | TBD |
| 23 | TBD | TBD | 58 | TBD | TBD |
| 24 | TBD | TBD | 59 | TBD | TBD |
| 25 | TBD | TBD | 60 | TBD | TBD |
| 26 | TBD | TBD | 61 | TBD | TBD |
| 27 | TBD | TBD | 62 | TBD | TBD |
| 28 | TBD | TBD | 63 | TBD | TBD |
| 29 | TBD | TBD | 64 | TBD | TBD |
| 30 | TBD | TBD | 65 | TBD | TBD |
| 31 | TBD | TBD | 66 | TBD | TBD |
| 32 | TBD | TBD | 67 | TBD | TBD |
| 33 | TBD | TBD | 68 | TBD | TBD |
| 34 | TBD | TBD | 69 | TBD | TBD |
| 35 | TBD | TBD | 70 | TBD | TBD |

Boundary Scan Order

| Bit \# | Signal <br> Name | Bump ID | Bit \# | Signal <br> Name | Bump ID |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 71 | TBD | TBD |  | TBD | TBD |
| 72 | TBD | TBD |  | TBD | TBD |
| 73 | TBD | TBD |  | TBD | TBD |
| 74 | TBD | TBD |  | TBD | TBD |
| 75 | TBD | TBD |  | TBD | TBD |
| 76 | TBD | TBD |  | TBD | TBD |
| 77 | TBD | TBD |  | TBD | TBD |
| 78 | TBD | TBD |  | TBD | TBD |
| 79 | TBD | TBD |  | TBD | TBD |
| 80 | TBD | TBD |  | TBD | TBD |
| 81 | TBD | TBD |  | TBD | TBD |
| 82 | TBD | TBD |  | TBD | TBD |
| 83 | TBD | TBD |  | TBD | TBD |
| 84 | TBD | TBD |  | TBD | TBD |
| 85 | TBD | TBD |  | TBD | TBD |
| 86 | TBD | TBD |  | TBD | TBD |
| 87 | TBD | TBD |  | TBD | TBD |
| 88 | TBD | TBD |  | TBD | TBD |
| 89 | TBD | TBD |  | TBD | TBD |
| 90 | TBD | TBD |  | TBD | TBD |
| 91 | TBD | TBD |  | TBD | TBD |
| 92 | TBD | TBD |  | TBD | TBD |
| 93 | TBD | TBD |  | TBD | TBD |
| 94 | TBD | TBD |  | TBD | TBD |
| 95 | TBD | TBD |  | TBD | TBD |
| 96 | TBD | TBD |  | TBD | TBD |
| 97 | TBD | TBD |  | TBD | TBD |
| 98 | TBD | TBD |  | TBD | TBD |
| 99 | TBD | TBD |  | TBD | TBD |

## Maximum Ratings

(Above which the useful life may be impaired. For user guidelines, not tested.)
Storage Temperature .................................... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature with
Power Applied $\qquad$ .. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Supply Voltage on VDD Relative to GND ........ -0.3 V to +3.6 V
DC Voltage Appljed to Outputs
in High Z State ${ }^{[8]}$. $\qquad$ .. -0.5 V to $\mathrm{V}_{\mathrm{DDQ}}+0.5 \mathrm{~V}$
DC Input Voltage ${ }^{[8]}$ $\qquad$ -0.5 V to $\mathrm{V}_{\mathrm{DDQ}}+0.5 \mathrm{~V}$

Current into Outputs (LOW)......................................... 20 mA
Static Discharge Voltage .......................................... >2001V
(per MIL-STD-883, Method 3015)
Latch-Up Current.................................................... >200 mA
Operating Range

| Range | Ambient <br> Temperature ${ }^{[9]}$ | $\mathbf{V}_{\mathbf{D D}} / \mathbf{V}_{\text {DDQ }}$ |
| :--- | :---: | :---: |
| Com'I | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $2.5 \mathrm{~V} \pm 5 \%$ |

## Electrical Characteristics Over the Operating Range

| Parameter | Description | Test Conditions |  | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DD }}$ | Power Supply Voltage |  |  | 2.375 | 2.625 | V |
| $\mathrm{V}_{\text {DDQ }}$ | I/O Supply Voltage |  |  | 2.375 | 2.625 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{DD}}=$ Min., $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ |  | 2.0 |  | V |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{DD}}=$ Min., $\mathrm{l}_{\mathrm{OL}}=1.0 \mathrm{~mA}$ |  |  | 0.2 | V |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Voltage |  |  | 1.7 | $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage ${ }^{[8]}$ |  |  | -0.3 | 0.7 | V |
| ${ }^{\text {I }}$ | Input Load Current except ZZ and MODE | $\mathrm{GND} \leq \mathrm{V}_{\mathrm{I}} \leq \mathrm{V}_{\mathrm{DDQ}}$ |  | -5 | 5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {z }}$ | Input Current of MODE |  |  | -30 | 30 | $\mu \mathrm{A}$ |
|  | Input Current of ZZ | $\text { Input }=V_{S S}$ |  | -5 |  | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{OZ}}$ | Output Leakage Current | GND $\leq \mathrm{V}_{\mathrm{I}} \leq \mathrm{V}_{\text {DDQ }}$, Output Disabled |  | -2 | 2 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DD}}$ Operating Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=\text { Max., } \mathrm{I}_{\mathrm{OUT}}=0 \mathrm{~mA}, \\ & \mathrm{f}=\mathrm{f}_{\mathrm{MAX}}=1 / \mathrm{t}_{\mathrm{CYC}} \end{aligned}$ | 5.0-ns cycle, 200 MHz |  | 450 | mA |
|  |  |  | 6.0-ns cycle, 166 MHz |  | 400 | mA |
|  |  |  | 7.5-ns cycle, 133 MHz |  | 350 | mA |
|  |  |  | $10-\mathrm{ns} \mathrm{cycle}$, |  | 325 | mA |
| $\mathrm{I}_{\text {SB1 }}$ | Automatic CS <br> Power-Down <br> Current-TTL Inputs | $\begin{aligned} & \text { Max. } V_{\text {DD }} \text {, Device Deselected, } \\ & V_{I N} \geq V_{I H} \text { or } V_{I N} \leq V_{I L} \\ & f=f_{M A X}=1 / t_{\mathrm{CYC}} \end{aligned}$ | 5.0-ns cycle, 200 MHz |  | 90 | mA |
|  |  |  | 6.0-ns cycle, 166 MHz |  | 80 | mA |
|  |  |  | 7.5-ns cycle, 133 MHz |  | 70 | mA |
|  |  |  | 10-ns cycle, 100 MHz |  | 65 | mA |
| $\mathrm{I}_{\text {SB2 }}$ | Automatic CS <br> Power-Down <br> Current-CMOS Inputs | $\begin{aligned} & \text { Max. } \mathrm{V}_{\mathrm{DD}} \text {, Device Deselected, } \mathrm{V}_{I N} \\ & \leq 0.3 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{DDQ}}-0.3 \mathrm{~V}, \mathrm{f}=0 \end{aligned}$ |  |  | 10 | mA |
| $\mathrm{I}_{\text {SB3 }}$ | Automatic CS <br> Power-Down <br> Current-CMOS Inputs | $\begin{aligned} & \text { Max. } V_{D D} \text {, Device Deselected, or } \\ & V_{I N} \leq 0.3 \mathrm{~V} \text { or } V_{I N} \geq V_{D D Q}-0.3 \mathrm{~V} \\ & f=f_{\mathrm{MAX}}=1 / \mathrm{t}_{\mathrm{CYC}} \end{aligned}$ | 5.0-ns cycle, 200 MHz |  | 45 | mA |
|  |  |  | 6.0-ns cycle, 166 MHz |  | 40 | mA |
|  |  |  | 7.5-ns cycle, 133 MHz |  | 35 | mA |
|  |  |  | 10-ns cycle, 100 MHz |  | 30 | mA |
| $\mathrm{I}_{\text {SB4 }}$ | Automatic CS <br> Power-Down <br> Current-TTL Inputs | Max. $\mathrm{V}_{\mathrm{DD}}$, Device Deselected, $\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IL}}, \mathrm{f}=0$ |  |  | 25 | mA |

## Notes:

8. Minimum voltage equals -2.0 V for pulse durations of less than 20 ns .
9. $T_{A}$ is the temperature.

Capacitance ${ }^{[10]}$

| Parameter | Description | Test Conditions | Max. | Unit |
| :--- | :--- | :--- | :--- | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$, | 4 | pF |
| $\mathrm{C}_{\mathrm{CLK}}$ | Clock Input Capacitance | $\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$, | 4 | pF |
| $\mathrm{C}_{\mathrm{I} / \mathrm{O}}$ | Input/Output Capacitance |  | 4 | pF |

AC Test Loads and Waveforms ${ }^{[11]}$

(a)

(b)

(c)

Notes:
10. Tested initially and after any design or process changes that may affect these parameters.
11. Input waveform should have a slew rate of $1 \mathrm{~V} / \mathrm{ns}$.

Switching Characteristics Over the Operating Range ${ }^{[12,13,14]}$

| Parameter | Description | -200 |  | -166 |  | -133 |  | -100 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |
| $\mathrm{t}_{\mathrm{CYC}}$ | Clock Cycle Time | 5.0 |  | 6.0 |  | 7.5 |  | 10 |  | ns |
| $\mathrm{t}_{\mathrm{CH}}$ | Clock HIGH | 1.6 |  | 1.7 |  | 1.9 |  | 3.2 |  | ns |
| $\mathrm{t}_{\mathrm{CL}}$ | Clock LOW | 1.6 |  | 1.7 |  | 1.9 |  | 3.2 |  | ns |
| $\mathrm{t}_{\text {AS }}$ | Address Set-Up Before CLK Rise | 1.5 |  | 1.5 |  | 2.0 |  | 2.0 |  | ns |
| $\mathrm{t}_{\text {AH }}$ | Address Hold After CLK Rise | 0.5 |  | 0.5 |  | 0.5 |  | 0.5 |  | ns |
| $\mathrm{t}_{\mathrm{CO}}$ | Data Output Valid After CLK Rise |  | 3.1 |  | 3.5 |  | 4.2 |  | 5.0 | ns |
| $\mathrm{t}_{\mathrm{DOH}}$ | Data Output Hold After CLK Rise | 1.0 |  | 1.5 |  | 1.5 |  | 1.5 |  | ns |
| $\mathrm{t}_{\text {ADS }}$ | $\overline{\text { ADSP, }} \overline{\text { ADSC }}$ Set-Up Before CLK Rise | 1.5 |  | 1.5 |  | 2.0 |  | 2.0 |  | ns |
| $\mathrm{t}_{\text {ADH }}$ | $\overline{\text { ADSP, }} \overline{\text { ADSC }}$ Hold After CLK Rise | 0.5 |  | 0.5 |  | 0.5 |  | 0.5 |  | ns |
| $t_{\text {WES }}$ | $\overline{\mathrm{BWE}}, \overline{\mathrm{GW}}, \overline{\mathrm{BW}}_{\mathrm{x}}$ Set-Up Before CLK Rise | 1.5 |  | 1.5 |  | 2.0 |  | 2.0 |  | ns |
| twEH | $\overline{\mathrm{BWE}}, \overline{\mathrm{GW}}, \overline{\mathrm{BW}}_{\mathrm{x}}$ Hold After CLK Rise | 0.5 |  | 0.5 |  | 0.5 |  | 0.5 |  | ns |
| $\mathrm{t}_{\text {ADVS }}$ | $\overline{\text { ADV Set-Up Before CLK Rise }}$ | 1.5 |  | 1.5 |  | 2.0 |  | 2.0 |  | ns |
| $\mathrm{t}_{\text {ADVH }}$ | $\overline{\text { ADV Hold After CLK Rise }}$ | 1.5 |  | 1.5 |  | 0.5 |  | 0.5 |  | ns |
| $t_{\text {DS }}$ | Data Input Set-Up Before CLK Rise | 1.5 |  | 1.5 |  | 2.0 |  | 2.0 |  | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Input Hold After CLK Rise | 0.5 |  | 0.5 |  | 0.5 |  | 0.5 |  | ns |
| $\mathrm{t}_{\text {CES }}$ | Chip enable Set-Up | 1.5 |  | 1.5 |  | 2.0 |  | 2.0 |  | ns |
| $\mathrm{t}_{\text {CEH }}$ | Chip enable Hold After CLK Rise | 0.5 |  | 0.5 |  | 0.5 |  | 0.5 |  | ns |
| $\mathrm{t}_{\mathrm{CHZ}}$ | Clock to High-Z ${ }^{[13]}$ | 1.5 | 3.1 | 1.5 | 3.5 | 1.5 | 4.2 | 1.5 | 5.0 | ns |
| $\mathrm{t}_{\text {CLZ }}$ | Clock to Low-Z ${ }^{[13]}$ | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\mathrm{EOHz}}$ |  |  | 3.2 |  | 3.5 |  | 4.2 |  | 4.5 | ns |
| teolz | $\overline{\mathrm{OE}}$ LOW to Output Low-Z ${ }^{[13,14]}$ | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| teov | $\overline{\text { OE LOW to Output Valid }}{ }^{[13]}$ |  | 3.1 |  | 3.5 |  | 4.2 |  | 5.0 | ns |

Notes:
12. Unless otherwise noted, test conditions assume signal transition time of 2.5 ns or less, timing reference levels of 1.25 V , input pulse levels of 0 to 2.5 V , and output loading of the specified $\mathrm{I}_{\mathrm{OL}} / \mathrm{I}_{\mathrm{OH}}$ and load capacitance. Shown in (a) and (b) of AC test loads.
13. $t_{C H Z}, t_{C L Z}$, $t_{O E V}, t_{E O L Z}$, and $t_{E O H Z}$ are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured $\pm 200$ mV from steady-state voltage.
14. At any given voltage and temperature, $\mathrm{t}_{\mathrm{EOHZ}}$ is less than $\mathrm{t}_{\mathrm{EOLZ}}$ and $\mathrm{t}_{\mathrm{CHZ}}$ is less than $\mathrm{t}_{\mathrm{CLZ}}$.

## Switching Waveforms

Write Cycle Timing ${ }^{[15,16]}$


## Notes:

15. $\overline{W E}$ is the combination of $\overline{B W E}, \overline{B W} x$ and $\overline{G W}$ to define a write cycle (see Write Cycle Descriptions table).
16. WDx stands for Write Data to Address X.

Switching Waveforms (continued)
Read Cycle Timing ${ }^{[15,17]}$


## Note:

17. RDx stands for Read Data from Address $X$.

Switching Waveforms (continued)
Read/Write Cycle Timing ${ }^{[15, ~ 16, ~ 17] ~}$


Switching Waveforms (continued)

Pipeline Timing ${ }^{[18,19]}$


## Notes:

18. Device originally deselected.
19. $\overline{\mathrm{CE}}$ is the combination of $\mathrm{CE}_{2}$ and $\overline{\mathrm{CE}}_{3}$. All chip selects need to be active in order to select the device.

Switching Waveforms (continued)
OE Switching Waveforms


CY7C1360V25
PRELIMINARY CY7C1362V25

Switching Waveforms (continued)


Notes:
20. Device must be deselected when entering ZZ mode. See Cycle Descriptions Table for all possible signal conditions to deselect the device
21. I/Os are in three-state when exiting ZZ sleep mode.

CY7C1360V25
PRELIMINARY
CY7C1362V25

Ordering Information

| $\begin{aligned} & \hline \text { Speed } \\ & \text { (MHz) } \end{aligned}$ | Ordering Code | Package Name | Package Type | Operating Range |
| :---: | :---: | :---: | :---: | :---: |
| 200 | CY7C1360V25-200AC | A101 | 100-Lead Thin Quad Flat Pack | Commercial |
| 166 | CY7C1360V25-166AC |  |  |  |
| 133 | CY7C1360V25-133AC |  |  |  |
| 100 | CY7C1360V25-100AC |  |  |  |
| 200 | CY7C1362V25-200AC | A101 | 100-Lead Thin Quad Flat Pack | Commercial |
| 166 | CY7C1362V25-166AC |  |  |  |
| 133 | CY7C1362V25-133AC |  |  |  |
| 100 | CY7C1362V25-100AC |  |  |  |
| 200 | CY7C1360V25-200BAC | TBD | 119 Ball Fine Pitch BGA | Commercial |
| 166 | CY7C1360V25-166BAC |  |  |  |
| 133 | CY7C1360V25-133BAC |  |  |  |
| 100 | CY7C1360V25-100BAC |  |  |  |
| 200 | CY7C1362V25-200BAC | TBD | 119 Ball Fine Pitch BGA | Commercial |
| 166 | CY7C1362V25-166BAC |  |  |  |
| 133 | CY7C1362V25-133BAC |  |  |  |
| 100 | CY7C1362V25-100BAC |  |  |  |

Document \#:38-00760

## Package Diagram

100-Pin Thin Plastic Quad Flatpack ( $14 \times 20 \times 1.4 \mathrm{~mm}$ ) A101


51-85050-A

