### **MOSEL VITELIC** ### MS62256CLL 32K x 8 CMOS STATIC RAM #### Features - High-speed 70/100 ns - Low Power dissipation: - 385mW (Max) Operating - 16.5mW (Max) Standby - 0.55mW (Max) Power-down - 5μA (Max) I<sub>CCDB</sub> - Fully static operation - All inputs and outputs directly TTL compatible - Three state outputs - Ultra low data retention supply current at V<sub>CC</sub> = 2V - Data retention as low as 2V ### Descriptions The MS62256CLL is a 262,144-bit static random access memory organized as 32,768 words by 8 bits and operates from a single 5 volt supply. It is built with MOSEL-VITELIC's high performance twin tub CMOS process. Inputs and three-state outputs are TTL compatible and allow for direct interfacing with common system bus structures. The MS62256CLL is available in a standard 28-pin 600 and 300 mil plastic DIP and 330 mil wide SOG. ### Pin Configurations ### Functional Block Diagram MOSEL VITELIC MS62256CLL ### Pin Descriptions ### A<sub>0</sub> - A<sub>14</sub> Address Inputs These 15 address inputs select one of the 32,768 x 8-bit words in the RAM. #### E Chip Enable Input E is active LOW. The chip enable must be active to read from or write to the device. If it is not active, the device is deselected and is in a standby power mode. The DQ pins will be in the high-impedance state when deselected. #### G Output Enable Input The output enable input is active LOW. If the output enable is active while the chip is selected and the write enable is inactive, data will be present on the DQ pins and they will be enabled. The DQ pins will be in the high impedance state when $\overline{G}$ is inactive. #### Write Enable Input The write enable input is active LOW and controls read and write operations. With the chip enabled, when $\overline{W}$ is HIGH and $\overline{G}$ is LOW, output data will be present at the DQ pins; when $\overline{W}$ is LOW, the data present on the DQ pins will be written into the selected memory location. ### DQ<sub>0</sub> - DQ<sub>7</sub> Data Input/Output Ports These 8 bidirectional ports are used to read data from or write data into the RAM. V<sub>CC</sub> Power Supply GND Ground #### Truth Table | Mode | Ē | G | W | I/O Operation | |---------|---|---|---|------------------| | Standby | Н | Х | Х | High Z | | Read | L | L | Н | D <sub>OUT</sub> | | Read | L | Н | Н | High Z | | Write | L | × | L | D <sub>IN</sub> | ## Absolute Maximum Ratings (1) | Symbol | Parameter | Rating | Units | |------------------|------------------------------|-------------|-------| | V <sub>∞</sub> | Supply Voltage | -0.3 to 7 | | | VN | Input Voltage | -0.3 to 7 | V | | V <sub>Ω</sub> | Input/Output Voltage Applied | -0.3 to 6 | | | TBIAS | Temperature Under Bias | -10 to +125 | တ | | T <sub>STG</sub> | Storage Temperature | -40 to +150 | တ | Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Operating Range | Range | Temperature | V <sub>∞</sub> | |------------|--------------|----------------| | Commercial | 0°C to +70°C | 5V ± 10% | ### DC Electrical Characteristics (over the commercial operating range) | Parameter | | | | | -70 | | | -10 | | T | |--------------------|----------------------------------------|-------------------------------------------------------------------|---------------------------------------|------|---------|------|------|---------|------|-------| | Name | Parameter | Test Conditio | ns | Min. | Typ.(1) | Max. | Min. | Typ.(1) | Max. | Units | | V <sub>IL</sub> | Guaranteed Input LOW<br>Voltage (2)(3) | | | -0.3 | - | +0.8 | -0.3 | • | +0.8 | ٧ | | V <sub>H</sub> | Guaranteed Input HIGH<br>Voltage (2) | | | 2.2 | - | 6 | 22 | - | 6 | ٧ | | 1 <sub>IL</sub> | Input Leakage Current | V <sub>CC</sub> = Max, V <sub>IN</sub> = 0V to V <sub>CC</sub> | | -2 | - | 2 | -2 | - | 2 | μА | | I <sub>OL</sub> | Output Leakage Current | V <sub>CC</sub> = Max, E = V <sub>IH</sub> , V <sub>IN</sub> = 0 | VtoV∞ | -2 | - | 2 | -2 | - | 2 | μΑ | | VoL | Output LOW Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 2.1mA | | - | - | 0.4 | - | - | 0.4 | ٧ | | VaH | Output HIGH Voltage | V <sub>CC</sub> = Min, I <sub>OH</sub> = -1mA | | 2.4 | | - | 24 | • | - | V | | lα | Operating Power Supply<br>Current | V <sub>CC</sub> = Max, E = V <sub>IL</sub> , I <sub>VO</sub> = 0n | nA, F=F <sub>max</sub> <sup>(4)</sup> | - | - | 80 | - | • | 70 | mA | | Iccss | Standby Power Supply<br>Current | $V_{\infty} = Max, \overline{E} = V_{H}, I_{VO} = 0$ | mA | - | • | 3 | - | • | 3 | mA | | I <sub>CCSB1</sub> | Power Down Power | $V_{CC} = Max, \overline{E} \ge V_{CC} - 0.2V$ | MS62256CL | - | - | 0.1 | - | - | 0.1 | mA | | | Supply Current | | MS62256CLL | | | 20 | | | 20 | μA | - Typical characteristics are at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C. - 2. These are absolute values with respect to device ground and all overshoots due to system or tester noise are included. - 3. $V_{IL}$ (Min.) = -3.0V for pulse width $\leq$ 20ns - F<sub>MAX</sub> = 1/t<sub>RC</sub>. ## Capacitance(1) T<sub>A</sub> = 25°C, f = 1.0MHz | Symbol | Parameter | Conditions | Max. | Unit | |--------|-----------------------------|-----------------------|------|------| | CIN | Input Capacitance | V <sub>N</sub> = 0V | 7 | pF | | CIO | Input/Output<br>Capacitance | V <sub>I/O</sub> = 0V | 8 | pF | <sup>1.</sup> This parameter is guaranteed and not tested. # Data Retention Characteristics (over the commercial operating range) | Symbol | Parameter | Test Conditions | Min. | Typ.(1) | Max | Units | |-----------------|--------------------------------------|---------------------------------------------------|---------------------|---------|------------------|-------| | V <sub>DR</sub> | V <sub>CC</sub> for Data Retention | Ē≥V <sub>∞</sub> -0.2V | 2.0 | - | 5.5 | ٧ | | ICCOR | Data Retention Current MS62256CLL | $V_{DR} = 3.0V, \ \overline{E} \ge V_{DR} - 0.2V$ | - | 1.0 | 10 <sup>2)</sup> | μА | | tcon | Chip Deselect to Data Retention Time | See Retention Waveform | 0 | • | - | ns | | t <sub>R</sub> | Operation Recovery Time | 7 | t <sub>RC</sub> (3) | • | | ns | - 1. $V_{CC} = 2V, T_A = +25^{\circ}C$ - 2. V<sub>DR</sub> = 3.0 V, T<sub>A</sub> = 0°C to 40°C, I<sub>CCDR</sub> = 5μA - 3. t<sub>RC</sub> = Read Cycle Time # Timing Waveform Low $V_{CC}$ Data Retention Waveform ### **MOSEL VITELIC** #### MS62256CLL #### **AC Test Conditions** | Input Pulse Levels | 0.6V to 2.4V | |---------------------------|--------------| | Input Rise and Fall Times | 3ns | | Timing Reference Level | 1.5V | ### Key to Switching Waveforms #### AC Test Loads and Waveforms # AC Electrical Characteristics (over the commercial operating range) ### Read Cycle | Jedec<br>Parameter | Parameter | | MS | 62256C | -70 | MS | 62256C | -10 | | |--------------------|------------------|------------------------------------|------|--------|------|------|--------|------|------| | Name | Name | Parameter | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | | t <sub>AVAX</sub> | t <sub>RC</sub> | Read Cycle Time | 70 | | • | 100 | • | - | ns | | t <sub>AVQV</sub> | t <sub>AA</sub> | Address Access Time | - | | 70 | | - | 100 | ns | | t <sub>ELQV</sub> | tacs | Chip Enable Access Time | - | | 70 | | | 100 | ns | | t <sub>GLQX</sub> | t <sub>OE</sub> | Output Enable to Output Valid | - | | 40 | - | | 50 | ns | | 1 <sub>EHOZ</sub> | t <sub>CLZ</sub> | Chip Enable to Output Low Z | 10 | | - | 10 | | - | ns | | t <sub>GLQX</sub> | touz | Output Enable to Output in Low Z | 5 | | | 5 | | - | ns | | t <sub>EHOZ</sub> | t <sub>cHZ</sub> | Chip Disable to Output in High Z | - | | 30 | • | | 35 | ns | | t <sub>GHQZ</sub> | t <sub>oHZ</sub> | Output Disable to Output in High Z | | | 30 | - | | 35 | ns | | t <sub>AXQX</sub> | ₹ан | Output Hold from Address Change | 5 | | • | 10 | · | | ns | MS62256CLL **MOSEL VITELIC** ## Switching Waveforms (Read Cycle) #### **READ CYCLE 1<sup>(1)</sup>** ### **READ CYCLE 2<sup>(1, 2, 4)</sup>** ## **READ CYCLE 3**(1, 3, 4) #### NOTES: - 1. W is High for READ Cycle. - Device is continuously selected \( \overline{E} = V\_{|L} \). Address valid prior to or coincident with \( \overline{E} \) transition low. - 4. $\overline{G} = V_{IL}$ . - Transition is measured ± 500mV from steady state with C<sub>L</sub> = 5pF as shown in Figure 1b. This parameter is guaranteed and not 100% tested. # MOSEL VITELIC MS62256CLL # AC Electrical Characteristics (over the commercial operating range) Write Cycle | Jedec<br>Parameter | Parameter | | MS | 622560 | C-70 | MS | 622560 | -10 | | |--------------------|------------------|------------------------------------|------|--------|------|------|--------|------|------| | Name | Name | Parameter | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | | t <sub>AVAX</sub> | two | Write Cycle Time | 70 | | - | 100 | | • | ns | | t <sub>ELWH</sub> | taw | Chip Enable to End of Write | 65 | | - | 90 | | - | пs | | 1 <sub>AVWL</sub> | tas | Address Set up Time | 0 | | - | 0 | | | ns | | t <sub>avw.</sub> | t <sub>AW</sub> | Address Valid to End of Write | 65 | | - | 90 | | | ns | | tww | t <sub>WP</sub> | Write Pulse Width | 55 | | - | 75 | | | ns | | t <sub>WHAX</sub> | t <sub>WR</sub> | Write Recovery Time | 5 | | - | 5 | | - | ns | | twLoz | t <sub>WHZ</sub> | Write to Output in High Z | 0 | | 30 | 0 | | 35 | ns | | t <sub>DVWH</sub> | t <sub>DW</sub> | Data Valid to End of Write | 35 | | | 40 | | - | ns | | t <sub>WHDX</sub> | фн | Data Hold from Write Time | 0 | | | 0 | | - | ns | | t <sub>GHZQ</sub> | t <sub>oHZ</sub> | Output Disable to Output in High Z | - | | 30 | - | | 40 | ns | | twHax | tow | Output Active from End of Write | 5 | | - | 5 | | - | ns | ## Switching Waveforms (Write Cycle) WRITE CYCLE 1(1) MOSEL VITELIC MS62256CLL ### Switching Waveforms (Write Cycle) ### Write Cycle 2<sup>(1,6)</sup> #### NOTES: - W must be high during address transitions. - The internal write time of the memory is defined by the overlap \( \overlap \) active and \( \overlap \) with signals must be active to initiate and any one signal can terminate a write by going inactive. The data input setup and hold timing should be referenced to the second transition edge of the signal that terminates the write. - 3. $T_{WB}$ is measured from the earlier of $\overline{E}$ or $\overline{W}$ going high at the end of write cycle. - 4. During this period, DQ pins are in the output state so that the input signals of opposite phase to the outputs must not be applied. - 5. If the E low transition occurs simultaneously with the W low transitions or after the W low transition, outputs remain in a high impedance state. - 6. $\overline{G}$ is continuously low $(\overline{G} = V_{IL})$ . - 7. D<sub>OUT</sub> is the same phase of write data of this write cycle. - 8. D<sub>OUT</sub> is the read data of next address. - 9. If E is low during this period, DQ pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them. - Transition is measured ±500mV from steady state with C<sub>L</sub> = 5pF as shown in Figure 1b. This parameter is guaranteed and not 100% tested. - 11. t<sub>CW</sub> is measured from E going low to the end of write. #### Ordering Information | Speed<br>(Ns) | Ordering<br>Part Number | Package | Temperature<br>Range | |---------------|-------------------------|------------------------------|----------------------| | 70 | MS62256CLL-70PC | 28 Pin Plastic DIP - 600 mil | 0°C to +70°C | | 70 | MS62256CLL-70FC | 28 Pin 330 mil SOG | 0°C to +70°C | | 70 | MS62256CLL-70NC | 28 Pin Plastic DIP - 300 mil | 0°C to +70°C | | 100 | MS62256CLL-10PC | 28 Pin Plastic DIP - 600 mil | 0°C to +70°C | | 100 | MS62256CLL-10FC | 28 Pin 330 mil SOG | 0°C to +70°C | | 100 | MS62256CLL-10NC | 28 Pin Plastic DIP - 300 mil | 0°C to +70°C |