

CY2037

# High-Accuracy EPROM-Programmable PLL Die for Crystal Oscillators

### Features

- Erasable programmable read only memory (EPROM) programmable die for in-package programming of crystal oscillators
- High resolution Phase locked loop (PLL) with 12-bit multiplier and 10-bit divider
- EPROM programmable capacitor tuning array with optional shadow register
- Twice programmable die
- Simple two-wire programming interface
- On-chip oscillator runs from 10 MHz to 30 MHz fundamental tuned crystal
- EPROM-selectable Transistor transistor logic (TTL) or Complementary metal oxide semiconductor (CMOS) duty cycle levels
- Operating frequency:
  - $\hfill\square$  1 MHz to 133 MHz at 5 V
  - $\mbox{ \ = } 1$  MHz to 100 MHz at 3.3 V
  - I MHz to 66.6 MHz at 2.7 V
- Eight selectable post divide options, using PLL or reference oscillator output
- Programmable asynchronous or synchronous OE and power-down (PD#) modes(CY2037 and CY2037-2)
- Frequency select (CY2037-3)
- Low jitter outputs typically:
   □ < ±100 ps (pk-pk) at 5 V and f > 33 MHz
   □ < ±125 ps (pk-pk) at 3.3 V and f > 33 MHz
- 3.3 V or 5 V operation
- Small die
- Controlled rise and fall times and output slew rate

### Table 1. Device Functionality: Output Frequencies

| Parameter | Description | Condition                 | Min | Мах | Unit |
|-----------|-------------|---------------------------|-----|-----|------|
|           |             | $V_{DD}$ = 4.5 V to 5.5 V | 1   | 133 | MHz  |
|           | frequency   | $V_{DD}$ = 3.0 V to 3.6 V | 1   | 100 | MHz  |
|           |             | $V_{DD}$ = 2.7 V to 3.0 V | 1   | 66  | MHz  |

### **Functional Description**

CY2037 is an EPROM-programmable, high-accuracy, PLL-based die designed for the crystal oscillator market. The die attaches directly to a low cost 10 to 30 MHz crystal and can be packaged into a 4-pin through-hole or surface mount packages. The oscillator devices may be stocked as blank parts and custom frequencies programmed in-package at the last stage before shipping. This enables fast-turn manufacture of custom and standard crystal oscillators without the need for dedicated, expensive crystals.

CY2037 contains an on-chip oscillator and a unique oscillator tuning circuit for fine-tuning of the output frequency. The crystal  $C_{load}$  may be selectively adjusted by programming a set of seven EPROM bits. This feature is used to compensate for crystal variations or to obtain a more accurate synthesized frequency.

CY2037 uses EPROM programming with a simple two-wire, 4-pin interface that includes  $V_{SS}$  and  $V_{DD}$ . Clock outputs may be generated up to 133 MHz at 5 V or up to 100 MHz at 3.3 V. The entire configuration can be reprogrammed once, which allows the programmed inventory to be altered or reused.

CY2037 PLL die is designed for very high resolution. It has a 12-bit feedback counter multiplier and a 10-bit reference counter divider. This enables the synthesis of highly accurate and stable output clock frequencies with zero or low PPM error. The clock is further modified by eight output divider options of 1, 2, 4, 8, 16, 32, 64, and 128. The divider input can be selected as the PLL or crystal oscillator output, providing a total of 16 separate output options. For further flexibility, the ouput is selectable between TTL and CMOS duty cycle levels.

CY2037 also contain flexible power management controls. These parts include both power down (PD#) and output enable (OE) features with integrated pull-up resistors. The PD# and OE modes have an additional setting to determine timing (asynchronous or synchronous) with respect to the output signal. When PD# or OE modes are enabled, CLKOUT is tri-stated and pulled low by a weak pull-down. In PD# mode, all active circuitry on chip get shutdown, where in OE mode PLL and oscillator remain operating.

Controlled rise and fall times, unique output driver circuits, and innovative circuit layout techniques enable CY2037 to have low jitter and accurate outputs, making it suitable for most PC, networking, and consumer applications.

On the other hand, CY2037-3 contains a frequency select function in place of the power-down and output enable modes. For example, consumer products often require frequency compatibility with different electrical standards around the world. With this frequency select feature, a product that incorporates CY2037-3 could be compatible with both NTSC for North American, and PAL for Europe by simply changing the FS line. The twice programmable feature is absent in CY2037-3, because the second EPROM row is now being used for the alternate frequency.

For a complete list of related documentation, click here.

198 Champion Court



# Logic Block Diagram





# Contents

| Die Pad Description                    | 4 |
|----------------------------------------|---|
| Die Pad Summary                        | 4 |
| EPROM Configuration Block              | 5 |
| PLL Output Frequency                   | 5 |
| Power Management Features              | 5 |
| Crystal Oscillator Tuning Circuit      | 5 |
| CY2037 Vs CY2037-2                     | 6 |
| Frequency Select Feature of CY2037-3   | 6 |
| Inkless Die Pick Map (DPM) Format      | 6 |
| Absolute Maximum Ratings               | 7 |
| Operating Conditions                   | 7 |
| Electrical Characteristics             |   |
| Output Clock Switching Characteristics | 9 |
| Switching Waveforms                    |   |
|                                        |   |

| Ordering Information                    | 13 |
|-----------------------------------------|----|
| Ordering Code Definitions               |    |
| Acronyms                                | 14 |
| Reference Documents                     | 14 |
| Document Conventions                    | 14 |
| Units of Measure                        | 14 |
| Document History Page                   | 15 |
| Sales, Solutions, and Legal Information | 17 |
| Worldwide Sales and Design Support      | 17 |
| Products                                | 17 |
| PSoC® Solutions                         | 17 |
| Cypress Developer Community             | 17 |
| Technical Support                       | 17 |



# **Die Pad Description**



| ١ | Note:                      |                              |  |  |  |  |  |  |
|---|----------------------------|------------------------------|--|--|--|--|--|--|
| ŀ | Active die size:           |                              |  |  |  |  |  |  |
|   | X = 55.9 mils / 142        | :0.1 μm                      |  |  |  |  |  |  |
|   | Y = 40.9 mils / 103        | 89.4 μm                      |  |  |  |  |  |  |
| 5 | Scribe:                    |                              |  |  |  |  |  |  |
|   | X (horizontal) = 3.1       | mils / 80 μm                 |  |  |  |  |  |  |
|   | Y (vertical) = 3.1 m       | ils / 80 μm                  |  |  |  |  |  |  |
| E | Bond pad opening: 85 μm    | x 85 μm                      |  |  |  |  |  |  |
| F | Pad pitch: 125 μm x 125 μ  | m                            |  |  |  |  |  |  |
| ( | pad center to pad center)  |                              |  |  |  |  |  |  |
|   | Bottom side of Die can be  | connected to Vss             |  |  |  |  |  |  |
|   | or can be isolated. Do not | connect to V <sub>DD</sub> . |  |  |  |  |  |  |
|   | CY2037EBWAF-IL             | 7C80383A                     |  |  |  |  |  |  |
|   |                            |                              |  |  |  |  |  |  |
|   | CY2037-2WAF-IL 7C80381A    |                              |  |  |  |  |  |  |
|   | CY2037-311WAF-IL           | 7C80340A                     |  |  |  |  |  |  |

7C80381A

CY2037-209WAF-IL

# **Die Pad Summary**

| Name            | Die Pad | X Coordinate<br>(µm) | Y Coordinate<br>(μm) | Description                                                                                                                                                                |
|-----------------|---------|----------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD</sub> | 1, 2    | 124.7                | 855.6, 731           | Voltage supply                                                                                                                                                             |
| V <sub>SS</sub> | 8, 9    | 1291.35              | 99.6, 225.2          | Ground                                                                                                                                                                     |
| X <sub>D</sub>  | 4       | 124.7                | 481.8                | Crystal connection                                                                                                                                                         |
| X <sub>X</sub>  | 3       | 124.7                | 606.4                | No connect <sup>[1]</sup>                                                                                                                                                  |
| X <sub>G</sub>  | 6       | 124.7                | 232.6                | Crystal connection                                                                                                                                                         |
| PD#/OE or<br>FS | 7       | 124.7                | 108                  | CY2037 and CY2037-2: EPROM-programmable power-down or<br>output enable pad<br>CY2037-3: Frequency select.<br>Serves as V <sub>PP</sub> in programming mode for all devices |
| CLKOUT          | 11      | 1282.45              | 901.8                | Clock output. Also serves as three-state input during programming.                                                                                                         |
| N/C             | 5, 10   | 124.7, 1282.45       | 357.2, 769.4         | No connect (so do not bond to these pads)                                                                                                                                  |

### Note

1. For customers not bonding the  $X_D$  or  $X_G$  pad to external pins, an alternative bonding option would be shorting the Xx pad to the  $X_D$  pad.





### **EPROM Configuration Block**

Table 2 summarizes the features that are configurable by EPROM. Refer "7C8038x/7C8034X Proprietary Specification" for further details. This specification can be obtained from your Cypress factory representative.

### Table 2. EPROM Adjustable Features

| Adjustable Features                                   |                             |  |  |  |  |
|-------------------------------------------------------|-----------------------------|--|--|--|--|
| Adjust                                                | Feedback counter value (P)  |  |  |  |  |
| frequency                                             | Reference counter value (Q) |  |  |  |  |
|                                                       | Output divider selection    |  |  |  |  |
| Oscillator tuning (load capacitance values)           |                             |  |  |  |  |
| Duty cycle levels (TTL or CMOS)                       |                             |  |  |  |  |
| Power management mode (OE or PD#)                     |                             |  |  |  |  |
| Power management timing (synchronous or asynchronous) |                             |  |  |  |  |

### PLL Output Frequency

CY2037 contains a high resolution PLL with 12-bit multiplier and 10-bit divider. The output frequency of the PLL is determined by the following formula:

$$F_{\text{PLL}} = \frac{2 \cdot (P+5)}{(Q+2)} \cdot F_{\text{REF}}$$

In this formula, P is the feedback counter value and Q is the reference counter value. P and Q are EPROM programmable values.

### **Crystal Oscillator Tuning Circuit**

# CY2037 contains a unique tuning circuit to fine-tune the output frequency of the device. The tuning circuit consists of an array of eleven load capacitors on both sides of the oscillator drive inverter. The capacitor load values are EPROM-programmable and may be increased in small increments. As the capacitor load is increased the circuit is fine-tuned to a lower frequency. The capacitor load values vary from 0.17 pF to 8 pF for a 100:1 total control ratio. The tuning increments are shown in Table 3 on page 6. Refer to "7C8038x/7C8034x Proprietary Specification" for further details.



# **Power Management Features**

CY2037 contains EPROM-programmable PD# and OE functions. If power-down (PD#) is selected, all active circuitry on the chip is shut down, output is tri-stated and pulled low by a weak pull-down when the control pin goes LOW. The weak pull-down is easily overdriven by another active CLKOUT for applications that require multiple CLKOUTs on a single signal path. The oscillator and PLL circuits must relock when the part leaves the power-down mode. If output enable (OE) mode is selected, the output is tri-stated and weakly pulled low when the control pin goes low. In this mode the oscillator and PLL circuits continue to operate, allowing a rapid return to normal operation when the control input is deasserted.

In addition, the PD# and OE modes can be programmed to occur synchronously or asynchronously with respect to the output signal. When the asynchronous setting is used, the power-down or output disable occurs immediately (allowing for logic delays), regardless of the position in the clock cycle. However, when the synchronous setting is used, the part waits for a falling edge at the output before the power-down or output enable signal is initiated, thus preventing output glitches. In asynchronous or synchronous setting, the output is always enabled synchronously by waiting for the next falling edge of the output.



### Table 3. Crystal Oscillator Parameter

| Parameter       | Description                                                                                  | Min | Тур  | Max | Unit |
|-----------------|----------------------------------------------------------------------------------------------|-----|------|-----|------|
| R <sub>f</sub>  | Feedback resistor, $V_{DD}$ = 4.5 V to 5.5 V<br>Feedback resistor, $V_{DD}$ = 2.7 V to 3.6 V | 0.5 | 2    | 3.5 | MΩ   |
|                 |                                                                                              | 1.0 | 4    | 9.0 | MΩ   |
| Capacitors ha   | ave ± 20% tolerance                                                                          |     |      |     |      |
| Cg              | Gate capacitor                                                                               | -   | 13   | -   | pF   |
| C <sub>d</sub>  | Drain capacitor                                                                              | -   | 9    | -   | pF   |
| C <sub>0</sub>  | Series capacitor                                                                             | -   | 0.27 | _   | pF   |
| C <sub>1</sub>  | Series capacitor                                                                             | -   | 0.52 | -   | pF   |
| C <sub>2</sub>  | Series capacitor                                                                             | -   | 1.00 | -   | pF   |
| C <sub>3</sub>  | Series capacitor                                                                             | -   | 0.7  | -   | pF   |
| C <sub>4</sub>  | Series capacitor                                                                             | -   | 1.4  | _   | pF   |
| C <sub>5</sub>  | Series capacitor                                                                             | -   | 2.6  | _   | pF   |
| C <sub>6</sub>  | Series capacitor                                                                             | -   | 5.0  | _   | pF   |
| C <sub>7</sub>  | Series capacitor                                                                             | -   | 0.45 | -   | pF   |
| C <sub>8</sub>  | Series capacitor                                                                             | -   | 0.85 | _   | pF   |
| C <sub>9</sub>  | Series capacitor                                                                             | -   | 1.7  | -   | pF   |
| C <sub>10</sub> | Series capacitor                                                                             | -   | 3.3  | -   | pF   |

### CY2037 Vs CY2037-2

CY2037 contains a shadow register in addition to the EPROM register. The shadow register is an exact copy of the EPROM register and is the default register when the valid bit is not set. It is useful when the prototype or production environment calls for measuring and adjusting the CLKOUT frequency several times. Multiple adjustments can be performed with the shadow register. After the required frequency is achieved the EPROM register is permanently programmed.

Some production flows do not require the use of the shadow register. If this is the case, then CY2037-2 is the chosen device and CY2037-2 has a disabled shadow register. CY2037-3 contains the shadow register.

### Frequency Select Feature of CY2037-3

CY2037-3 contains a frequency select function in place of the power-down and the output enable functions. With the frequency select feature, customers can switch two different frequencies that are configured in the two EPROM rows. Table 4 lists the definition of the frequency select pin (FS).

### Table 4. Frequency Select Pin Decoding for CY2037-3

| FS Pin Output Frequency |                                |  |  |
|-------------------------|--------------------------------|--|--|
| 0                       | From EPROM row 0 configuration |  |  |
| 1                       | From EPROM row 1 configuration |  |  |

### Inkless Die Pick Map (DPM) Format

Cypress ships inkless wafers to customers with an accompanying die pick map, which is used to determine the good die for assembly and programming. Customers can also access individual DPM files at their convenience through ftp.cypress.com with a valid user account login and password. Contact your local Cypress Field Application Engineer (FAE) or sales representative for a customer FTP account. The DPM files are named with the fab lot number and wafer number scribed on the wafer. The DPM files are transferred to the customer's FTP account when the factory ships out the wafers against their purchase order (PO).



# **Absolute Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.  $\ensuremath{^{[2]}}$ 

Supply voltage .....-0.5 V to +7.0 V

| Input voltage                                            | $-0.5$ V to V <sub>DD</sub> + 0.5 V |
|----------------------------------------------------------|-------------------------------------|
| Storage temperature (non-cond                            | ensing) 55 °C to +150 °C            |
| Junction temperature                                     | 40 °C to +100 °C                    |
| Static discharge voltage<br>(per MIL-STD-883, method 301 | 5) 2000 V                           |

# **Operating Conditions**

| Parameter                      | Description                                                                                                                                                                                                                                                                                                                                                                                  | Min        | Max                        | Unit                       |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------------|----------------------------|
| V <sub>DD</sub>                | Supply voltage (3.3 V)<br>Supply voltage (5.0 V)                                                                                                                                                                                                                                                                                                                                             | 2.7<br>4.5 | 3.6<br>5.5                 | V<br>V                     |
| T <sub>AJ</sub> <sup>[3]</sup> | Operating temperature, Junction                                                                                                                                                                                                                                                                                                                                                              | -10        | +100                       | °C                         |
| C <sub>TTL</sub>               | Max. capacitive load on outputs for TTL levels<br>V <sub>DD</sub> = 4.5 V to 5.5 V, output frequency = 1 MHz to 40 MHz<br>V <sub>DD</sub> = 4.5 V to 5.5 V, output frequency = 40 MHz to 133 MHz                                                                                                                                                                                             | _          | 50<br>25                   | pF<br>pF                   |
| C <sub>CMOS</sub>              | Max. capacitive load on outputs for CMOS levels<br>$V_{DD}$ = 4.5 V to 5.5 V, output frequency = 1 MHz to 66.6 MHz<br>$V_{DD}$ = 4.5 V to 5.5 V, output frequency = 66.6 MHz to 133 MHz<br>$V_{DD}$ = 3.0 V to 3.6 V, output frequency = 1 MHz to 40 MHz<br>$V_{DD}$ = 3.0 V to 3.6 V, output frequency = 40 MHz to 100 MHz<br>$V_{DD}$ = 2.7 V to 3.0 V, output frequency = 1 MHz to 66 MHz | _          | 50<br>25<br>30<br>15<br>15 | pF<br>pF<br>pF<br>pF<br>pF |
| X <sub>REF</sub>               | Reference frequency, input crystal. Fundamental tuned crystals only                                                                                                                                                                                                                                                                                                                          | 10         | 30                         | MHz                        |
| t <sub>PU</sub>                | Power up time for all $V_{\mbox{\scriptsize DD}}$ 's to reach minimum specified voltage (power ramps must be monotonic)                                                                                                                                                                                                                                                                      | 0.05       | 50                         | ms                         |

Notes2. Stresses greater than listed can impair the life of the device.3. This product is sold in die form so operating conditions are specified for the die, or junction temperature.



# **Electrical Characteristics**

### Over the Operating Range

| Parameter <sup>[4]</sup>        | Description                               | Test Conditions                                                                                                                | Min                                                    | Тур        | Max                          | Unit     |
|---------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------|------------------------------|----------|
| V <sub>IL</sub>                 | Low-level input voltage                   | V <sub>DD</sub> = 4.5 V to 5.5 V<br>V <sub>DD</sub> = 2.7 V to 3.6 V                                                           | -                                                      | -          | 0.8<br>0.2 × V <sub>DD</sub> | V<br>V   |
| V <sub>IH</sub>                 | High-level input voltage                  | V <sub>DD</sub> = 4.5 V to 5.5 V<br>V <sub>DD</sub> = 2.7 V to 3.6 V                                                           | 2.0<br>0.7 × V <sub>DD</sub>                           | -          | -                            | V<br>V   |
| V <sub>OL</sub>                 | Low-level output voltage                  | $V_{DD}$ = 4.5 V to 5.5 V, I <sub>OL</sub> = 16 mA<br>V <sub>DD</sub> = 2.7 V to 3.6 V, I <sub>OL</sub> = 8 mA                 | -                                                      | -          | 0.4<br>0.4                   | V<br>V   |
| V <sub>OHCMOS</sub>             | High-level output voltage, CMOS levels    | $V_{DD}$ = 4.5 V to 5.5 V, $I_{OH}$ = -16 mA<br>V <sub>DD</sub> = 2.7 V to 3.6 V, $I_{OH}$ = -8 mA                             | $\begin{array}{c} V_{DD}-0.4\\ V_{DD}-0.4 \end{array}$ | -          | -                            | V<br>V   |
| V <sub>OHTTL</sub>              | High-level output voltage, TTL<br>levels  | $V_{DD}$ = 4.5 V to 5.5 V, $I_{OH}$ = –8 mA                                                                                    | 2.4                                                    | _          | -                            | V        |
| IIL                             | Input low-current                         | V <sub>IN</sub> = 0 V                                                                                                          | -                                                      | -          | 10                           | μA       |
| I <sub>IH</sub>                 | Input high-current                        | V <sub>IN</sub> = V <sub>DD</sub>                                                                                              | -                                                      | _          | 5                            | μA       |
| I <sub>DD</sub>                 | Power supply current, Unloaded            | $V_{DD}$ = 4.5 V to 5.5 V,<br>output frequency $\leq$ 133 MHz<br>$V_{DD}$ = 2.7 V to 3.6 V,<br>output frequency $\leq$ 100 MHz | -                                                      | -          | 45<br>25                     | mA<br>mA |
| I <sub>DDS</sub> <sup>[5]</sup> | Standby current                           | V <sub>DD</sub> = 2.7 V to 3.6 V                                                                                               | -                                                      | 10         | 50                           | μA       |
| R <sub>UP</sub>                 | Input pull-up resistor                    | $V_{DD} = 4.5 V \text{ to } 5.5 V, V_{IN} = 0 V$<br>$V_{DD} = 4.5 V \text{ to } 5.5 V, V_{IN} = 0.7 \times V_{DD}$             | 1.1<br>50                                              | 3.0<br>100 | 8.0<br>200                   | MΩ<br>kΩ |
| IPD_CLKOUT                      | CLKOUT pull-down current (OE or PD# mode) | V <sub>DD</sub> = 5.0 V                                                                                                        | _                                                      | 20         | _                            | μA       |

Notes
4. This part was characterized in a 20-pin SOIC package with external crystal, Electrical Characteristics can change with other package types.
5. If external reference is used, it is required to stop the reference (set reference to LOW) during power-down.



# **Output Clock Switching Characteristics**

Over the Operating Range

| Parameter [6]   | Description                                                                                                                           | Test Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Min                  | Тур | Max                                    | Unit                             |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|----------------------------------------|----------------------------------|
| t <sub>1w</sub> | Output duty cycle at 1.4 V,<br>$V_{DD}$ = 4.5 V to 5.5 V<br>$t_{1w}$ = $t_{1A} \div t_{1B}$<br>Figure 2 on page 11.                   | 1 MHz to 40 MHz, $C_L \le 50 \text{ pF}$<br>40 MHz to 66 MHz, $C_L \le 15 \text{ pF}$<br>66 MHz to 125 MHz, $C_L \le 25 \text{ pF}$<br>125 MHz to 133 MHz, $C_L \le 15 \text{ pF}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 45<br>45<br>40<br>40 | -   | 55<br>55<br>60<br>60                   | %<br>%<br>%                      |
| t <sub>1x</sub> | Output duty cycle at V <sub>DD</sub> /2,<br>V <sub>DD</sub> = 4.5 V to 5.5 V<br>$t_{1x} = t_{1A} \div t_{1B}$<br>Figure 2 on page 11. | 1 MHz to 66.6 MHz, C <sub>L</sub> $\leq$ 25 pF 66.6 MHz to 125 MHz, C <sub>L</sub> $\leq$ 25 pF 125 MHz to 133 MHz, C <sub>L</sub> $\leq$ 15 pF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 45<br>40<br>40       | -   | 55<br>60<br>60                         | %<br>%<br>%                      |
| t <sub>1y</sub> | Output duty cycle at V <sub>DD</sub> /2,<br>V <sub>DD</sub> = 3.0 V to 3.6 V<br>$t_{1y} = t_{1A} \div t_{1B}$<br>Figure 2 on page 11. | 1 MHz to 40 MHz, $C_L \le 30 \text{ pF}$<br>40 MHz to 100 MHz, $C_L \le 15 \text{ pF}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 45<br>40             | _   | 55<br>60                               | %<br>%                           |
| t <sub>1z</sub> | Output duty cycle at $V_{DD}/2$ ,<br>$V_{DD} = 2.7$ V to 3.0 V<br>$t_{1z} = t_{1A} \div t_{1B}$<br>Figure 2 on page 11.               | 1 MHz to 40 MHz, $C_L \le$ 15 pF 40 MHz to 66.6 MHz, $C_L \le$ 10 pF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 40<br>40             | _   | 60<br>60                               | %<br>%                           |
| t <sub>2</sub>  | Output clock rise time<br>Figure 3 on page 11.                                                                                        | Between 0.8 V to 2.0 V,<br>$V_{DD} = 4.5$ V to 5.5 V, $C_L = 50$ pF<br>Between 0.8 V to 2.0 V,<br>$V_{DD} = 4.5$ V to 5.5 V, $C_L = 25$ pF<br>Between 0.8 V to 2.0 V,<br>$V_{DD} = 4.5$ V to 5.5 V, $C_L = 15$ pF<br>Between 0.2 $V_{DD}$ to 0.8 $V_{DD}$ ,<br>$V_{DD} = 4.5$ V to 5.5 V, $C_L = 50$ pF<br>Between 0.2 $V_{DD}$ to 0.8 $V_{DD}$ ,<br>$V_{DD} = 3.0$ V to 3.6 V, $C_L = 30$ pF<br>Between 0.2 $V_{DD}$ to 0.8 $V_{DD}$ ,<br>$V_{DD} = 2.7$ V to 3.6 V, $L = 15$ pF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | _                    | _   | 1.8<br>1.2<br>0.9<br>3.4<br>4.0<br>2.4 | ns<br>ns<br>ns<br>ns<br>ns<br>ns |
| t <sub>3</sub>  | Output clock fall time<br>Figure 3 on page 11.                                                                                        | $ \begin{array}{l} \text{Between 0.8 V to 2.0 V,} \\ \text{V}_{\text{DD}} = 4.5 \text{ V to 5.5 V, } \text{C}_{\text{L}} = 50 \text{ pF} \\ \text{Between 0.8 V to 2.0 V,} \\ \text{V}_{\text{DD}} = 4.5 \text{ V to 5.5 V, } \text{C}_{\text{L}} = 25 \text{ pF} \\ \text{Between 0.8 V to 2.0 V,} \\ \text{V}_{\text{DD}} = 4.5 \text{ V to 5.5 V, } \text{C}_{\text{L}} = 15 \text{ pF} \\ \text{Between 0.2 V}_{\text{DD}} \text{ to 0.8 V}_{\text{DD}}, \\ \text{V}_{\text{DD}} = 4.5 \text{ V to 5.5 V, } \text{C}_{\text{L}} = 50 \text{ pF} \\ \text{Between 0.2 V}_{\text{DD}} \text{ to 0.8 V}_{\text{DD}}, \\ \text{V}_{\text{DD}} = 3.0 \text{ V to 3.6 V, } \text{C}_{\text{L}} = 30 \text{ pF} \\ \text{Between 0.2 V}_{\text{DD}} \text{ to 0.8 V}_{\text{DD}}, \\ \text{V}_{\text{DD}} = 3.0 \text{ V to 3.6 V, } \text{C}_{\text{L}} = 30 \text{ pF} \\ \text{Between 0.2 V}_{\text{DD}} \text{ to 0.8 V}_{\text{DD}}, \\ \text{V}_{\text{DD}} = 2.7 \text{ V to 3.6 V, } \text{C}_{\text{L}} = 15 \text{ pF} \end{array} $ | -                    | -   | 1.8<br>1.2<br>0.9<br>3.4<br>4.0<br>2.4 | ns<br>ns<br>ns<br>ns<br>ns<br>ns |
| t <sub>4</sub>  | Startup time out of power-down<br>Figure 4 on page 11.                                                                                | PD# pin LOW to HIGH <sup>[7]</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _                    | 1   | 2                                      | ms                               |

- Notes
  6. Not all parameters measured in production testing.
  7. Oscillator start time cannot be guaranteed for all crystal types. This specification is for operation with AT cut crystals with ESR < 70 ohms.</li>



# **Output Clock Switching Characteristics** (continued)

### Over the Operating Range

| Parameter [6]   | Description                                                             | Test Conditions                                                                                                                                                                                                                                                                                               | Min | Тур                  | Max                                  | Unit           |
|-----------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------|--------------------------------------|----------------|
| t <sub>5a</sub> | Power-down delay time<br>(synchronous setting)<br>Figure 4 on page 11.  | PD# pin LOW to output LOW<br>(T = period of output clk)                                                                                                                                                                                                                                                       | _   | T/2                  | T + 10                               | ns             |
| t <sub>5b</sub> | Power-down delay time<br>(asynchronous setting)<br>Figure 4 on page 11. | PD# pin LOW to output LOW                                                                                                                                                                                                                                                                                     | -   | 10                   | 15                                   | ns             |
| t <sub>6</sub>  | Power-up time<br>Figure 5 on page 11.                                   | From power-on <sup>[8]</sup>                                                                                                                                                                                                                                                                                  | -   | 1                    | 2                                    | ms             |
| t <sub>7a</sub> | Output disable time<br>(synchronous setting)<br>Figure on page 13.      | OE pin LOW to output high Z<br>(T = period of output clk)                                                                                                                                                                                                                                                     | -   | T/2                  | T + 10                               | ns             |
| t <sub>7b</sub> | Output disable time<br>(asynchronous setting)<br>Figure on page 13.     | OE pin LOW to output high Z                                                                                                                                                                                                                                                                                   | -   | 10                   | 15                                   | ns             |
| t <sub>8</sub>  | Output enable time (always<br>synchronous enable)<br>Figure on page 13. | OE pin LOW to HIGH<br>(T = period of output clk)                                                                                                                                                                                                                                                              | _   | Т                    | 1.5T + 25                            | ns             |
| tg              | Peak-to-peak period jitter<br>Figure 7 on page 12.                      | $\label{eq:VDD} \begin{array}{l} V_{DD} = 4.5 \mbox{ V to } 5.5 \mbox{ V, } F_{O} > 33 \mbox{ MHz}, \\ VCO > 100 \mbox{ MHz} \\ V_{DD} = 2.7 \mbox{ V to } 3.6 \mbox{ V, } F_{O} > 33 \mbox{ MHz}, \\ VCO > 100 \mbox{ MHz} \\ V_{DD} = 2.7 \mbox{ V to } 5.5 \mbox{ V, } F_{O} < 33 \mbox{ MHz} \end{array}$ | _   | ±100<br>±125<br>±250 | ±125<br>±200<br>1% of F <sub>O</sub> | ps<br>ps<br>ps |

Note 8. Oscillator start time cannot be guaranteed for all crystal types. This specification is for operation with AT cut crystals with ESR < 70 ohms.



## **Switching Waveforms**

Figure 2. Duty Cycle Timing  $(t_{1w}, t_{1x}, t_{1y}, t_{1z})$ 



### Figure 3. Output Rise/Fall Time







### Notes

In synchronous mode the power down or output tri-state is not initiated until the next falling edge of the output clock.
 In asynchronous mode the power down or output tri-state occurs within 25 ns regardless of position in the output clock cycle.



### Switching Waveforms (continued)





Notes

In synchronous mode the power down or output tri-state is not initiated until the next falling edge of the output clock.
 In asynchronous mode the power down or output tri-state occurs within 25 ns regardless of position in the output clock cycle.



# **Ordering Information**

| Ordering Code    | Туре          | Wafer Thickness | Operating Range  |
|------------------|---------------|-----------------|------------------|
| CY2037-2WAF-IL   | Inkless wafer | 14 ± 0.5 Mils   | –10 °C to 100 °C |
| CY2037-311WAF-IL | Inkless wafer | 11 ± 0.5 Mils   | –10 °C to 100 °C |
| CY2037-209WAF-IL | Inkless wafer | 8.66 ± 0.3 Mils | –10 °C to 100 °C |

### **Ordering Code Definitions**





### Acronyms

| Acronym | Description                             |
|---------|-----------------------------------------|
| CLKOUT  | Clock Output                            |
| CMOS    | Complementary Metal Oxide Semiconductor |
| DPM     | Die Pick Map                            |
| EPROM   | Erasable Programmable Read Only Memory  |
| NTSC    | National Television System Committee    |
| OE      | Output Enable                           |
| PAL     | Phase Alternate Line                    |
| PD      | Power Down                              |
| PLL     | Phase Locked Loop                       |
| PPM     | Parts Per Million                       |
| TTL     | Transistor-Transistor Logic             |

### **Reference Documents**

Reference documents are available through your local Cypress sales representative. You can also direct your requests to tsbusdev@cypress.com.

| Document Number | Document Title                            | Description                                                    |
|-----------------|-------------------------------------------|----------------------------------------------------------------|
| 71-00005        | 7C8038x/7C8034X proprietary specification | Appendix C contains programming specification for customer use |

### **Document Conventions**

### Units of Measure

| Symbol | Unit of Measure                            | Symbol | Unit of Measure               |
|--------|--------------------------------------------|--------|-------------------------------|
| °C     | degrees Celsius                            | μW     | micro Watts                   |
| dB     | decibels                                   | mA     | milli Amperes                 |
| dBc/Hz | decibels relative to the carrier per Hertz | mm     | milli meters                  |
| fC     | femto Coulomb                              | ms     | milli seconds                 |
| fF     | femto Farads                               | mV     | milli Volts                   |
| Hz     | Hertz                                      | nA     | nano Amperes                  |
| KB     | 1024 bytes                                 | ns     | nano seconds                  |
| Kbit   | 1024 bits                                  | nV     | nano Volts                    |
| kHz    | kilo Hertz                                 | Ω      | ohms                          |
| kΩ     | kilo ohms                                  | pА     | pico Amperes                  |
| MHz    | mega Hertz                                 | pF     | pico Farads                   |
| MΩ     | mega Ohms                                  | рр     | peak-to-peak                  |
| μA     | micro Amperes                              | ppm    | parts per million             |
| μF     | micro Farads                               | ps     | pico seconds                  |
| μH     | micro Henrys                               | sps    | samples per second            |
| μs     | micro seconds                              | σ      | sigma: one standard deviation |
| μV     | micro Volts                                |        |                               |
| μVrms  | micro Volts root-mean-square               |        |                               |



# **Document History Page**

| Revision | ECN     | Orig. of<br>Change | Submission date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------|---------|--------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **       | 112248  | DSG                | 03/01/2002      | Changed from Spec number: 38-00679 to 38-07354.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| *A       | 121857  | RBI                | 12/14/2002      | Updated Operating Conditions:<br>Added t <sub>PU</sub> parameter and its details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *В       | 291092  | RGL                | 11/18/2004      | Updated Absolute Maximum Ratings:<br>Replaced "–40°C to +100°C" with "–10°C to +100°C" in ratings corresponding<br>to "Junction Temperature".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| *C       | 522769  | RGL                | 10/18/2006      | Added CY2037B related information in all instances across the document.<br>Added Die Pad Description.<br>Updated Absolute Maximum Ratings:<br>Replaced "–10°C to +100°C" with "–40°C to +100°C" in ratings corresponding<br>to "Junction Temperature".<br>Updated Ordering Information:<br>Updated part numbers.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| *D       | 804376  | RGL                | 02/26/2007      | Minor Change: Post to external web.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| *E       | 2192266 | DPF /<br>PYRS      | 03/11/2008      | Added Inkless Die Pick Map (DPM) Format.<br>Updated Ordering Information:<br>Updated part numbers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| *F       | 2748211 | TSAI               | 08/10/2009      | Minor Change: Post to external web.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| *G       | 2761988 | KVM                | 09/14/2009      | Updated Ordering Information:<br>Removed the column "Status".<br>Updated part numbers.<br>Added Note "Not for new designs. New designs should use inkless wafer<br>ordering codes." and referred in some MPNs.<br>Added Note "Not for new designs. New designs should use CY2037BWAF-IL."<br>and referred in some MPNs.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| *H       | 2906472 | CXQ                | 04/07/2010      | Updated Ordering Information:<br>Updated part numbers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| *        | 3022612 | BASH               | 09/03/2010      | Removed CY2037A part related information in all instances across the document.<br>Updated Features:<br>Replaced "Sixteen selectable post divide options" with "Eight selectable post divide options".<br>Updated Die Pad Description.<br>Updated Crystal Oscillator Tuning Circuit:<br>Updated Figure 1 (Removed "T" for Transistor).<br>Updated Electrical Characteristics:<br>Removed I <sub>OE_CLKOUT</sub> parameter and its details.<br>Added I <sub>PD_CLOCKOUT</sub> parameter and its details.<br>Updated Switching Waveforms:<br>Added Figure 6.<br>Added Figure 7.<br>Updated Ordering Information:<br>Updated part numbers.<br>Added Ordering Code Definitions.<br>Added Acronyms, Reference Documents and Units of Measure.<br>Completing Sunset Review. |
| *J       | 3069175 | BASH               | 10/25/2010      | Updated Die Pad Description:<br>Removed CY2037B.<br>Updated Ordering Information:<br>Updated part numbers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



# Document History Page (continued)

| Revision | ECN     | Orig. of<br>Change | Submission<br>date | Description of Change                                                                                                                           |
|----------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| *K       | 4175824 | CINM               | 11/13/2013         | Updated Die Pad Description.<br>Updated Ordering Information:<br>Updated part numbers.<br>Updated to new template.<br>Completing Sunset Review. |
| *L       | 4575273 | CINM               | 11/20/2014         | Updated Functional Description:<br>Added "For a complete list of related documentation, click here." at the end.                                |
| *M       | 5542641 | TAVA               | 12/05/2016         | Updated to new template.<br>Completing Sunset Review.                                                                                           |
| *N       | 6011854 | PAWK               | 01/03/2018         | Updated Ordering Information:<br>Updated part numbers.<br>Updated to new template.                                                              |



### Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

### Products

| /automotive |
|-------------|
| .com/clocks |
| m/interface |
| ess.com/iot |
| om/memory   |
| s.com/mcu   |
| s.com/psoc  |
| s.com/pmic  |
| .com/touch  |
| ss.com/usb  |
| om/wireless |
|             |

### PSoC<sup>®</sup> Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

Cypress Developer Community Community | Projects | Video | Blogs | Training | Components

Technical Support cypress.com/support

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 38-07354 Rev. \*N

### Revised January 3, 2018

Page 17 of 17

Purchase of I<sup>2</sup>C components from Cypress or one of its sublicensed Associated Companies conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. As from October 1st, 2006 Philips Semiconductors has a new trade name - NXP Semiconductors.

<sup>©</sup> Cypress Semiconductor Corporation, 2002-2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress paratry or a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.