**RE PACKAGET** SMKS660-DECEMBER 1992 DC PACKAGE† - Organization . . . 1 048 576 x 16 - Single 5-V Supply (10% Tolerance) - Performance Ranges: | | ACCESS<br>TIME<br>trac<br>MAX | ACCESS<br>TIME<br>tCAC<br>MAX | ACCESS<br>TIME<br>taa<br>Max | READ OR<br>WRITE<br>CYCLE<br>MIN | |--------------|-------------------------------|-------------------------------|------------------------------|----------------------------------| | '416160/P-60 | 60 ns | 15 ns | 30 ns | 110 ns | | '416160/P-70 | 70 ns | 18 ns | 35 ns | 130 ns | | '416160/P-80 | 80 ns | 20 ns | 40 ns | 150 ns | - Enhanced Page Mode Operation With CAS-Before-RAS Refresh - Long Refresh Period . . . 4096-Cycle Refresh in 64 ms (Max) 512 ms Max for Low-Power, Self-Refresh Version (TMS416160P) - 3-State Unlatched Output - Low Power Dissipation - Self-Refresh with Low Power - All Inputs, Outputs, and Clocks are TTL Compatible - High-Reliability Plastic 42-Lead 400-Mil-Wide Surface Mount (SOJ) Package, and 44/50-Lead Thin Small Outline Package (TSOP) - Operating Free-Air Temperature Range 0°C to 70°C - Texas Instruments EPIC<sup>™</sup> CMOS Process ## description The TMS416160 series are high-speed, 16 777 216-bit dynamic random-access memories organized as 1 048 576 words of sixteen bits each. | (TOP \ | | | VIEW) | |------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------| | VCC[ 1 DQ0[ 2 DQ1[ 3 DQ2[ 4 DQ3[ 5 VCC[ 6 DQ4[ 7 DQ5[ 8 DQ6[ 9 DQ7[ 10 NC[ 11 NC[ 12 W[ 13 RAS[ 14 A11[ 15 | 42] Vss<br>41] DQ15<br>40] DQ14<br>39] DQ13<br>38] DQ12<br>37] Vss<br>36] DQ11<br>35] DQ10<br>34] DQ9<br>33] DQ8<br>32] NC<br>31] LCAS<br>30] UCAS<br>29] OE<br>28] A9 | | 50 Vss<br>49 DQ15<br>48 DQ14<br>47 DQ13<br>46 DQ12<br>45 Vss<br>44 DQ11<br>43 DQ10<br>42 DQ9<br>41 DQ8<br>40 NC | | A10 16<br>A0 17<br>A1 18<br>A2 19<br>A3 20<br>VCC 21 | 27 ] A8<br>26 ] A7<br>25 ] A6<br>24 ] A5<br>23 ] A4<br>22 ] V <sub>SS</sub> | NC [ 16<br>W[ 17<br>RAS [ 18<br>A11 [ 19<br>A10 [ 20<br>A0 [ 21<br>A1 [ 22<br>A2 [ 23<br>A3 [ 24<br>VCC [ 25 | 35 ] LCAS<br>34 ] UCAS<br>33 ] OE<br>32 ] A9<br>31 ] A8<br>30 ] A7<br>29 ] A6<br>28 ] A5<br>27 ] A4<br>26 ] VSS | † Packages are shown for pinout reference only. | PIN NOMENCLATURE | | | | | | | |-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | A0-A11 DQ0-DQ15 LCAS UCAS NC OE RAS W VCC VSS | Address Inputs Data In/Data Out Lower Column-Address Strobe Upper Column-Address Strobe No Internal Connection Output Enable Row-Address Strobe Write Enable 5-V Supply Ground | | | | | | The TMS416160P series are high-speed, low-power, self-refresh, 16 777 216-bit dynamic random-access memories organized as 1 048 576 words of sixteen bits each. They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at low cost. These devices feature maximum RAS access times of 60 ns, 70 ns, and 80 ns. Maximum power dissipation is as low as 385 mW operating and 11 mW standby on 80 ns devices. All inputs and outputs, including clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. EPIC is a trademark of Texas Instruments Incorporated SMKS660-DECEMBER 1992 The TMS416160 and TMS416160P are each offered in a 42-lead plastic surface mount SOJ (RE suffix) package, and a 44/50-lead plastic surface mount TSOP (DC suffix). These packages are characterized for operation from 0°C to 70°C. ### operation ### dual CAS Two CAS pins (LCAS-UCAS) are provided to give independent control of the sixteen data I/O pins (DQ0-DQ15), with LCAS corresponding to DQ0-DQ7 and UCAS corresponding to DQ8-DQ15. For read or write cycles, the column address is latched on the first xCAS falling edge. Each xCAS pin going low enables its corresponding DQ pin with data coming from the column address to be latched on the first falling xCAS edge. All address setup and hold parameters are referenced to the first falling xCAS edge. The delay time from xCAS low to valid data out (see parameter t<sub>CAC</sub>) is measured from each individual CAS to its corresponding DQx pin. In order to latch in a new column address, all $\overline{\text{XCAS}}$ pins must be brought high. The column precharge time (see parameter t<sub>CP</sub>) is measured from the last $\overline{\text{XCAS}}$ rising edge to the first falling $\overline{\text{XCAS}}$ edge of the new cycle. Keeping a column address valid while toggling $\overline{\text{XCAS}}$ requires a minimum setup time, t<sub>CLCH</sub>. During t<sub>CLCH</sub>, at least one $\overline{\text{XCAS}}$ must be brought low before the other $\overline{\text{XCAS}}$ is taken high. For early write cycles, the data is latched on the first falling $\overline{xCAS}$ edge. Only the DQs that have the corresponding $\overline{xCAS}$ low will be written into. Each $\overline{xCAS}$ will have to meet $t_{CAS}$ minimum in order to ensure writing into the storage cell. In order to latch a new address and new data, all $\overline{xCAS}$ pins need to come high and meet $t_{CAS}$ ### enhanced page mode Page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum $\overline{RAS}$ low time and the $\overline{XCAS}$ page-mode cycle time used. With minimum $\overline{XCAS}$ page cycle time, all 256 columns specified by column addresses A0 through A7 can be accessed without intervening $\overline{RAS}$ cycles. Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of $\overline{RAS}$ . The buffers act as transparent or flow-through latches while $\overline{xCAS}$ is high. The falling edge of the first $\overline{xCAS}$ latches the column addresses. This feature allows the devices to operate at a higher data bandwidth than conventional page-mode parts, because data retrieval begins as soon as column address is valid rather than when $\overline{xCAS}$ transitions low. This performance improvement is referred to as enhanced page mode. Valid column address may be presented immediately after $t_{RAH}$ (row address hold time) has been satisfied, usually well in advance of the falling edge of $\overline{xCAS}$ . In this case, data is obtained after $t_{CAC}$ max (access time from $\overline{xCAS}$ low) if $t_{AA}$ max (access time from column address) has been satisfied. In the event that column addresses for the next page cycle are valid at the time $\overline{xCAS}$ goes high, minimum access time for the next cycle is determined by $t_{CPA}$ (access time from rising edge of the last $\overline{xCAS}$ ). ### address (A0-A11) Twenty address bits are required to decode 1 of 1 048 576 storage cell locations. Twelve row-address bits are set up on pins A0 through A11 and latched onto the chip by A2S. Then, eight column—address bits are set up on pins A0 through A7 and latched onto the chip by the first XAS. All addresses must be stable on or before the falling edge of AS and XAS. AS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. XAS is used as a chip select, activating its corresponding output buffer and latching the address bits into the column-address buffers. SMKS660-DECEMBER 1992 ## write enable (W) The read or write mode is selected through the $\overline{W}$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from the standard TTL circuits without a pullup resistor. The data inputs are disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{xCAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting a write operation with $\overline{OE}$ grounded. ### data in (DQ0-DQ15) Data is written during a write or read-modify-write cycle. Depending on the mode of operation, the falling edge of $\overline{xCAS}$ or $\overline{W}$ strobes data into the on-chip data latch. In an early-write cycle, $\overline{W}$ is brought low prior to $\overline{xCAS}$ and the data is strobed in by the first occurring $\overline{xCAS}$ with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, $\overline{xCAS}$ will already be low, thus the data will be strobed in by $\overline{W}$ with setup and hold times referenced to this signal. In a delayed-write or read-modify-write cycle, $\overline{OE}$ must be high to bring the output buffers to high impedance prior to impressing data on the I/O lines. ## data out (DQ0-DQ15) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 74 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{xCAS}$ and $\overline{OE}$ are brought low. In a read cycle, the output becomes valid after the access time interval $t_{CAC}$ (which begins with the negative transition of $\overline{xCAS}$ ) as long as $t_{RAC}$ and $t_{AA}$ are satisfied. ## output enable (OE) $\overline{OE}$ controls the impedance of the output buffers. When $\overline{OE}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{OE}$ low during a normal cycle will activate the output buffers, putting them in the low-impedance state. It is necessary for both $\overline{RAS}$ and $\overline{xCAS}$ to be brought low for the output buffers to go into low-impedance state, they will remain in the low-impedance state until either $\overline{OE}$ or $\overline{xCAS}$ is brought high. ## RAS-only refresh A refresh operation must be performed at least once every sixty-four milliseconds (512 ms for TMS416160P) to retain data. This can be achieved by strobing each of the 4096 rows (A0–A11). A normal read or write cycle will refresh all bits in each row that is selected. A $\overline{\text{RAS}}$ -only operation can be used by holding all $\overline{\text{xCAS}}$ at the high (inactive) level, thus conserving power as the output buffers remain in the high-impedance state. Externally generated addresses must be used for a $\overline{\text{RAS}}$ -only refresh. #### hidden refresh Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{\text{KAS}}$ at $V_{\text{IL}}$ after a read operation and cycling $\overline{\text{RAS}}$ after a specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle. ### xCAS-before-RAS refresh xCAS-before-RAS refresh is utilized by bringing at least one xCAS low earlier than RAS (see parameter t<sub>CSR</sub>) and holding it low after RAS falls (see parameter t<sub>CHR</sub>). For successive xCAS-before-RAS refresh cycles, xCAS can remain low while cycling RAS. The external address is ignored and the refresh address is generated internally. The external address is also ignored during the hidden refresh option. A low-power battery-backup refresh mode that requires less than 500 $\mu$ A refresh current is available on the TMS416160P. Data integrity is maintained using xCAS-before-RAS refresh with a period of 125 $\mu$ s while holding RAS low for less than 1 $\mu$ s. To minimize current consumption, all input levels need to be at CMOS levels (V<sub>IL</sub> < 0.2 V, V<sub>IH</sub> > V<sub>CC</sub> - 0.2 V). ### self refresh (TMS416160P) The self-refresh mode is entered by dropping $\overline{xCAS}$ low prior to $\overline{RAS}$ going low. Then $\overline{xCAS}$ and $\overline{RAS}$ are both held low for a minimum of 100 $\mu s$ . The chip is then refreshed internally by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self-refresh mode both $\overline{RAS}$ and $\overline{xCAS}$ are brought high to satisfy $t_{CHS}$ . Upon exiting self-refresh mode, a burst refresh (refresh a full set of row addresses) must be executed before continuing with normal operation. The burst refresh ensures the DRAM is fully refreshed. ### power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight $\overline{RAS}$ cycles is required after power up to the full $V_{CC}$ level. ## logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. The pin numbers shown correspond to the RE package. SMKS660-DECEMBER 1992 ## functional block diagram # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin (see Note 1) | 1 V to 7 V | |----------------------------------------------|-------------| | Supply voltage range on V <sub>CC</sub> | 1 V to 7 V | | | | | | ., | | | 0°C to 70°C | | | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. ### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------------|-----|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5 | 5.5 | ٧ | | Vss | Supply voltage | | 0 | | ٧ | | VIH | High-level input voltage | 2.4 | | 6.5 | ٧ | | VIL | Low-level input voltage (see Note 2) | -1 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | '416160<br>'416160 | | '416160<br>'416160 | | '416160<br>'416160 | | UNIT | |--------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|------|--------------------|------|--------------------|--------------------|------| | | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | Vон | High-level output voltage | I <sub>OH</sub> = - 5 mA | | 2.4 | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 4.2 mA | | | 0.4 | | 0.4 | | 0.4 | ٧ | | h | Input current<br>(leakage) | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0 to 6.5 V,<br>All other pins = 0 V to V <sub>CC</sub> | | | ± 10 | | ± 10 | | ± 10 | μА | | Ю | Output current<br>(leakage) | $V_{CC} = 5.5 \text{ V}, V_{O} = 0 \text{ to } V_{CC}, \overline{\text{xC}}$ | AS high | | ± 10 | | ± 10 | | ± 10 | μΑ | | CC1 <sup>†‡</sup> | Read or write cycle<br>current | V <sub>CC</sub> = 5.5 V, Minimum cycle | | | 90 | | 80 | | 70 | mA | | la a . | Chardhussum | V <sub>IH</sub> = 2.4 V (TTL), After 1 memory cycle, RAS and xCAS high | | | 2 | mA | | | | | | ICC2 | Standby current | V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V (CMOS),<br>After 1 memory cycle, | '416160 | | 1 | | 1 | | 1 | mA | | | | RAS and xCAS high | '416160P | | 500 | | 500 | | ± 10<br>± 10<br>70 | ' μΑ | | lcc3‡ | Average refresh current (RAS-only or CBR) | V <sub>CC</sub> = 5.5 V, Minimum cycle,<br>RAS cycling, xCAS high (RAS or<br>RAS low after xCAS low (CBR) | ıly) | | 90 | | 80 | | 70 | mA | | ICC4 <sup>†§</sup> | Average page current | VCC = 5.5 V, tpC = minimum,<br>RAS low, xCAS cycling | | | 90 | | 80 | | 70 | mA | | ICC6¶ | Self refresh | CAS < 0.2 V, RAS < 0.2 V,<br>Measured after t <sub>RASS</sub> minimum | | | 500 | | 500 | | 500 | μА | | lCC7 <sup>†</sup> | Standby current, outputs enabled | RAS = V <sub>IH,</sub> xCAS = V <sub>IL,</sub><br>Data out = enabled | | | 5 | | 5 | | 5 | mA | | ICC10 <sup>¶</sup> | Battery back-up<br>operating current<br>(equivalent refresh<br>time is 512 ms).<br>CBR only. | $t_{RC}$ = 125 $\mu$ s, $t_{RAS}$ $\leq$ 1 $\mu$ s, $V_{CC}$ - 0.2 $V$ $\leq$ $V_{IH}$ $\leq$ 6.5 $V$ , $0$ $V$ $\leq$ $V_{IL}$ $\leq$ 0.2 $V$ , $\overline{W}$ and $\overline{OE}$ = $V_{IL}$ Address and Data stable | н, | | 500 | | 500 | | 500 | μА | <sup>†</sup> Measured with outputs open. <sup>‡</sup> Measured with a maximum of one address change while $\overline{RAS} = V_{|L}$ . <sup>§</sup> Measured with a maximum of one address change while $\overline{xCAS} = V_{IH}$ . <sup>¶</sup> For TMS416160P only. SMKS660-DECEMBER 1992 # capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 3) | | PARAMETER | <br>MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|---------|-----|-----|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | | | 5 | ρF | | C <sub>i(OE)</sub> | Input capacitance, output enable | | | 7 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | | | 7 | рF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | | | 7 | pF | | СО | Output capacitance | - | | 7 | pF | NOTE 3: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. SMKS660-DECEMBER 1992 # switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | | '416160-60<br>'416160P-60 | | '416160-70<br>'416160P-70 | | '416160-80<br>'416160P-80 | | |------------------|--------------------------------------------------|-----|---------------------------|-----|---------------------------|-----|---------------------------|----| | | | MIN | MAX | MIN | MAX | MIN | MAX | 1 | | <sup>t</sup> CAC | Access time from xCAS low | | 15 | | 18 | | 20 | ns | | <sup>t</sup> AA | Access time from column address | | 30 | | 35 | | 40 | ns | | <sup>t</sup> RAC | Access time from RAS low | | 60 | | 70 | | 80 | ns | | <sup>t</sup> OEA | Access time from OE low | | 15 | | 18 | | 20 | ns | | <sup>t</sup> CPA | Access time from column precharge | | 35 | | 40 | | 45 | ns | | tcLZ | Delay time, xCAS low to output in low Z | 0 | | 0 | | 0 | | ns | | тон | Output data hold time (from xCAS) | 3 | | 3 | | 3 | | ns | | tоно | Output data hold time (from OE) | 3 | | 3 | | 3 | | ns | | <sup>t</sup> OFF | Output disable time after xCAS high (see Note 4) | 0 | 15 | 0 | 18 | 0 | 20 | nş | | <sup>t</sup> OEZ | Output disable time after OE high (see Note 4) | 0 | 15 | 0 | 18 | 0 | 20 | ns | NOTE 4: toff and toez are specified when the output is no longer driven. # timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Note 5) | | | | '416160-60<br>'416160P-60 | | '416160-70<br>'416160P-70 | | '416160-80<br>'416160P-80 | | |-------------------|----------------------------------------------------|-----|---------------------------|-----|---------------------------|-----|---------------------------------------|----| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | <sup>t</sup> RC | Read cycle time (see Note 6) | 110 | | 130 | | 150 | | ns | | twc | Write cycle time | 110 | | 130 | | 150 | | ns | | <sup>t</sup> RWC | Read-write/read-modify-write cycle time | 155 | | 181 | | 205 | · · · · · · · · · · · · · · · · · · · | ns | | <sup>t</sup> PRWC | Page-mode read-modify-write cycle time | 85 | | 96 | | 105 | | ns | | t <sub>RASP</sub> | Page-mode pulse duration, RAS low (see Note 8) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | ns | | t <sub>RAS</sub> | Non-page-mode pulse duration, RAS low (see Note 8) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | ns | | tCAS | Pulse duration, xCAS low (see Note 9) | 15 | 10 000 | 18 | 10 000 | 20 | 10 000 | ns | | tCP | Pulse duration, xCAS high (precharge) | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | ns | | tWP | Write pulse duration | 15 | _ | 15 | | 15 | | ns | | tASC | Column-address setup time before xCAS low | 0 | | 0 | | 0 | | ns | | t <sub>ASR</sub> | Row-address setup time before RAS low | 0 | | 0 | | 0 | | ns | | tDS | Data setup time before W low (see Note 10) | 0 | | 0 | | 0 | | ns | | tRCS | Read setup time before xCAS low | 0 | | 0 | | 0 | | ns | | t <sub>CWL</sub> | W-low setup time before xCAS high | 15 | _ | 18 | | 20 | | ns | NOTES: 5. Timing measurements are referenced to V<sub>IL</sub> max and V<sub>IH</sub> min. - All cycle times assume t<sub>T</sub> = 5 ns. - 7. tpc > tcp min + tcas min + 2tr. - 8. In a read-modify-write cycle, t<sub>RWD</sub> and t<sub>RWL</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time (t<sub>RAS</sub>). - 9. In a read-modify-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. Depending on the user's transition times, this may require additional xCAS low time (t<sub>CAS</sub>). - 10. Reference to the first xCAS or W, whichever occurs last. timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued) (see Note 5) | | | | '416160-60 '416160-70<br>'416160P-60 '416160P-70 | | | '416160-80<br>'416160P-80 | | UNIT | |-------------------|-----------------------------------------------------|-----|--------------------------------------------------|-----|-----|---------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | | | †RWL | W-low setup time before RAS high | 15 | | 18 | | 20 | | ns | | twcs | W-low setup time before xCAS low | 0 | | 0 | | 0 | | ns | | <sup>t</sup> CAH | Column-address hold time after xCAS low | 10 | | 15 | | 15 | | ns | | <sup>t</sup> DH | Data hold time after xCAS low (see Note 10) | 10 | | 15 | | 15 | | ns | | t <sub>RAH</sub> | Row-address hold time after RAS low | 10 | | 10 | | 10 | | ns | | <sup>t</sup> RCH | Read hold time after xCAS high (see Note 13) | 0 | | 0 | | 0 | | ns | | tRRH | Read hold time after RAS high (see Note 13) | 5 | | 5 | | 5 | | ns | | tWCH | Write hold time after xCAS low (see Note 12) | 15 | | 15 | | 15 | | ns | | <sup>t</sup> CLCH | Hold time, xCAS low to xCAS high | 5 | | 5 | | 5 | | ns | | tAWD | Delay time, column address to W low (see Note 14) | 55 | | 63 | | 70 | | ns | | tCHR | Delay time, RAS low to xCAS high (see Note 11) | 20 | | 20 | | 20 | | ns | | tCRP | Delay time, xCAS high to RAS low | 5 | | 5 | | 5 | | ns | | tCSH | Delay time, RAS low to xCAS high | 60 | | 70 | | 80 | | ns | | tCSR | Delay time, xCAS low to RAS low (see Note 11) | 10 | | 10 | | 10 | | ns | | tCWD | Delay time, xCAS low to W low (see Note 14) | 40 | | 46 | | 50 | | ns_ | | <sup>t</sup> OEH | OE command hold time | 15 | | 18 | | 20 | | ns | | tOED | Delay time, OE high before data at DQ | 15 | | 18 | | 20 | | ns | | <sup>t</sup> ROH | Delay time, OE low to RAS high | 10 | | 10 | | 10 | | ns | | <sup>t</sup> RAD | Delay time, RAS low to column address (see Note 15) | 15 | 30 | 15 | 35 | 15 | 40 | ns | | t <sub>RAL</sub> | Delay time, column address to RAS high | 30 | | 35 | | 40 | | ns | | <sup>†</sup> CAL | Delay time, column address to xCAS high | 30 | | 35 | | 40 | | ns | | tRCD | Delay time, RAS low to xCAS low (see Note 15) | 20 | 45 | 20 | 52 | 20 | 60 | ns | | tRPC | Delay time, RAS high to xCAS low | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, xCAS low to RAS high | 15 | | 18 | | 20 | | ns | | tRWD | Delay time, RAS low to W low (see Note 14) | 85 | | 98 | | 110 | | ns | | <sup>t</sup> CPW | Delay time, W from xCAS precharge | 60 | | 68 | | 75 | | ns | | <sup>‡</sup> CPRH | RAS hold time from xCAS precharge | 35 | | 40 | | 45 | | ns | | <sup>t</sup> CPR | xCAS precharge before self refresh | 0 | | 0 | | 0 | | ns | | tRPS | RAS precharge after self refresh | 110 | | 130 | | 150 | | ns | NOTES: 5. Timing measurements are referenced to $V_{IL}$ max and $V_{IH}$ min. 10. Reference to the first xCAS or W, whichever occurs last. 11. xCAS-before-RAS refresh only. 12. Early write operation only. 13. Either tRRH or tRCH must be satisfied for a read cycle. 14. Read-modify-write operation only. 15. Maximum value specified only to assure access time. NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter $t_{CLCH}$ must be met. - B. tCAC is measured from xCAS to its corresponding DQx. - C. xCAS order is arbitrary. - D. Output may go from high-impedance to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing PRODUCT PREVIEW NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. - B. t<sub>CAC</sub> is measured from xCAS to its corresponding DQx. - C. xCAS order is arbitrary. - D. Output may go from high-impedance to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter $t_{CLCH}$ must be met. B. xCAS order is arbitrary. C. Reference to the first xCAS or W, whichever occurs last. Figure 3. Write Cycle Timing PRODUCT PREVIEW SMKS660-DECEMBER 1992 ## PARAMETER MEASUREMENT INFORMATION twc RAS **tRAS t**RCD **tCRP** t<sub>CAS</sub> **UCAS** t<sub>RSH</sub> **tCLCH** (see Note A) LCAS tRAD **tRAH tASC tCAL** <sup>t</sup>RAL . Don't Care . ♦ A0-A11 Row Column - tCAH twcs tCWL **t**RWL twp DQ0-DQ15 Don't Care Valid Data in Don't Care NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. B. $\overline{xCAS}$ order is arbitrary. tps - none order to distributy. 0E Figure 4. Early Write Cycle Timing <sup>t</sup>DH SMKS660-DECEMBER 1992 ### PARAMETER MEASUREMENT INFORMATION NOTES: A. In order to hold the address latched by the first xCAS going low, the parameter t<sub>CLCH</sub> must be met. - B. xCAS order is arbitrary. - C. tCAC in measured from xCAS to its corresponding DQx. - D. Output might go from a high-impedance state to an invalid data state prior to the specified access time. Figure 5. Read-Modify-Write Cycle Timing - NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. - B. t<sub>CAC</sub> is measured from x<del>CAS</del> to its corresponding DQx. - C. xCAS order is arbitrary. - D. Output may go from high-impedance to an invalid data state prior to the specified access time. - E. A write cycle or read-modify-write cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated. - F. Access time is tCPA or tAA dependent. Figure 6. Enhanced Page-Mode Read Cycle Timing SMKS660-DECEMBER 1992 ## PARAMETER MEASUREMENT INFORMATION NOTES: A. In order to hold the address latched by the first $\overline{xCAS}$ going low, the parameter t<sub>CLCH</sub> must be met. - B. xCAS order is arbitrary. - C. A read cycle or read-modify-write cycle can be mixed with the write cycles as long as the read and read-modify-write timing specifications are not violated. - D. Referenced to the first $\overline{xCAS}$ or $\overline{W}$ , whichever occurs last. Figure 7. Enhanced Page-Mode Write Cycle Timing - NOTES: A. In order to hold the address latched by the first xCAS going low, the parameter t<sub>CLCH</sub> must be met. - B. tCAC is measured from xCAS to its corresponding DQx. - C. xCAS order is arbitrary. - D. Output may go from high-impedance to an invalid data state prior to the specified access time. - E. A read or write cycle can be intermixed with read-modify-write cycles as long as the read and write cycle timing specifications are not violated. - F. Access time is tCPA or tAA dependent. Figure 8. Enhanced Page-Mode Read-Modify-Write Cycle Timing PRODUCT PREVIEW NOTE A: All xCAS must be high. Figure 9. RAS-Only Refresh Timing Figure 10. Hidden Refresh Cycle Timing NOTES: A. Any xCAS may be used Figure 11. Automatic (CAS-Before-RAS) Refresh Cycle Timing Figure 12. Self Refresh Timing ## device symbolization PRODUCT PREVIEW