

48 1 1 OE

47 🛮 1A1

31 V<sub>CC</sub>

30 2A5

29 2A6

28 GND

27 2A7

26**[**] 2A8

25 1 2 OE



#### **FEATURES**

- Member of the Texas Instruments Widebus™
  Family
- Operates From 1.65 V to 3.6 V
- Inputs Accept Voltages to 5.5 V
- Max t<sub>pd</sub> of 4 ns at 3.3 V
- Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Supports Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V V<sub>CC</sub>)
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)

### **DESCRIPTION/ORDERING INFORMATION**

This 16-bit (dual-octal) noninverting bus transceiver is designed for 1.65-V to 3.6-V  $V_{\rm CC}$  operation.

1B2 🛮 3 46 🛮 1A2 GND []4 45 🛮 GND 1B3 🛮 5 44 🛮 1A3 1B4 []6 43 1A4  $V_{CC}$ 42 V<sub>CC</sub> 41 1 1A5 1B5 🛮 8 1B6 🛮 9 40 🛮 1A6 GND 10 39 GND 1B7 [] 11 38 1A7 1B8 🛮 12 37 1 1A8 2B1 13 36 2A1 2B2 14 35 2A2 GND 15 34 GND 2B3 16 33**[**] 2A3 2B4 🛮 17 32**[**] 2A4

DGG, DGV, OR DL PACKAGE

(TOP VIEW)

1DIR 1

1B1 🛮 2

V<sub>CC</sub> [] 18

2B5 🛮 19

2B6 [] 20

GND [] 21

2B7 **1**22

2B8 [ 23

2DIR 24

This device can be used as two 8-bit transceivers or one 16-bit transceiver.

The SN74LVCH16245A is designed for asynchronous communication between data buses. The logic levels of the direction-control (DIR) input and the output-enable  $(\overline{OE})$  input activate either the B-port outputs or the A-port outputs or place both output ports into the high-impedance mode. The device transmits data from the A bus to the B bus when the B-port outputs are activated, and from the B bus to the A bus when the A-port outputs are activated. The input circuitry on both A and B ports always is active and must have a logic HIGH or LOW level applied to prevent excess  $I_{CC}$  and  $I_{CCZ}$ .

Active bus-hold circuitry holds unused or undriven data inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. The bus-hold circuitry is part of the input circuit and is not disabled by  $\overline{\text{OE}}$  or DIR.

To ensure the high-impedance state during power up or power down,  $\overline{\text{OE}}$  should be tied to  $V_{\text{CC}}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment.

This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus is a trademark of Texas Instruments.



#### ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE               | (1)           | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|-----------------------|---------------|-----------------------|------------------|
|                | FBGA – GRD            | Tape and reel | SN74LVCH16245AGRDR    | LDH245A          |
|                | FBGA – ZRD (Pb-free)  | Tape and reel | SN74LVCH16245AZRDR    | LDH245A          |
|                |                       | Tube          | SN74LVCH16245ADL      |                  |
|                | SSOP - DL             | Tape and reel | SN74LVCH16245ADLR     | LVCH16245A       |
|                |                       |               | 74LVCH16245ADLRG4     |                  |
| –40°C to 85°C  | T000D D00             | Tana and sail | SN74LVCH16245ADGGR    | LVCH16245A       |
|                | TSSOP – DGG           | Tape and reel | 74LVCH16245ADGGRG4    | LVCH10245A       |
|                | TVSOP – DGV           | Tone and real | SN74LVCH16245ADGVR    | LDH245A          |
|                | TVSOP - DGV           | Tape and reel | 74LVCH16245ADGVRE4    | LDFI245A         |
|                | VFBGA – GQL           | Topo and roal | SN74LVCH16245AGQLR    | 1 D110 45 A      |
|                | VFBGA – ZQL (Pb-free) | Tape and reel | SN74LVCH16245AZQLR    | LDH245A          |

<sup>(1)</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

# GQL OR ZQL PACKAGE (TOP VIEW)



# TERMINAL ASSIGNMENTS<sup>(1)</sup> (56-Ball GQL/ZQL Package)

|   | 1    | 2   | 3               | 4               | 5   | 6               |
|---|------|-----|-----------------|-----------------|-----|-----------------|
| Α | 1DIR | NC  | NC              | NC              | NC  | 1 <del>OE</del> |
| В | 1B2  | 1B1 | GND             | GND             | 1A1 | 1A2             |
| С | 1B4  | 1B3 | V <sub>CC</sub> | V <sub>CC</sub> | 1A3 | 1A4             |
| D | 1B6  | 1B5 | GND             | GND             | 1A5 | 1A6             |
| E | 1B8  | 1B7 |                 |                 | 1A7 | 1A8             |
| F | 2B1  | 2B2 |                 |                 | 2A2 | 2A1             |
| G | 2B3  | 2B4 | GND             | GND             | 2A4 | 2A3             |
| Н | 2B5  | 2B6 | V <sub>CC</sub> | V <sub>CC</sub> | 2A6 | 2A5             |
| J | 2B7  | 2B8 | GND             | GND             | 2A8 | 2A7             |
| K | 2DIR | NC  | NC              | NC              | NC  | 2 <del>OE</del> |

(1) NC - No internal connection

# GRD OR ZRD PACKAGE (TOP VIEW)



# TERMINAL ASSIGNMENTS<sup>(1)</sup> (54-Ball GRD/ZRD Package)

|   | -   |     |                 |                   |     |     |  |  |  |
|---|-----|-----|-----------------|-------------------|-----|-----|--|--|--|
|   | 1   | 2   | 3               | 4                 | 5   | 6   |  |  |  |
| Α | 1B1 | NC  | 1DIR            | 1 <del>OE</del>   | NC  | 1A1 |  |  |  |
| В | 1B3 | 1B2 | NC              | NC                | 1A2 | 1A3 |  |  |  |
| С | 1B5 | 1B4 | V <sub>CC</sub> | V <sub>CC</sub>   | 1A4 | 1A5 |  |  |  |
| D | 1B7 | 1B6 | GND             | GND               | 1A6 | 1A7 |  |  |  |
| E | 2B1 | 1B8 | GND             | GND               | 1A8 | 2A1 |  |  |  |
| F | 2B3 | 2B2 | GND             | GND               | 2A2 | 2A3 |  |  |  |
| G | 2B5 | 2B4 | V <sub>CC</sub> | $V_{CC}$          | 2A4 | 2A5 |  |  |  |
| Н | 2B7 | 2B6 | NC              | NC                | 2A6 | 2A7 |  |  |  |
| J | 2B8 | NC  | 2DIR            | 2 <mark>OE</mark> | NC  | 2A8 |  |  |  |

(1) NC - No internal connection



# FUNCTION TABLE<sup>(1)</sup> (EACH 8-BIT SECTION)

| CONTRO | L INPUTS | OUTPUT C | IRCUITS | OPERATION       |
|--------|----------|----------|---------|-----------------|
| ŌĒ     | DIR      | A PORT   | B PORT  | OPERATION       |
| L      | L        | Enabled  | Hi-Z    | B data to A bus |
| L      | Н        | Hi-Z     | Enabled | A data to B bus |
| Н      | Χ        | Hi-Z     | Hi-Z    | Isolation       |

(1) Input circuits of the data I/Os always are active.

### **LOGIC DIAGRAM (POSITIVE LOGIC)**



# Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                       |                                                  | MIN  | MAX                   | UNIT |
|------------------|-------------------------------------------------------|--------------------------------------------------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage range                                  |                                                  | -0.5 | 6.5                   | V    |
| VI               | Input voltage range <sup>(2)</sup>                    |                                                  | -0.5 | 6.5                   | V    |
| Vo               | Voltage range applied to any output in the h          | nigh-impedance or power-off state <sup>(2)</sup> | -0.5 | 6.5                   | V    |
| Vo               | Voltage range applied to any output in the h          | nigh or low state <sup>(2)(3)</sup>              | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                                   | V <sub>I</sub> < 0                               |      | -50                   | mA   |
| I <sub>OK</sub>  | Output clamp current                                  | V <sub>O</sub> < 0                               |      | -50                   | mA   |
| Io               | Continuous output current                             |                                                  | ±50  | mA                    |      |
|                  | Continuous current through each V <sub>CC</sub> or GN | ND                                               |      | ±100                  | mA   |
|                  |                                                       | DGG package                                      |      | 70                    |      |
|                  |                                                       | DGV package                                      |      | 58                    |      |
| $\theta_{JA}$    | Package thermal impedance <sup>(4)</sup>              | DL package                                       |      | 63                    | °C/W |
|                  |                                                       | GQL/ZQL package                                  |      | 42                    |      |
|                  |                                                       | GRD/ZRD package                                  |      | 36                    |      |
| T <sub>stg</sub> | Storage temperature range                             |                                                  | -65  | 150                   | °C   |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.
- (3) The value of V<sub>CC</sub> is provided in the recommended operating conditions table.
- (4) The package thermal impedance is calculated in accordance with JESD 51-7.

## SN74LVCH16245A 16-BIT BUS TRANSCEIVER WITH 3-STATE OUTPUTS

SCES495A-OCTOBER 2003-REVISED OCTOBER 2005



# Recommended Operating Conditions<sup>(1)</sup>

|                 |                                    |                                    | MIN                  | MAX                  | UNIT |  |
|-----------------|------------------------------------|------------------------------------|----------------------|----------------------|------|--|
| 17              | Cumply yeltogo                     | Operating                          | 1.65                 | 3.6                  | V    |  |
| $V_{CC}$        | Supply voltage                     | Data retention only                | 1.5                  |                      | V    |  |
|                 |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V | $0.65 \times V_{CC}$ |                      |      |  |
| $V_{IH}$        | High-level input voltage           | V <sub>CC</sub> = 2.3 V to 2.7 V   | 1.7                  |                      | V    |  |
|                 |                                    | V <sub>CC</sub> = 2.7 V to 3.6 V   | 2                    |                      |      |  |
|                 |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V |                      | $0.35 \times V_{CC}$ |      |  |
| $V_{IL}$        | Low-level input voltage            | V <sub>CC</sub> = 2.3 V to 2.7 V   |                      | 0.7                  | V    |  |
|                 |                                    | V <sub>CC</sub> = 2.7 V to 3.6 V   |                      | 0.8                  |      |  |
| V <sub>I</sub>  | Input voltage                      | ·                                  | 0                    | 5.5                  | V    |  |
|                 | Outside as lie as                  | High or low state                  | 0                    | $V_{CC}$             | V    |  |
| $V_{O}$         | Output voltage                     | 3-state                            | 0                    | 5.5                  | V    |  |
|                 |                                    | V <sub>CC</sub> = 1.65 V           |                      | -4                   |      |  |
|                 | High level autout august           | V <sub>CC</sub> = 2.3 V            |                      | -8                   | A    |  |
| I <sub>OH</sub> | High-level output current          | V <sub>CC</sub> = 2.7 V            |                      | -12                  | mA   |  |
|                 |                                    | V <sub>CC</sub> = 3 V              |                      | -24                  |      |  |
|                 |                                    | V <sub>CC</sub> = 1.65 V           |                      | 4                    |      |  |
|                 | Lave lavel autout average          | V <sub>CC</sub> = 2.3 V            |                      | 8                    | A    |  |
| l <sub>OL</sub> | Low-level output current           | V <sub>CC</sub> = 2.7 V            |                      | 12                   | mA   |  |
|                 |                                    | V <sub>CC</sub> = 3 V              |                      | 24                   |      |  |
| Δt/Δν           | Input transition rise or fall rate | ·                                  |                      | 5                    | ns/V |  |
| T <sub>A</sub>  | Operating free-air temperature     |                                    | -40                  | 85                   | °C   |  |

<sup>(1)</sup> All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.



**Electrical Characteristics** 

over recommended operating free-air temperature range (unless otherwise noted)

| P                    | ARAMETER       | TEST CONDITIONS                                                  | V <sub>cc</sub> | MIN TYP(1) MAX        | UNIT |
|----------------------|----------------|------------------------------------------------------------------|-----------------|-----------------------|------|
|                      |                | $I_{OH} = -100 \mu A$                                            | 1.65 V to 3.6 V | V <sub>CC</sub> - 0.2 |      |
|                      |                | $I_{OH} = -4 \text{ mA}$                                         | 1.65 V          | 1.2                   |      |
| 17                   | Va             | $I_{OH} = -8 \text{ mA}$                                         | 2.3 V           | 1.7                   | V    |
| V <sub>OH</sub>      |                | I <sub>OH</sub> = -12 mA                                         | 2.7 V           | 2.2                   | V    |
|                      |                | 10H = -12 IIIA                                                   | 3 V             | 2.4                   |      |
|                      |                | $I_{OH} = -24 \text{ mA}$                                        | 3 V             | 2.2                   |      |
|                      |                | I <sub>OL</sub> = 100 μA                                         | 1.65 V to 3.6 V | 0.2                   |      |
|                      |                | I <sub>OL</sub> = 4 mA                                           | 1.65 V          | 0.45                  |      |
| $V_{OL}$             |                | I <sub>OL</sub> = 8 mA                                           | 2.3 V           | 0.7                   | V    |
|                      |                | I <sub>OL</sub> = 12 mA                                          | 2.7 V           | 0.4                   |      |
|                      |                | I <sub>OL</sub> = 24 mA                                          | 3 V             | 0.55                  |      |
| I                    | Control inputs | V <sub>I</sub> = 0 to 5.5 V                                      | 3.6 V           | ±5                    | μΑ   |
|                      |                | V <sub>I</sub> = 0.58 V                                          | 1.65 V          | 15                    |      |
|                      |                | V <sub>I</sub> = 1.07 V                                          | 1.05 V          | <b>–15</b>            |      |
|                      |                | V <sub>I</sub> = 0.7 V                                           | 2.3 V           | 45                    | μА   |
| I <sub>I(hold)</sub> | A or B port    | V <sub>I</sub> = 1.7 V                                           | 2.5 V           | <b>–45</b>            |      |
|                      |                | V <sub>I</sub> = 0.8 V                                           | 3 V             | 75                    |      |
|                      |                | V <sub>I</sub> = 2 V                                             | 3 V             | <del>-</del> 75       |      |
|                      |                | V <sub>I</sub> = 0 to 3.6 V <sup>(2)</sup>                       | 3.6 V           | ±500                  |      |
| I <sub>off</sub>     |                | $V_I$ or $V_O = 5.5 \text{ V}$                                   | 0               | ±10                   | μΑ   |
| $I_{OZ}^{(3)}$       |                | $V_O = 0 \text{ V or } (V_{CC} \text{ to } 5.5 \text{ V})$       | 2.3 V to 3.6 V  | ±5                    | μΑ   |
|                      |                | V <sub>I</sub> = V <sub>CC</sub> or GND                          | 3.6 V           | 20                    |      |
| I <sub>CC</sub>      |                | $3.6 \text{ V} \le \text{V}_1 \le 5.5 \text{ V}^{(4)}$ $I_0 = 0$ | 3.0 V           | 20                    | μΑ   |
| $\Delta I_{CC}$      |                | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND   | 2.7 V to 3.6 V  | 500                   | μΑ   |
| $C_{i}$              | Control inputs | $V_I = V_{CC}$ or GND                                            | 3.3 V           | 5                     | pF   |
| $C_{io}$             | A or B port    | $V_O = V_{CC}$ or GND                                            | 3.3 V           | 7.5                   | pF   |

### **Switching Characteristics**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

| PARAMETER          | FROM<br>(INPUT) | TO (OUTPUT) | V <sub>CC</sub> =<br>± 0.1 | V <sub>CC</sub> = 1.8 V<br>± 0.15 V |     | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | 2.7 V | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | UNIT |
|--------------------|-----------------|-------------|----------------------------|-------------------------------------|-----|------------------------------------|-----|-------|------------------------------------|-----|------|
|                    | (INPUT)         | (OUTPUT)    | MIN                        | MAX                                 | MIN | MAX                                | MIN | MAX   | MIN                                | MAX |      |
| t <sub>pd</sub>    | A or B          | B or A      | 1.5                        | 7.1                                 | 1   | 4.5                                | 1   | 4.7   | 1                                  | 4   | ns   |
| t <sub>en</sub>    | ŌĒ              | A or B      | 1.5                        | 8.9                                 | 1   | 5.6                                | 1.5 | 6.7   | 1.5                                | 5.5 | ns   |
| t <sub>dis</sub>   | ŌĒ              | A or B      | 1.5                        | 11.9                                | 1   | 6.8                                | 1.5 | 7.1   | 1.5                                | 6.6 | ns   |
| t <sub>sk(o)</sub> |                 |             |                            |                                     |     |                                    |     |       |                                    | 1   | ns   |

All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . This is the bus-hold maximum dynamic current required to switch the input from one state to another. For the total leakage current in an I/O port, consult the  $I_{I(hold)}$  specification for the input voltage condition  $0 \text{ V} < V_I < V_{CC}$ , and the  $I_{OZ}$  specification for the input voltage conditions  $V_I = 0 \text{ V}$  or  $V_I = V_{CC}$  to 5.5 V. The bus-hold current, at input voltage greater than  $V_{CC}$ , is negligible.

<sup>(4)</sup> This applies in the disabled state only.

## SN74LVCH16245A 16-BIT BUS TRANSCEIVER WITH 3-STATE OUTPUTS

SCES495A-OCTOBER 2003-REVISED OCTOBER 2005



# **Operating Characteristics**

 $T_A = 25^{\circ}C$ 

| PARAMETER |                               |                  | TEST<br>CONDITIONS | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | V <sub>CC</sub> = 3.3 V<br>TYP | UNIT |
|-----------|-------------------------------|------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|------|
| C         | Power dissipation capacitance | Outputs enabled  | f = 10 MHz         | 36                             | 36                             | 40                             | рF   |
| $C_{pd}$  | per transceiver               | Outputs disabled | I = IO WINZ        | 3                              | 3                              | 4                              | рг   |



### PARAMETER MEASUREMENT INFORMATION



| TEST                               | S1                |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

**LOAD CIRCUIT** 

| .,                 | INPUTS          |                                | .,                 | .,                |       | _              | .,               |  |
|--------------------|-----------------|--------------------------------|--------------------|-------------------|-------|----------------|------------------|--|
| V <sub>CC</sub>    | VI              | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub>     | V <sub>LOAD</sub> | CL    | R <sub>L</sub> | ${f V}_{\Delta}$ |  |
| 1.8 V $\pm$ 0.15 V | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω   | 0.15 V           |  |
| 2.5 V $\pm$ 0.2 V  | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | 500 Ω          | 0.15 V           |  |
| 2.7 V              | 2.7 V           | ≤2.5 ns                        | 1.5 V              | 6 V               | 50 pF | 500 Ω          | 0.3 V            |  |
| 3 V $\pm$ 0.3 V    | 2.7 V           | ≤2.5 ns                        | 1.5 V              | 6 V               | 50 pF | 500 Ω          | 0.3 V            |  |



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>O</sub> = 50 Ω.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.
- H. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms





4-Oct-2005

#### **PACKAGING INFORMATION**

| Orderable Device   | Status (1) | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|--------------------|------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| 74LVCH16245ADGGRG4 | ACTIVE     | TSSOP           | DGG                | 48   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74LVCH16245ADGVRE4 | ACTIVE     | TVSOP           | DGV                | 48   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74LVCH16245ADLRG4  | ACTIVE     | SSOP            | DL                 | 48   | 1000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LVCH16245ADGGR | ACTIVE     | TSSOP           | DGG                | 48   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LVCH16245ADGVR | ACTIVE     | TVSOP           | DGV                | 48   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LVCH16245ADL   | ACTIVE     | SSOP            | DL                 | 48   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LVCH16245ADLG4 | ACTIVE     | SSOP            | DL                 | 48   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LVCH16245ADLR  | ACTIVE     | SSOP            | DL                 | 48   | 1000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LVCH16245AGQLR | ACTIVE     | VFBGA           | GQL                | 56   | 1000           | TBD                       | SNPB             | Level-1-240C-UNLIM           |
| SN74LVCH16245AGRDR | ACTIVE     | LFBGA           | GRD                | 54   | 1000           | TBD                       | SNPB             | Level-1-240C-UNLIM           |
| SN74LVCH16245AZQLR | ACTIVE     | VFBGA           | ZQL                | 56   | 1000           | Green (RoHS & no Sb/Br)   | SNAGCU           | Level-1-260C-UNLIM           |
| SN74LVCH16245AZRDR | ACTIVE     | LFBGA           | ZRD                | 54   | 1000           | Green (RoHS & no Sb/Br)   | SNAGCU           | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# ZQL (R-PBGA-N56)

# PLASTIC BALL GRID ARRAY



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MO-225 variation BA.
- D. This package is lead-free. Refer to the 56 GQL package (drawing 4200583) for tin-lead (SnPb).



# GRD (R-PBGA-N54)

# PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- Falls within JEDEC MO-205 variation DD.
- D. This package is tin-lead (SnPb). Refer to the 54 ZRD package (drawing 4204760) for lead-free.



# ZRD (R-PBGA-N54)

# PLASTIC BALL GRID ARRAY



 $\hbox{NOTES:} \quad \hbox{A. All linear dimensions are in millimeters.}$ 

- B. This drawing is subject to change without notice.
- Falls within JEDEC MO-205 variation DD.
- D. This package is lead-free. Refer to the 54 GRD package (drawing 4204759) for tin-lead (SnPb).



### DGV (R-PDSO-G\*\*)

### **24 PINS SHOWN**

### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194

# GQL (R-PBGA-N56)

# PLASTIC BALL GRID ARRAY



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MO-225 variation BA.
- D. This package is tin-lead (SnPb). Refer to the 56 ZQL package (drawing 4204437) for lead-free.



### DL (R-PDSO-G\*\*)

### **48 PINS SHOWN**

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MO-118

### DGG (R-PDSO-G\*\*)

### PLASTIC SMALL-OUTLINE PACKAGE

#### **48 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated