|     | REVISIONS                                                                                                                                                                                                                                                                                                         |                 |                    |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------|
| LTR | DESCRIPTION                                                                                                                                                                                                                                                                                                       | DATE (YR-MO-DA) | APPROVED           |
| Α   | Changes in accordance with NOR 5962-R069-97. – jak                                                                                                                                                                                                                                                                | 96-11-25        | Monica L. Poelking |
| В   | Changes in accordance with NOR 5962=R084-98 CFS                                                                                                                                                                                                                                                                   | 98-03-31        | Monica L. Poelkin  |
| С   | Incorporate NORs and update boilerplate to latest MIL-PRF-38535 requirements. – CFS                                                                                                                                                                                                                               | 01-06-04        | Thomas M. Hess     |
| D   | Correct title to accurately describe device. Update boilerplate to MIL-PRF-38535 requirements. Update radiation hardness assurance boilerplate paragraphs LTG                                                                                                                                                     | 07-08-22        | Thomas M. Hess     |
| E   | Update boilerplate paragraphs and radiation paragraphs 4.4.4.1 – 4.4.4.4 to the current MIL-PRF-38535 requirements. Delete class M requirement throughout LTG                                                                                                                                                     | 13-10-23        | Thomas M. Hess     |
| F   | Add device types 02 and 03. Update RHA designator level H to G due to fabrication process change 1.2 um to 0.6um. Update radiation features in section 1.5 and table IA and table IB. Updates die assembly instruction to figure B-1. Update boilerplate paragraphs to the current MIL-PRF-38535 requirements MAA | 14-06-11        | Thomas M. Hess     |
| G   | Update quiescent supply current (I <sub>DDO</sub> ) limit to table IA MAA                                                                                                                                                                                                                                         | 17-10-25        | Thomas M. Hess     |



| REV                                                        |                                                                               |    |     |            |               |               |               |     |                       |                                                                                                               |    |       |    |   |   |       |      |    |    |    |
|------------------------------------------------------------|-------------------------------------------------------------------------------|----|-----|------------|---------------|---------------|---------------|-----|-----------------------|---------------------------------------------------------------------------------------------------------------|----|-------|----|---|---|-------|------|----|----|----|
| SHEET                                                      |                                                                               |    |     |            |               |               |               |     |                       |                                                                                                               |    |       |    |   |   |       |      |    |    |    |
| REV                                                        | G                                                                             | G  | G   | G          | G             | G             | G             | G   |                       |                                                                                                               |    |       |    |   |   |       |      |    |    |    |
| SHEET                                                      | 15                                                                            | 16 | 18  | 19         | 20            | 21            | 22            | 23  |                       |                                                                                                               |    |       |    |   |   |       |      |    |    |    |
| REV STATUS                                                 |                                                                               |    |     | RE∖        | /             |               | G             | G   | G                     | G                                                                                                             | G  | G     | G  | G | G | G     | G    | G  | G  | G  |
| OF SHEETS                                                  |                                                                               |    |     | SHE        | ET            |               | 1             | 2   | 3                     | 4                                                                                                             | 5  | 6     | 7  | 8 | 9 | 10    | 11   | 12 | 13 | 14 |
| PMIC N/A                                                   |                                                                               |    | PRE | PARED<br>T | ) BY<br>homas | M. He         | SS            |     | DLA LAND AND MARITIME |                                                                                                               |    |       |    |   |   |       |      |    |    |    |
| STA<br>MICRO                                               | NDAF<br>OCIR(                                                                 |    |     | CHE        | CKED<br>T     | BY<br>homas   | M. He         | SS  |                       | COLUMBUS, OHIO 43218-3990 <a href="http://www.landandmaritime.dla.mil">http://www.landandmaritime.dla.mil</a> |    |       |    |   |   |       |      |    |    |    |
| DRA                                                        | DRAWING  APPROVED BY  Monica L. Poelking  MICROCIRCUIT, DIGITAL, ADVANCED CMC |    |     |            |               | ЛOS,          |               |     |                       |                                                                                                               |    |       |    |   |   |       |      |    |    |    |
| THIS DRAWING IS AVAILABLE<br>FOR USE BY ALL<br>DEPARTMENTS |                                                                               |    | BLE | DRA        | WING A        | APPRO<br>95-1 |               | ATE |                       | RADIATION HARDENED QUAD 2-INPUT NAND GATE, MONOLITHIC SILICON                                                 |    |       |    |   |   |       |      |    |    |    |
| AND AGENCIES OF THE DEPARTMENT OF DEFENSE                  |                                                                               |    | REV | ISION I    | LEVEL         |               |               |     | SI                    | ZE                                                                                                            | CA | GE CO | DE |   | • |       |      |    |    |    |
|                                                            |                                                                               |    |     |            | (             | 3             |               |     | A                     | 4                                                                                                             | (  | 67268 | 3  |   | 5 | 5962- | 9651 | 2  |    |    |
| AMSC N/A                                                   |                                                                               |    | G   |            |               |               | SHEET 1 OF 23 |     |                       |                                                                                                               |    |       |    |   |   |       |      |    |    |    |

## 1. SCOPE

- 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability device class Q and space application device class V. A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN.
  - 1.2 PIN. The PIN is as shown in the following example:



- 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number | Circuit function                                     |
|-------------|----------------|------------------------------------------------------|
| 01          | 54ACS00        | Radiation hardened, quad 2-input NAND gate           |
| 02          | 54ACS00E       | Enhanced, radiation hardened, quad 2-input NAND gate |
| 03          | 54ACS00E       | Enhanced, radiation hardened, quad 2-input NAND gate |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows:

Device class

Device requirements documentation

Q or V

Certification and qualification to MIL-PRF-38535

1.2.4 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style |
|----------------|------------------------|------------------|---------------|
| С              | GDIP1-T14 or CDIP2-T14 | 14               | Dual-in-line  |
| X              | CDFP3-F14              | 14               | Flat pack     |

1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-96512 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>G | SHEET 2    |

| 1.3 Absolute maximum ratings. 1/ 2/ 3/                                                                                                                                                                                                   |                                                                                                                                                                        |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Supply voltage range (V <sub>DD</sub> )                                                                                                                                                                                                  | 0.3 V dc to V <sub>DD</sub> + 0.3 V dc±10 mA150 mA65°C to +150°C4300°CSee MIL-STD-183515.0 °C/W+175°C1.0 W                                                             |
| 1.4 Recommended operating conditions. 2/3/                                                                                                                                                                                               | 5.2 vv <u>+</u> /                                                                                                                                                      |
| Supply voltage range (V <sub>DD</sub> ) for device type 01.  Supply voltage range (V <sub>DD</sub> ) for device types 02 and 03.  Input voltage range (V <sub>IN</sub> )                                                                 | +3.0 V dc to +5.5 V dc<br>+0.0 V dc to V <sub>DD</sub><br>+0.0 V dc to V <sub>DD</sub><br>0.3 V <sub>DD</sub> Maximum<br>0.7 V <sub>DD</sub> Minimum<br>55°C to +125°C |
| 1.5 Radiation features. 6/  Maximum total dose available:  For device type 01 (50 – 300 Rad (Si)/s)                                                                                                                                      | 1M Rad (Si) <u>8</u> /                                                                                                                                                 |
| For device type 01:  No SEU occurs at effective LET (see 4.4.4.4)  No SEL occurs at effective LET (see 4.4.4.4)  For device types 02 and 03:  No SEU occurs at effective LET (see 4.4.4.4)  No SEL occurs at effective LET (see 4.4.4.4) | ≤ 120 MeV/(mg/cm²) 9/<br>≤ 108 MeV/(mg/cm²) 9/                                                                                                                         |
| Dose rate upset (20 ns pulse) (device types 01, 02 and 03)  Dose rate induced latch-up  Dose rate survivability (device types 01, 02 and 03)                                                                                             | None <u>9</u> /                                                                                                                                                        |

- 1/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.
- 2/ Unless otherwise noted, all voltages are referenced to Vss.
- 3/ The limits for the parameters specified herein shall apply over the full specified V<sub>DD</sub> range and case temperature range of -55°C to +125°C unless otherwise noted.
- $\underline{4}$ / Per MIL-STD-883 method 1012.1 section 3.4.1, P<sub>D</sub> (Package) =  $\underline{\text{(TJ(max) TC (max))}}$ .
- Derate system propagation delays by difference in rise time to switch point for  $t_r$  or  $t_f > 1$  ns/V.
- Radiation testing is performed on the standard evaluation circuit.
- 7/ Device types 01 and 03 are tested in accordance with MIL-STD-883, method 1019, condition A.
- 8/ Device type 02 is irradiated at dose rate = 50 300 Rad (Si)/s in accordance with MIL-STD-883, method 1019, condition A, and is guaranteed to a maximum total dose specified. The effective dose rate after extended room temperature anneal = 1 Rad (Si)/s per MIL-STD-883, method 1019, condition A, section 3.11.2. The total dose specification for this device only applies to the specified effective dose rate, or lower, environment.
- 9/ Limits are guaranteed by design or process, but not production tested unless specified by the customer through the purchase order or contract.
- $\underline{10}$ / This limit is applicable for device types 01, 02, 03 with V<sub>DD</sub> ≥ 4.5 V. Device types 02 and 03 do not meet this limit at V<sub>DD</sub>< 4.5V

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-96512 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>G | SHEET 3    |

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

#### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

#### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

#### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="http://quicksearch.dla.mil">http://quicksearch.dla.mil</a> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094).

2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents cited in the solicitation or contract.

#### ASTM INTERNATIONAL (ASTM)

ASTM F1192 - Standard Guide for the Measurement of Single Event Phenomena (SEP) Induced by Heavy Ion Irradiation of Semiconductor Devices.

(Copies of this document is available online at <a href="http://www.astm.org/">http://www.astm.org/</a> or from ASTM International, 100 Barr Harbor Drive, P. O. Box C700, West Conshohocken, PA 19428-2959).

2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

## 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 as specified herein, or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.
  - 3.1.1 Microcircuit die. For the requirements of microcircuit die, see appendix A to this document.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V.
  - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein.
  - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Truth table. The truth table shall be as specified on figure 2.
  - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 3.
  - 3.2.5 Switching waveforms and test circuit. The switching waveforms and test circuit shall be as specified on figure 4.
- 3.2.6 <u>Radiation exposure circuit</u>. The radiation exposure circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing and acquiring activity upon request.

| STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-96512 |
|-------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                               |                  | REVISION LEVEL<br>G | SHEET 4    |

- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table IA and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table IA.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535.
- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535.
- 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein. The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 shall be provided with each lot of microcircuits delivered to this drawing.

| STANDARD             |  |  |  |  |  |
|----------------------|--|--|--|--|--|
| MICROCIRCUIT DRAWING |  |  |  |  |  |

DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-96512 |  |  |  |  |  |
|------------------|---------------------|------------|--|--|--|--|--|
|                  | REVISION LEVEL<br>G | SHEET 5    |  |  |  |  |  |

| Test                         | Symbol                                   | Test conditions 1/2/                                                                                     | Device | $V_{DD}$             | Group A   | Limits                | s <u>3</u> /       | Uni |
|------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------|--------|----------------------|-----------|-----------------------|--------------------|-----|
|                              |                                          | $-55$ °C ≤ $T_C$ ≤ $+125$ °C unless otherwise specified                                                  | type   |                      | subgroups | Min                   | Max                |     |
| High level output voltage    | Vон                                      | For all inputs affecting output under test, V <sub>IN</sub> = V <sub>DD</sub> or V <sub>SS</sub>         | All    | 4.5 V                | 1, 2, 3   | V <sub>DD</sub> -0.25 |                    | V   |
| vollago                      |                                          | I <sub>OH</sub> = -100 μA                                                                                | 02, 03 | 3.0 V                | 1, 2, 3   | V <sub>DD</sub> -0.25 |                    |     |
| Low level output voltage     | V <sub>OL</sub>                          | For all inputs affecting output under test, V <sub>IN</sub> = V <sub>DD</sub> or V <sub>SS</sub>         | All    | 4.5 V                | 1, 2, 3   |                       | 0.25               | V   |
| voltage                      |                                          | $I_{OL} = +100 \mu\text{A}$                                                                              | 02, 03 | 3.0 V                | 1, 2, 3   |                       | 0.25               |     |
| High level input voltage     | VIH                                      |                                                                                                          | All    | 4.5 V<br>to<br>5.5 V | 1, 2, 3   | 0.7V <sub>DD</sub>    |                    | V   |
|                              |                                          |                                                                                                          | 02, 03 | 3.0 V<br>to<br>3.6 V | 1, 2, 3   | 0.7V <sub>DD</sub>    |                    | V   |
| Low level input voltage      | VıL                                      |                                                                                                          | All    | 4.5 V<br>to<br>5.5 V | 1, 2, 3   |                       | 0.3V <sub>DD</sub> | V   |
|                              |                                          |                                                                                                          | 02, 03 | 3.0 V<br>to<br>3.6 V | 1, 2, 3   |                       | 0.3V <sub>DD</sub> | V   |
| Input current high           | Іін                                      | For input under test, $V_{IN} = 5.5 \text{ V}$<br>For all other inputs, $V_{IN} = V_{DD}$<br>or $V_{SS}$ | All    | 5.5 V                | 1, 2, 3   |                       | +1.0               | μА  |
| Input current low            | I <sub>IL</sub>                          | For input under test, $V_{IN} = V_{SS}$<br>For all other inputs, $V_{IN} = V_{DD}$<br>or $V_{SS}$        | All    | 5.5 V                | 1, 2, 3   | -1.0                  |                    | μА  |
| Output current<br>(Sink)     | I <sub>OL</sub><br><u>4</u> /            | $V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{OL} = 0.4 \text{ V}$                                                | All    | 4.5 V<br>to<br>5.5 V | 1, 2, 3   | +8.0                  |                    | m/  |
|                              |                                          |                                                                                                          | 02, 03 | 3.0 V<br>to<br>3.6 V | 1, 2, 3   | +6.0                  |                    |     |
| Output current<br>(Source)   | I <sub>ОН</sub><br><u>4</u> /            | $V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{OH} = V_{DD} - 0.4 V$                                               | All    | 4.5 V<br>to<br>5.5 V | 1, 2, 3   | -8.0                  |                    | m/  |
|                              |                                          |                                                                                                          | 02, 03 | 3.0 V<br>to<br>3.6 V | 1, 2, 3   | -6.0                  |                    |     |
| Quiescent supply current     | I <sub>DDQ</sub>                         | $V_{IN} = V_{DD} \text{ or } V_{SS}$                                                                     | All    | 5.5 V                | 1, 2, 3   |                       | 10                 | μА  |
| Current                      |                                          | Max rated RHA                                                                                            | 01     |                      | 1         |                       | 50                 |     |
|                              |                                          | Max rated RHA                                                                                            | 02     |                      | 1         |                       | 130                |     |
|                              |                                          | Max rated RHA                                                                                            | 03     |                      | 1         |                       | 50                 |     |
| Short circuit output current | I <sub>OS</sub><br><u>5</u> / <u>6</u> / | $V_{OUT} = V_{DD} \text{ or } V_{SS}$                                                                    | All    | 4.5 V<br>to<br>5.5 V | 1, 2, 3   | -200                  | +200               | mA  |
|                              |                                          |                                                                                                          | 02, 03 | 3.0 V<br>to          | 1, 2, 3   | -100                  | +100               |     |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-96512 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>G | SHEET 6    |

|                         |                                | TABLE IA. <u>Electrical performance</u>                                                                                   | characteris    | <u>stics</u> - Con | tinued.           |     |                |      |
|-------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------|--------------------|-------------------|-----|----------------|------|
| Test                    | Symbol                         | Test conditions $\underline{1}/\underline{2}/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C<br>unless otherwise specified | Device<br>type | V <sub>DD</sub>    | Group A subgroups | Lim | its <u>3</u> / | Unit |
| Input capacitance       | Cin                            | See 4.4.1c<br>f = 1 MHz                                                                                                   | All            | 0.0                | 4                 |     | 15.0           | pF   |
| Output capacitance      | Соит                           | See 4.4.1c<br>f = 1 MHz                                                                                                   | All            | 0.0 V              | 4                 |     | 15.0           | pF   |
| Switching power         | Psw                            | C <sub>L</sub> = 50 pF, per switching output                                                                              | 01             | 4.5 V              | 4, 5, 6           |     | 1.8            | mW/  |
| dissipation             | <u>7</u> /                     |                                                                                                                           | 02, 03         | to<br>5.5 V        | 4, 5, 6           |     | 1.0            | MHz  |
|                         |                                |                                                                                                                           | 02, 03         | 3.0 V              | 4, 5, 6           |     | 0.5            |      |
|                         |                                |                                                                                                                           |                | to<br>3.6 V        |                   |     |                |      |
| Functional tests        | <u>8</u> /                     | See 4.4.1b                                                                                                                | All            | 4.5 V              | 7, 8              | L   | Н              |      |
|                         |                                | $V_{IH} = 0.7 \ V_{DD}, \ V_{IL} = 0.3 \ V_{DD}$                                                                          |                | to                 |                   |     |                |      |
|                         |                                |                                                                                                                           | 02, 03         | 5.5 V<br>3.0 V     | 7, 8              | L   | Н              | -    |
|                         |                                |                                                                                                                           | 02, 03         | to                 | 7,0               | _   | ''             |      |
|                         |                                |                                                                                                                           |                | 3.6 V              |                   |     |                |      |
| Propagation delay       | t <sub>PHL</sub>               | C <sub>L</sub> = 50 pF                                                                                                    | 01             | 4.5 V              | 9, 10, 11         | 1.0 | 14.0           | ns   |
| time, An or Bn<br>to Yn | <u>9</u> /                     | / See figure 4                                                                                                            |                | to                 |                   |     |                |      |
|                         |                                |                                                                                                                           | 02, 03         | 5.5 V<br>4.5 V     | 9, 10, 11         | 1.0 | 7.0            | -    |
|                         |                                |                                                                                                                           | 02, 03         | to                 | 9, 10, 11         | 1.0 | 7.0            |      |
|                         |                                |                                                                                                                           |                | 5.5 V              |                   |     |                |      |
|                         |                                |                                                                                                                           | 02, 03         | 3.0 V              | 9, 10, 11         | 1.0 | 9.0            |      |
|                         |                                |                                                                                                                           |                | to                 |                   |     |                |      |
|                         |                                | 0 50 5                                                                                                                    | 0.4            | 3.6 V              | 0.40.44           | 4.0 | 44.0           |      |
|                         | t <sub>PLH</sub><br><u>9</u> / | C <sub>L</sub> = 50 pF<br>See figure 4                                                                                    | 01             | 4.5 V<br>to        | 9, 10, 11         | 1.0 | 11.0           | ns   |
|                         | -                              |                                                                                                                           |                | 5.5 V              |                   |     |                |      |
|                         |                                |                                                                                                                           | 02, 03         | 4.5 V              | 9, 10, 11         | 1.0 | 6.0            | 1    |
|                         |                                |                                                                                                                           |                | to                 |                   |     |                |      |
|                         |                                |                                                                                                                           |                | 5.5 V              |                   |     |                | 4    |
|                         |                                |                                                                                                                           | 02, 03         | 3.0 V              | 9, 10, 11         | 1.0 | 8.0            |      |
|                         |                                |                                                                                                                           |                | to<br>3.6 V        |                   |     |                |      |

- 1/ Each input/output, as applicable, shall be tested at the specified temperature, for the specified limits, to the tests in table IA herein. Output terminals not designated shall be high level logic, low level logic, or open, except for the I<sub>DD</sub> tests, the output terminals shall be open. When performing the I<sub>DD</sub> tests, the current meter shall be placed in the circuit such that all current flows through the meter.
- 2/ Device types 01 and 03 RHA parts supplied to this drawing have been characterized through all levels M, D, P, L, R, F and G of irradiation. However, device types 01 and 03 are only tested at the "G" level. Device type 02 RHA parts supplied to this drawing have been characterized through all levels M, D, P, L, R, F, G, and H of irradiation. However, device type 02 is only tested at the "H" level.

Each device type supplied to this drawing is guaranteed to comply with specification table IA through all RHA levels up to, and including, the maximum RHA level listed in section 1.5 Radiation features. Pre and post irradiation values are identical unless otherwise specified in table IA. When performing post irradiation electrical measurements for any RHA level,  $T_A=+25$ °C.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96512 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | G              | 7          |

## TABLE IA. Electrical performance characteristics - Continued.

- 3/ For negative and positive voltage and current values, the sign designates the potential difference in reference to GND, or Vss, and the direction of current flow respectively; and the absolute value of the magnitude, not the sign, is relative to the minimum and maximum limits, as applicable, listed herein.
- 4/ This test is guaranteed based on characterization data but not tested.
- 5/ This parameter is supplied as a design limit but is not guaranteed or tested.
- 6/ No more than one output should be shorted at a time for a maximum duration of one second.
- This value is calculated during the design/qualification process and is supplied as a design limit but is not tested. The total power consumption is determined by both idle/standby power consumptions (Ps) and at frequency power consumption (Pf). To determine standby power consumption use the formula
  P<sub>T</sub> = (n x P<sub>SW</sub> x f) + (Loads x Prdy x I<sub>OL</sub> x V<sub>OL</sub>)
  - Where n is the number of switching outputs; f is the frequency of the device; loads is the resistive power component, typically a TTL load; and Prdy is the duty cycle that that the output is sinking current.
- B/ The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 2 herein. For V<sub>OUT</sub> measurements, L ≤ 0.5 V and H ≥ 4.0 V and are tested at V<sub>DD</sub> = 4.5 V and 5.5 V for all device types; L ≤ 0.5 V and H ≥ 2.5 V and are tested at V<sub>DD</sub> = 3.0 V and V<sub>DD</sub> = 3.6 V for device types 02 and 03. Functional tests are conducted in accordance with MIL-STD-883 with the following input test conditions: V<sub>IH</sub> = V<sub>IH</sub>(min) +20%, -0%; V<sub>IL</sub> = V<sub>IL</sub>(max) +0%, -50%, as specified herein for TTL, CMOS, or Schmitt compatible inputs. Devices may be tested using any input voltage within the above specified range, but are guaranteed to V<sub>IH</sub>(min) and V<sub>IL</sub>(max).
- 9/ For propagation delay tests, all paths must be tested.

| STANDARD             |  |  |
|----------------------|--|--|
| MICROCIRCUIT DRAWING |  |  |

DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-96512 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>G | SHEET 8    |

## TABLE IB. SEP test limits. 1/ 2/

| Device<br>type | $V_{DD} = 4.5 \text{ V for dev}$<br>$V_{DD} = 3.0 \text{ V for device}$ | ,                                                    | Bias V <sub>DD</sub> = 5.5 V for<br>latch-up (SEL) test<br>no SEL occurs at effective LET |
|----------------|-------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------|
|                | Effective LET<br>no upsets<br>[MeV/(mg/cm²)]                            | Maximum device cross section                         | [MeV/(mg/cm <sup>2</sup> )] <u>4</u> /                                                    |
| 01             | LET ≤ 80                                                                | 6 x 10 <sup>-9</sup> cm <sup>2</sup> /bit <u>5</u> / | LET ≤ 120                                                                                 |
| 02, 03         | LET ≤ 108                                                               | N/A <u>6</u> /                                       | LET ≤ 120                                                                                 |

- 1/ For SEP test conditions, see 4.4.4.4 herein.
- Z/ Technology characterization and model verification supplemented by in-line data may be used in lieu of end-of-line testing. Test plan must be approved by TRB and qualifying activity.
- 3/ Worst case temperature is  $T_A = +25^{\circ}C \pm 10^{\circ}$  for upsets.
- 4/ Worst case temperature is  $T_A = +125$ °C  $\pm 10$ °C for latch-up.
- 5/ The bit error cross section is established from a D flip-flop that is based on the Weibull distribution from SEU testing, and is performed on the standard Evaluation Circuits (SEC).
- 6/ Tested to a LET ≥ 108 MeV/(mg/cm²) for device types 02 and 03 with no errors; and LET ≥ 80 MeV/(mg/cm²) for device type 01 with no errors.

| Device type     | 01              |
|-----------------|-----------------|
| Case outlines   | C and X         |
| Terminal number | Terminal symbol |
| 1               | A1              |
| 2               | B1              |
| 3               | Y1              |
| 4               | A2              |
| 5               | B2              |
| 6               | Y2              |
| 7               | Vss             |
| 8               | Y3              |
| 9               | A3              |
| 10              | В3              |
| 11              | Y4              |
| 12              | A4              |
| 13              | B4              |
| 14              | V <sub>DD</sub> |

FIGURE 1. Terminal connections.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96512 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | G              | 9          |

| Inp | outs | Outputs |
|-----|------|---------|
| An  | Bn   | Yn      |
| L   | L    | Н       |
| L   | Н    | Н       |
| Н   | L    | Н       |
| Н   | Н    | L       |

H = High voltage level L = Low voltage level

FIGURE 2. Truth table.



FIGURE 3. Logic diagram.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96512 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | G              | 10         |





## NOTES:

- 1.  $V_{REF} = V_{DD}/2$ .
- 2. For test circuits A,  $C_L = 50$  pF minimum or equivalent (includes test jig and probe capacitance). For test circuits B,  $C_L = 78$  pF minimum or equivalent (includes test jig and probe capacitance).
- 3.  $I_{SRC}$  is set to -1.0 mA and  $I_{SNK}$  is set to 1.0 mA for  $t_{PHL}$  and  $t_{PLH}$  measurements.
- 4. Input signal from pulse generator:  $V_{IN} = 0.0 \text{ V}$  to  $V_{DD}$ ;  $f \le 10 \text{ MHz}$ ; ;  $t_r = 1.0 \text{ ns/ V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{ ns/V}$ ;  $t_f = 1.0 \text{ ns/V} \pm 0.3 \text{$
- 5. Equivalent test circuit means that DUT performance will be correlated and remain guaranteed to the applicable test circuit, above, whenever a test platform change necessitates a deviation from the applicable test circuit.

FIGURE 4. Switching waveforms and test circuit.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96512 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | G              | 11         |

## 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.
- 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection
  - 4.2.1 Additional criteria for device classes Q and V.
    - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
    - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.
- 4.3 <u>Qualification inspection for device classes Q and V.</u> Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections, and as specified herein.

### 4.4.1 Group A inspection

- a. Tests shall be as specified in table IIA herein.
- b. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 2, herein. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device.
- c. C<sub>IN</sub> and C<sub>OUT</sub> shall be measured only for initial qualification and after process or design changes which may affect capacitance. C<sub>IN</sub> shall be measured between the designated terminal and V<sub>SS</sub> at a frequency of 1 MHz. For C<sub>IN</sub> and C<sub>OUT</sub>, test all applicable pins on five devices with zero failures.
- 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.2.1 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).
  - a. End-point electrical parameters shall be as specified in table IIA herein.
  - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table IA at  $T_A = +25$ °C, after exposure, to the subgroups specified in table IIA herein.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-96512 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>G | SHEET 12   |

TABLE IIA. Electrical test requirements.

| Test requirements                                 | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) |                                                      |  |
|---------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------|--|
|                                                   | Device<br>class Q                                             | Device<br>class V                                    |  |
| Interim electrical parameters (see 4.2)           | 1, 7, 9                                                       | 1, 7, 9                                              |  |
| Final electrical parameters (see 4.2)             | 1, 2, 3, 7,<br>8, 9, 10, 11<br><u>1</u> /                     | 1, 2, 3, 7,<br>8, 9, 10, 11<br><u>2</u> / <u>3</u> / |  |
| Group A test requirements (see 4.4)               | 1, 2, 3, 4, 5, 6,<br>7, 8, 9, 10, 11                          | 1, 2, 3, 4, 5, 6,<br>7, 8, 9, 10, 11                 |  |
| Group C end-point electrical parameters (see 4.4) | 1, 2, 3, 7, 8,<br>9, 10, 11                                   | 1, 2, 3, 7, 8,<br>9, 10, 11<br><u>3</u> /            |  |
| Group D end-point electrical parameters (see 4.4) | 1, 7, 9                                                       | 1, 7, 9                                              |  |
| Group E end-point electrical parameters (see 4.4) | 1, 7, 9                                                       | 1, 7, 9                                              |  |

TABLE IIB. Burn-in and operating life test delta parameters (+25°C).

| Parameter           | Symbol          | Delta Limits |
|---------------------|-----------------|--------------|
| Output voltage low  | V <sub>OL</sub> | ±100 mV      |
| Output voltage high | Vон             | ±100 mV      |

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96512 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | G              | 13         |

 <sup>1/</sup> PDA applies to subgroups 1 and 7.
 2/ PDA applies to subgroups 1, 7, and deltas.
 3/ Delta limits as specified in table IIB herein shall be required where specified, and the delta limits shall be completed with reference to the zero hour electrical parameters.

- 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883, method 1019 condition A, and as specified herein.
- 4.4.4.1.1 <u>Accelerated annealing testing</u>. Accelerated annealing testing shall be performed on all devices requiring a RHA level greater than 5k rads (Si). The post-anneal end-point electrical parameter limits shall be as specified in table IA herein and shall be the pre-irradiation end-point electrical parameter limits at  $25^{\circ}$ C  $\pm 5^{\circ}$ C. Testing shall be performed at initial qualification and after any design or process changes which may affect the RHA response of the device.
- 4.4.4.2 <u>Dose rate induced latch-up testing</u>. When required by the customer, dose rate induced latch-up testing shall be performed in accordance with method 1020 of MIL-STD-883 and as specified herein. Tests shall be performed on devices, SEC, or approved test structures at technology qualification and after any design or process changes which may affect the RHA capability of the process.
- 4.4.4.3 <u>Dose rate upset testing</u>. When required by the customer, dose rate upset testing shall be performed in accordance with method 1021 of MIL-STD-883 and herein.
  - a. Transient dose rate upset testing for class Q and V devices shall be performed as specified by a TRB approved radiation hardness assurance plan and MIL-PRF-38535. Device parametric parameters that influence upset immunity shall be monitored at the wafer level in accordance with the wafer level hardness assurance plan and MIL-PRF-38535.
- 4.4.4.4 <u>Single event phenomena (SEP)</u>. When specified in the purchase order or contract, SEP testing shall be required on class V devices. SEP testing shall be performed on the Standard Evaluation Circuit (SEC) or alternate SEP test vehicle as approved by the qualifying activity at initial qualification and after any design or process changes which may affect the upset or latchup characteristics. Test four devices with zero failures. ASTM F1192 may be used as a guideline when performing SEP testing. The test conditions for SEP are as follows:
  - a. The ion beam angle of incidence shall be between normal to the die surface and  $60^{\circ}$  to the normal, inclusive (i.e.  $0^{\circ} \le \text{angle} \le 60^{\circ}$ ). No shadowing of the ion beam due to fixturing or package related effects is allowed.
  - b. The fluence shall be  $\geq 100$  errors or  $\geq 10^7$  ions/cm<sup>2</sup>.
  - c. The flux shall be between 10<sup>2</sup> and 10<sup>5</sup> ions/cm<sup>2</sup>/s. The cross-section shall be verified to be flux independent by measuring the cross-section at two flux rates which differ by at least an order of magnitude.
  - d. The particle range shall be  $\geq$  20 micron in silicon.
  - e. The test temperature shall be  $+25^{\circ}$ C for the upset measurements and the maximum rated operating temperature  $\pm 10^{\circ}$ C for the latch-up measurements.
  - f. Bias conditions shall be defined by the manufacturer for the latch-up measurements.
  - g. For SEP test limits, see table IB herein.
  - 4.5 Methods of inspection. Methods of inspection shall be specified as follows:
- 4.5.1 <u>Voltage and current</u>. Unless otherwise specified, all voltages given are referenced to the microcircuit V<sub>SS</sub> terminal. Currents given are conventional current and positive when flowing into the referenced terminal.
  - 5. PACKAGING
- 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96512 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | G              | 14         |

#### 6. NOTES

- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users should inform DLA Land and Maritime when a system application requires configuration control and which SMD's are applicable to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DLA Land and Maritime-VA, telephone (614) 692-8108.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0540.
- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.
  - 6.6 Sources of supply.
- 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in MIL-HDBK-103 and QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DLA Land and Maritime-VA and have agreed to this drawing.
- 6.7 <u>Additional information</u>. When specified in the purchase order or contract, a copy of the following additional data shall be supplied.
  - a. RHA test conditions of SEP.
  - b. Number of upsets (SEU).
  - c. Number of transients (SET).
  - d. Occurrence of latch-up (SEL).

| STANDARD             |
|----------------------|
| MICROCIRCUIT DRAWING |

DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-96512  |
|------------------|---------------------|-------------|
|                  | REVISION LEVEL<br>G | SHEET<br>15 |

## A.1 SCOPE

A.1.1 <u>Scope</u>. This appendix establishes minimum requirements for microcircuit die to be supplied under the Qualified Manufacturers List (QML) Program. QML microcircuit die meeting the requirements of MIL-PRF-38535 and the manufacturers approved QM plan for use in monolithic microcircuits, multi-chip modules (MCMs), hybrids, electronic modules, or devices using chip and wire designs in accordance with MIL-PRF-38534 are specified herein. Two product assurance classes consisting of military high reliability (device class Q) and space application (device class V) are reflected in the Part or Identification Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN.

## A.1.2 PIN. The PIN is as shown in the following example:



A.1.2.1 RHA designator. Device classes Q and V RHA identified die shall meet the MIL-PRF-38535 specified RHA levels. A dash (-) indicates a non-RHA die.

## A.1.2.2 Device type(s). The device type(s) identify the circuit function as follows:

| Device type | Generic number | Circuit function                                     |
|-------------|----------------|------------------------------------------------------|
| 01          | 54ACS00        | Radiation hardened, quad 2-input NAND gate           |
| 02          | 54ACS00E       | Enhanced, radiation hardened, quad 2-input NAND gate |
| 03          | 54ACS00E       | Enhanced, radiation hardened, quad 2-input NAND gate |

## .1.2.3 Device class designator.

| Device class | Device requirements documentation                                        |
|--------------|--------------------------------------------------------------------------|
| Q or V       | Certification and qualification to the die requirements of MIL-PRF-38535 |

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96512 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | G              | 16         |

A.1.2.4 <u>Die details</u>. The die details designation is a unique letter which designates the die's physical dimensions, bonding pad location(s) and related electrical function(s), interface materials, and other assembly related information, for each product and variant supplied to this appendix.

## A.1.2.4.1 Die physical dimensions.

| <u>Die type</u> | <u>Figure number</u> |
|-----------------|----------------------|
| 01              | A-1, B-1             |
| 02              | B-1                  |
| 03              | B-1                  |

## A.1.2.4.2 Die bonding pad locations and electrical functions.

| Die type | <u>Figure number</u> |
|----------|----------------------|
| 01       | A-1, B-1             |
| 02       | B-1                  |
| 03       | B-1                  |

## A.1.2.4.3 Interface materials.

| <u>Die type</u> | Figure number |
|-----------------|---------------|
| 01              | A-1, B-1      |
| 02              | B-1           |
| 03              | B-1           |

## A.1.2.4.4 <u>Assembly related information</u>.

| <u>Die type</u> | <u>Figure number</u> |
|-----------------|----------------------|
| 01              | A-1, B-1             |
| 02              | B-1                  |
| 03              | B-1                  |

- A.1.3 <u>Absolute maximum ratings</u>. See paragraph 1.3 herein for details.
- A.1.4 Recommended operating conditions. See paragraph 1.4 herein for details.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96512 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | G              | 17         |

#### A.2 APPLICABLE DOCUMENTS

A.2.1 <u>Government specifications, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

#### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

## DEPARTMENT OF DEFENSE STANDARD

MIL-STD-883 - Test Method Standard Microcircuits.

#### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="http://quicksearch.dla.mil">http://quicksearch.dla.mil</a> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094).

A.2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

#### A.3 REQUIREMENTS

- A.3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.
- A.3.2 <u>Design, construction and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein and the manufacturer's QM plan for device classes Q and V.
  - A.3.2.1 Die physical dimensions. The die physical dimensions shall be as specified in A.1.2.4.1 and on figure A-1, B-1.
- A.3.2.2 <u>Die bonding pad locations and electrical functions</u>. The die bonding pad locations and electrical functions shall be as specified in A.1.2.4.2 and on figure A-1, B-1.
  - A.3.2.3 Interface materials. The interface materials for the die shall be as specified in A.1.2.4.3 and on figure A-1, B-1.
- A.3.2.4 <u>Assembly related information</u>. The assembly related information shall be as specified in A.1.2.4.4 and figure A-1, B-1.
  - A.3.2.5 Truth table. The truth table shall be as defined in paragraph 3.2.3 herein.
  - A.3.2.6 Radiation exposure circuit. The radiation exposure circuit shall be as defined in paragraph 3.2.6 herein.
- A.3.3 <u>Electrical performance characteristics and post-irradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and post-irradiation parameter limits are as specified in table IA of the body of this document.
- A.3.4 <u>Electrical test requirements</u>. The wafer probe test requirements shall include functional and parametric testing sufficient to make the packaged die capable of meeting the electrical performance requirements in table IA.
- A.3.5 <u>Marking</u>. As a minimum, each unique lot of die, loaded in single or multiple stack of carriers, for shipment to a customer, shall be identified with the wafer lot number, the certification mark, the manufacturer's identification and the PIN listed in A.1.2 herein. The certification mark shall be a "QML" or "Q" as required by MIL-PRF-38535.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96512 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | G              | 18         |

- A.3.6 <u>Certification of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see A.6.4 herein). The certificate of compliance submitted to DLA Land and Maritime -VA prior to listing as an approved source of supply for this appendix shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and the requirements herein.
- A.3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 shall be provided with each lot of microcircuit die delivered to this drawing.

## A.4 VERIFICATION

- A.4.1 <u>Sampling and inspection</u>. For device classes Q and V, die sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modifications in the QM plan shall not affect the form, fit, or function as described herein.
- A.4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and as defined in the manufacturer's QM plan. As a minimum, it shall consist of:
  - a. Wafer lot acceptance for Class V product using the criteria defined in MIL-STD-883, method 5007.
  - b. 100% wafer probe (see paragraph A.3.4 herein).
  - c. 100% internal visual inspection to the applicable class Q or V criteria defined in MIL-STD-883, method 2010 or the alternate procedures allowed in MIL-STD-883, method 5004.

#### A.4.3 Conformance inspection.

A.4.3.1 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be identified as radiation assured (see A.3.5 herein). RHA levels for device classes Q and V shall be as specified in MIL-PRF-38535. End point electrical testing of packaged die shall be as specified in table IIA herein. Group E tests and conditions are as specified in paragraphs 4.4.4 herein.

## A.5 DIE CARRIER

A.5.1 <u>Die carrier requirements</u>. The requirements for the die carrier shall be accordance with the manufacturer's QM plan or as specified in the purchase order by the acquiring activity. The die carrier shall provide adequate physical, mechanical and electrostatic protection.

## A.6 NOTES

- A.6.1 <u>Intended use</u>. Microcircuit die conforming to this drawing are intended for use in microcircuits built in accordance with MIL-PRF-38535 or MIL-PRF-38534 for government microcircuit applications (original equipment), design applications, and logistics purposes.
- A.6.2 <u>Comments</u>. Comments on this appendix should be directed to DLA Land and Maritime -VA, P.O. Box 3990, Columbus, Ohio 43218-3990 or telephone (614) 692-0540.
- A.6.3 <u>Abbreviations, symbols and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.
- A.6.4 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed within QML-38535 have submitted a certificate of compliance (see A.3.6 herein) to DLA Land and Maritime -VA and have agreed to this drawing.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96512 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | G              | 19         |



NOTE: Pad numbers reflect terminal numbers when placed in case outlines C, X (see figure 1).

FIGURE A-1. Die bonding pad locations and electrical functions.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-96512 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>G | SHEET 20   |

Die physical dimensions.

Die size: 111 x 81 mils.

Die thickness:  $17 \pm 1 \text{ mils}$ 

Interface materials.

Top metallization: Si Al Cu

Thickness:  $9.0k\text{\AA} - 12.5k\text{\AA}$ 

Backside metallization: None

Glassivation.

Type: PSG

Thickness:  $9.0k\text{\AA} - 11.0k\text{\AA}$ 

Substrate: Epitaxial Layer on Single Crystal Silicon.

Assembly related information.

Substrate potential: Tied to  $V_{DD}$ 

Special assembly instructions: Bond pad #14 (VDD) first.

Do not wire bond the six probe ID pads.

FIGURE A-1. Die bonding pad locations and electrical functions - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-96512 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>G | SHEET 21   |



NOTE: Pad numbers reflect terminal numbers when placed in case outlines X (see figure 1).

FIGURE B-1. Die bonding pad locations and electrical functions.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-96512 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>G | SHEET 22   |

Die physical dimensions.

Die size: 111 x 81 mils.

Die thickness:  $17 \pm 1$  mils

Interface materials.

Top metallization: Si Al Cu

Thickness 9.0kÅ - 12.5kÅ

Backside metallization: None

Glassivation.

Type: Nitride

Thickness: 9.0kÅ – 11.0kÅ

<u>Substrate:</u> Epitaxial Layer on Single Crystal Silicon.

Assembly related information.

Substrate potential: Tied to Vss

Special assembly instructions: Bond pad #7 (Vss) first.

Do not wire bond the six probe ID pads.

FIGURE B-1. Die bonding pad locations and electrical functions – Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-96512 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>G | SHEET 23   |

## STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 17-10-25

Approved sources of supply for SMD 5962-96512 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="https://landandmaritimeapps.dla.mil/Programs/Smcr/">https://landandmaritimeapps.dla.mil/Programs/Smcr/</a>.

| Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor CAGE<br>number | Vendor similar<br>PIN <u>2</u> / |
|----------------------------------------------------|-----------------------|----------------------------------|
| 5962H9651201VCA                                    | <u>3</u> /            | UT54ACS00PVAH                    |
| 5962H9651201VXA                                    | <u>3</u> /            | UT54ACS00UVAH                    |
| 5962H9651201VCC                                    | <u>3</u> /            | UT54ACS00PVCH                    |
| 5962H9651201VXC                                    | <u>3</u> /            | UT54ACS00UVCH                    |
| 5962H9651201V9A                                    | <u>3</u> /            | UT54ACS00-VDIE                   |
| 5962H9651201QCA                                    | <u>3</u> /            | UT54ACS00PQAH                    |
| 5962H9651201QXA                                    | <u>3</u> /            | UT54ACS00UQAH                    |
| 5962H9651201QCC                                    | <u>3</u> /            | UT54ACS00PQCH                    |
| 5962H9651201QXC                                    | <u>3</u> /            | UT54ACS00UQCH                    |
| 5962H9651201Q9A                                    | <u>3</u> /            | UT54ACS00-QDIE                   |
| 5962G9651201QXA                                    | 65342                 | UT54ACS00UQAG                    |
| 5962G9651201QXC                                    | 65342                 | UT54ACS00UQCG                    |
| 5962G9651201Q9B                                    | 65342                 | UT54ACS00-QDIEG                  |
| 5962G9651201VXA                                    | 65342                 | UT54ACS00UVAG                    |
| 5962G9651201VXC                                    | 65342                 | UT54ACS00UVCG                    |
| 5962G9651201V9B                                    | 65342                 | UT54ACS00-VDIEG                  |
| 5962H9651202QXA                                    | 65342                 | UT54ACS00EUQAH                   |
| 5962H9651202QXC                                    | 65342                 | UT54ACS00EUQCH                   |
| 5962H9651202Q9B                                    | 65342                 | UT54ACS00E-QDIEH                 |
| 5962H9651202VXA                                    | 65342                 | UT54ACS00EUVAH                   |
| 5962H9651202VXC                                    | 65342                 | UT54ACS00EUVCH                   |
| 5962H9651202V9B                                    | 65342                 | UT54ACS00E-VDIEH                 |
| 5962G9651203QXA                                    | 65342                 | UT54ACS00EUQAG                   |
| 5962G9651203QXC                                    | 65342                 | UT54ACS00EUQCG                   |
| 5962G9651203Q9B                                    | 65342                 | UT54ACS00E-QDIEG                 |
| 5962G9651203VXA                                    | 65342                 | UT54ACS00EUVAG                   |
| 5962G9651203VXC                                    | 65342                 | UT54ACS00EUVCG                   |
| 5962G9651203V9B                                    | 65342                 | UT54ACS00E-VDIEG                 |

## STANDARD MICROCIRCUIT DRAWING BULLETIN - CONTINUED

DATE: 17-10-25

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- <u>2/</u> <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available able from approved sources of supply.

Vendor CAGEVendor namenumberand address

65342 Aeroflex Colorado Springs, Inc 4350 Centennial Boulevard

Colorado Springs, CO 80907-3486

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.