

## **ES29LV008**

# 8Mbit(1M x 8) CMOS 3.0 Volt-only, Boot Sector Flash Memory

#### **GENERAL FEATURES**

- · Single power supply operation
  - 2.7V -3.6V for read, program and erase operations
- Sector Structure
  - 16Kbyte x 1, 8Kbyte x 2, 32Kbyte x 1 boot sectors
  - 64Kbyte x 15sectors
- Top or Bottom boot block
  - ES29LV008T for Top boot block device
  - ES29LV008B for Bottom boot block device
- Package Options
  - 40-pin TSOP
  - Pb-free packages
  - All Pb-free products are RoHS-Compliant
- Low Vcc write inhibit
- Manufactured on 0.18um process technology
- · Compatible with JEDEC standards
  - Pinout and software compatible with single-power supply flash standard

#### **DEVICE PERFORMANCE**

- · Read access time
  - 70ns / 90ns / 120ns
- · Program and erase time
  - Program time : 6us/byte (typical)
  - Sector erase time: 0.7sec/sector (typical)
- Power consumption (typical values)
  - 200nA in standby or automatic sleep mode
  - 7mA active read current at 5 MHz
  - 15mA active write current during program or erase

- Minimum 100,000 program/erase cycles per sector
- 20 Year data retention at 125°C

#### **SOFTWARE FEATURES**

- Erase Suspend / Erase Resume
- Data# poll and toggle for Program/erase status
- · Unlock Bypass program
- Autoselect mode
- Auto-sleep mode after t<sub>ACC</sub> + 30ns

#### HARDWARE FEATURES

- Hardware reset input pin ( RESET#)
  - Provides a hardware reset to device
  - Any internal device operation is terminated and the device returns to read mode by the reset
- · Ready/Busy# output pin (RY/BY#)
- Provides a program or erase operational status about whether it is finished for read or still being progressed
- Sector protection / unprotection ( RESET# , A9 )
  - Hardware method of locking a sector to prevent any program or erase operation within that sector
  - Two methods are provided :
    - In-system method by RESET# pin
    - A9 high-voltage method for PROM programmers
- Temporary Sector Unprotection ( RESET# )
- Allows temporary unprotection of previously protected sectors to change data in-system



## **GENERAL PRODUCT DESCRIPTION**

The ES29LV008 is a 8 megabit, 3.0 volt-only flash memory device, organized as 1M x 8 bits (Byte mode). Four boot sectors and fifteen main sectors are provided: 16Kbytes x 1, 8Kbytes x 2, 32Kbytes x 1 and 64Kbytes x 15. The device is manufactured with ESI's proprietary, high performance and highly reliable 0.18um CMOS flash technology. The device can be programmed or erased in-system with standard 3.0 Volt Vcc supply (2.7V-3.6V) and can also be programmed in standard EPROM programmers. The device offers minimum endurance of 100,000 program/erase cycles and more than 10 years of data retention.

The ES29LV008 offers access time as fast as 70ns or 90ns, allowing operation of high-speed microprocessors without wait states. Three separate control pins are provided to eliminate bus contention: chip enable (CE#), write enable (WE#) and output enable (OE#).

All program and erase operation are automatically and internally performed and controlled by embedded program/erase algorithms built in the device. The device automatically generates and times the necessary high-voltage pulses to be applied to the cells, performs the verification, and counts the number of sequences. Some status bits (DQ7, DQ6 and DQ5) read by data# polling or toggling between consecutive read cycles provide to the users the internal status of program/erase operation: whether it is successfully done or still being progressed.

The ES29LV008 is completely compatible with the JEDEC standard command set of single power supply Flash. Commands are written to the internal command register using standard write timings of microprocessor and data can be read out from the cell array in the device with the same way as used in other EPROM or flash devices.

ES29LV008 2 Rev. 0A May 1, 2006



## PRODUCT SELECTOR GUIDE

| Family Part Number   | ES29LV008  |    |     |  |  |  |  |
|----------------------|------------|----|-----|--|--|--|--|
| Voltage Range        | 2.7 ~ 3.6V |    |     |  |  |  |  |
| Speed Option         | 70         | 90 | 120 |  |  |  |  |
| Max Access Time (ns) | 70         | 90 | 120 |  |  |  |  |
| CE# Access (ns)      | 70         | 90 | 120 |  |  |  |  |
| OE# Access (ns)      | 30         | 35 | 50  |  |  |  |  |

## **FUNCTION BLOCK DIAGRAM**



## **PIN DESCRIPTION**

| Pin     | Description                                                                                                    |
|---------|----------------------------------------------------------------------------------------------------------------|
| A0-A19  | 20 Addresses                                                                                                   |
| DQ0-DQ7 | 8 Data Inputs/Outputs                                                                                          |
| CE#     | Chip Enable                                                                                                    |
| OE#     | Output Enable                                                                                                  |
| WE#     | Write Enable                                                                                                   |
| RESET#  | Hardware Reset Pin, Active Low                                                                                 |
| RY/BY#  | Ready/Busy Output                                                                                              |
| Vcc     | 3.0 volt-only single power supply (see Product Selector Guide for speed options and voltage supply tolerances) |
| Vss     | Device Ground                                                                                                  |
| NC      | Pin Not Connected Internally                                                                                   |

## LOGIC SYMBOL





## **CONNECTION DIAGRAM**

| A16 | 1 O 40 2 39 3 38 4 37 5 40-Pin Standard TSOP 36       | A17<br>Vss<br>NC<br>A19<br>A10<br>DQ7 |
|-----|-------------------------------------------------------|---------------------------------------|
| A9  | 7 34<br>8 33<br>9 32<br>10 31<br>11 30<br>12 ESOLVOOS | DQ6 DQ5 DQ4 Vcc Vcc NC                |
| A18 | 13 ES29LV008 28 14 27 15 26 16 25 17 24 18 23 19 22   | DQ3 DQ2 DQ1 DQ0 OE# Vss CE# A0        |



## **DEVICE BUS OPERATIONS**

Several device operational modes are provided in the ES29LV008 device. Commands are used to initiate the device operations. They are latched and stored into internal registers with the address and data information needed to execute the device operation.

The available device operational modes are listed in Table 1 with the required inputs, controls, and the resulting outputs. Each operational mode is described in further detail in the following subsections.

#### Read

The internal state of the device is set for the read mode and the device is ready for reading array data upon device power-up, or after a hardware reset. To read the stored data from the cell array of the device, CE# and OE# pins should be driven to  $V_{IL}$  while WE# pin remains at  $V_{IH}$ . CE# is the power control and selects the device. OE# is the output control and gates array data to the output pins.

Standard microprocessor read cycles that assert valid addresses on the device address inputs produce valid data on the device data outputs. The device stays at the read mode until another operation is activated by writing commands into the internal command register. Refer to the AC read cycle timing diagrams for further details (Fig. 16).

#### Standby Mode

When the device is not selected or activated in a system, it needs to stay at the standby mode, in which current consumption is greatly reduced with outputs in the high impedance state.



The device enters the CMOS standby mode when CE# and RESET# pins are both held at Vcc+0.3V. (Note that this is a more restricted voltage range than VIH) If CE# and RESET# are held at VIH, but not within Vcc+0.3V, the device will be still in the standby mode, but the standby current will be greater than the CMOS standby current (0.2uA typically). When the device is in the standby mode, only standard access time (t<sub>CE</sub>) is required for read access, before it is ready for read data. And even if the device is deselected by CE# pin during erase or programming operation, the device draws active current until the operation is completely done. While the device stays in the standby mode, the output is placed in the high impedance state, independent of the OE# input.

The device can enter the deep power-down mode where current consumption is greatly reduced down to less than 0.2uA typically by the following three ways:

- CMOS standby ( CE#, RESET# = Vcc ± 0.3V )
- During the device reset ( RESET# = Vss + 0.3V )
- In Autosleep Mode ( after t<sub>ACC</sub> + 30ns )

Refer to the CMOS DC characteristics Table 7 for further current specification.

#### **Autosleep Mode**

The device automatically enters a deep power-down mode called the autosleep mode when addresses remain stable for  $t_{ACC}$ +30ns. In this mode, current consumption is greatly reduced ( less than 0.2uA typical ), regardless of CE#, WE# and OE# control signals.

### **Writing Commands**

To write a command or command sequences to initiate some operations such as program or erase, the system must drive WE# and CE# to  $V_{IL}$ , and OE# to  $V_{IH}$ .

#### **Unlock Bypass Mode**

To reduce more the programming time, an unlockbypass mode is provided. Once the device enters this mode, only two write cycles are required to initiate the programming operation instead of four cycles in the normal program command sequences which are composed of two unlock cycles, program set-up cycle and the last cycle with the program data and addresses. In this mode, two unlock cycles are saved ( or bypassed ).

#### **Sector Addresses**

The entire memory space of cell array is divided into a many of small sectors: 16Kbytes x 1, 8Kbytes x 2, 32Kbytes x 1 and 64Kbytes x 15 main sectors. In erase operation, a single sector, multiple sectors, or the entire device (chip erase) can be selected for erase. The address space that each sector occupies is shown in detail in the Table 3-4.

#### **Autoselect Mode**

Flash memories are intended for use in applications where the local CPU alters memory contents. In such applications, manufacturer and device identification (ID) codes must be accessible while the device resides in the target system ( the so called "in-system program"). On the other hand, signature codes have been typically accessed by raising A9 pin to a high voltage in PROM programmers. However, multiplexing high voltage onto address lines is not the generally desired system design practice. Therefore, in the ES29LV008 device an autoselect command is provided to allow the system to access the signature codes without any high voltage. The conventional A9 high-voltage method used in the PROM programers for signature codes are still supported in this device.

If the system writes the autoselect command sequence, the device enters the Autoselect mode. The system can then read some useful codes such as manufacturer and device ID from the internal registers on DQ7 - DQ0. Standard read cycle timings apply in this mode. In the Autoselect mode, the following three informations can be accessed through either autoselect command method or A9 high-voltage autoselect method. Refer to the Table 2.

- Manufacturer ID
- Device ID
- Sector protection verify

#### Hardware Device Reset ( RESET# )

The RESET# pin provides a hardware method of resetting the device to read array data. When the RESET# pin is driven low for at least a period of  $t_{RP}$ ,



the device immediately terminates any operation in progress, tristates all output pins, and ignores all read/write commands for the duration of the RESET# pulse The device also resets the internal state machine to reading array data. The operation that was interrupted should be reinitiated once after the device is ready to accept another command sequence, to ensure data integrity.

#### **CMOS Standby during Device Reset**

Current is reduced for the duration of the RESET# pulse. When RESET# is held at Vss  $\pm$  0.3V, the device draws the greatly reduced CMOS standby current ( $I_{CC4}$ ). If RESET# is held at  $V_{IL}$  but not within Vss $\pm$ 0.3V, the standby current will be greater.

### RY/BY# and Terminating Operations

If RESET# is asserted during a program or erase operation, the RY/BY# pin remains a "0" (busy) until the internal reset operation is completed, which requires a time of  $t_{READY}$  (during Embedded Algorithms). The system can thus monitor RY/BY# to determine whether the reset operation is completed. If RESET# is asserted when a program or erase operation is not executing (RY/BY# pin is "1"), the reset operation is completed within a time of  $t_{READY}$  (not during Embedded Algorithms). The system can read data after the RESET# pin returns to  $V_{IH}$ , which requires a time of  $t_{READY}$ 

### **RESET#** tied to the System Reset

The RESET# pin may be tied to the system reset circuitry. A system reset would thus also reset the Flash memory, enabling the system to read the bootup firmware from the Flash memory.Refer to the AC Characteristics tables for RESET# parameters and to Fig. 17 for the timing diagram.

#### **SECTOR PROTECTION**

The ES29LV008 features hardware sector protection. In the device, sector protection is performed on the sector previously defined in the Table 3-4. Once after a sector is protected, any program or erase operation is not allowed in the protected sector. The previously protected sectors must be unprotected by one of the unprotect methods provided here before changing data in those sectors.

Sector protection can be implemented via two methods.

- In-system protection
- A9 High-voltage protection

To check whether the sector protection was successfully executed or not, another operation called "protect verification" needs to be performed after the protection operation on a sector. All protection and protect verifications provided in the device are summarized in detail at the Table 1.

#### **In-System Protection**

"In-system protection", the primary method, requires  $V_{ID}$  (11.5V~12.5V) on the **RESET#** with A6=0, A1=1, and A0=0. This method can be implemented either in-system or via programming equipment. This method uses standard microprocessor bus cycle timing. Refer to Fig. 26 for timing diagram and Fig. 2 for the protection algorithm.

#### A9 High-Voltage Protection

"High-voltage protection", the alternate method intended only for programming equipment, must force  $V_{ID}$  (11.5~12.5V) on address pin **A9** and control pin **OE#** with A6=0, A1=1 and A0=0. Refer to Fig. 28 for timing diagram and Fig. 4 for the protection algorithm.

### SECTOR UNPROTECTION

The previously protected sectors must be unprotected before modifying any data in the sectors. The sector unprotection algorithm unprotects all sectors in parallel. All unprotected sectors must first be protected prior to the first sector unprotection write cycle to avoid any over-erase due to the intrinsic erase characteristics of the protection cell. After the unprotection operation, all previously protected sectors will need to be individually re-protected. Standard microprocessor bus cycle timings are used in the unprotection and unprotect verification operations. Three unprotect methods are provided in the ES29LV008 device. All unprotection and unprotect verification cycles are summarized in detail at the Table 1.

- In-system unprotection
- A9 High-voltage unprotection
- Temporary sector unprotection

#### **In-System Unprotection**

"In-system unprotection", the primary method, requires  $V_{\text{ID}}$  (11.5V~12.5V) on the **RESET#** with A6=1, A1=1, and A0=0. This method can be implemented either in-system or via programming equipment. This method uses standard microprocessor bus cycle timing. Refer to Fig. 26 for timing diagram and Fig. 3 for the unprotection algorithm.

### A9 High-Voltage Unprotection

"High-voltage unprotection", the alternate method intended only for programming equipment, must force  $V_{ID}$  (11.5~12.5V) on address pin **A9** and control pin **OE#** with A6=1, A1=1 and A0=0. Refer to Fig. 29 for timing diagram and Fig. 5 for the unprotection algorithm.

### **Temporary Sector Unprotect**

This feature allows temporary unprotection of previously protected sectors to change data in-system. The Sector Unprotect mode is activated by setting the RESET# pin to  $V_{ID}$  (11.5V-12.5V). During this mode, formerly protected sectors can be programmed or erased by selecting the sector addresses. Once  $V_{ID}$  is removed from the RESET# pin, all the previously protected sectors are protected again. Fig. 1 shows the algorithm, and Fig. 25 shows the timing diagrams for this feature.

## HARDWARE DATA PROTECTION

The ES29LV008 device provides some protection measures against accidental erasure or programming caused by spurious system level signals that may exist during power transition. During power-up, all internal registers and latches in the device are cleared and the device automatically resets to the read mode. In addition, with its internal state machine built-in the device, any alteration of the memory contents or any initiation of new operation-can only occur after successful completion of specific command sequences. And several features are incorporated to prevent inadvertent write cycles resulting from Vcc power-up and power-down transition or system noise.

#### Low Vcc Write inhibit

When Vcc is less than  $V_{LKO}$ , the device does not accept any write cycles. This protects data during Vcc power-up and power-down.

The command register and all internal program/ erase circuits are disabled, and the device resets to the read mode. Subsequent writes are ignored until Vcc is greater than  $V_{LKO}$ . The system must provide proper signals to the control pins to prevent unintentional writes when Vcc is greater than  $V_{LKO}$ .

#### Write Pulse "Glitch" Protection

Noise pulses of less than 5ns (typical) on OE#, CE# or WE# do not initiate a write cycle.

#### Logical inhibit

Write cycles are inhibited by holding any one of  $OE\#=V_{IL}$ ,  $CE\#=V_{IH}$  or  $WE\#=V_{IH}$ . To initiate a write cycle, CE# and WE# must be a logical zero while OE# is a logical one.

#### **Power-up Write Inhibit**

If WE#=CE#= $V_{IL}$  and OE#= $V_{IH}$  during power up, the device does not accept any commands on the rising edge of WE#. The internal state machine is automatically reset to the read mode on power-up.



#### Notes:

- 1. All protected sectors are unprotected.
- 2. All previously protected sectors are protected once again.

Figure 1. Temporary Sector Unprotect Operation



Table 1. ES29LV008 Device Bus Operations

| Operation                 |                               | CE#                  | OE#             | WE# | RESET#               | Addresses                                  | DQ0 ~ DQ7        |
|---------------------------|-------------------------------|----------------------|-----------------|-----|----------------------|--------------------------------------------|------------------|
| Read                      |                               | L                    | L               | Н   | Н                    | A <sub>IN</sub>                            | D <sub>OUT</sub> |
| Write                     |                               | L                    | Н               | L   | Н                    | A <sub>IN</sub>                            | (Note 2)         |
| Standby                   |                               | Vcc <u>+</u><br>0.3V | х               | Х   | Vcc <u>+</u><br>0.3V | х                                          | High-Z           |
| Output Disable            |                               | L                    | Н               | Н   | Н                    | Х                                          | High-Z           |
| Reset                     | Reset                         |                      | Х               | Х   | L                    | Х                                          | High-Z           |
|                           | Sector Protect<br>(Note 1)    | L                    | Н               | L   | $V_{ID}$             | SA,A6=L, A1=H,A0=L                         | (Note 2)         |
| In-system                 | Sector Unprotect<br>(Note 1)  | L                    | Н               | L   | $V_{ID}$             | SA,A6=H,<br>A1=H,A0=L                      | (Note 2)         |
|                           | Temporary Sector<br>Unprotect | х                    | х               | Х   | V <sub>ID</sub>      | A <sub>IN</sub>                            | (Note 2)         |
| A9 High-Voltage<br>Method | Sector protect                | L                    | V <sub>ID</sub> | L   | Н                    | SA,A9=V <sub>ID</sub> ,<br>A6=L, A1=H,A0=L | (Note 2)         |
|                           | Sector unprotect              | L                    | V <sub>ID</sub> | L   | Н                    | SA,A9=V <sub>ID</sub> ,<br>A6=H, A1=H,A0=L | (Note 2)         |

 $\textbf{Legend: $L$=$Logic Low=$V_{IL}$, $H$=$Logic High=$V_{IH}$, $V_{ID}$=$11.5-12.5$V$, $X$=$Don't Care, $SA$=$Sector Address, $A_{IN}$=$Address In, $D_{IN}$=$Data In, $D_{OUT}$=$Data Out $D_{OUT}$=$Data Ou$ 

#### Notes:

Table 2. Autoselect Codes (A9 High-Voltage Method)

| Description                    | CE# | OE# | WE# | A19<br>to<br>A13 | A12<br>to<br>A10 | A9              | A8<br>to<br>A7 | <b>A6</b> | A5<br>to<br>A2 | <b>A</b> 1 | A0 | DQ7 ~ DQ0                          |
|--------------------------------|-----|-----|-----|------------------|------------------|-----------------|----------------|-----------|----------------|------------|----|------------------------------------|
| ManufactureID:ESI              | L   | L   | Н   | Х                | Х                | V <sub>ID</sub> | Х              | L         | Х              | L          | L  | 4Ah                                |
| Device ID:<br>ES29LV008        | L   | L   | н   | Х                | Х                | V <sub>ID</sub> | х              | L         | Х              | L          | Н  | 3Eh(T),37h(B)                      |
| Sector Protection Verification | L   | L   | Н   | SA               | Х                | V <sub>ID</sub> | Х              | L         | Х              | Н          | L  | 01h(protected)<br>00h(unprotected) |

 $\textbf{Legend:} \ \textit{T=Top Boot Block, B} = \textit{Bottom Boot Block, L=Logic Low=V}_{\textit{IL}}, \ \textit{H=Logic High=V}_{\textit{IH}}, \ \textit{SA=Sector Address, X = Don't care}$ 

<sup>1.</sup> The sector protect and sector unprotect functions may also be implemented via programming equipment. See the "Sector Protection and Unprotection" section.

<sup>2.</sup>  $D_{IN}$  or  $D_{OUT}$  as required by command sequence, data polling, or sector protection algorithm.

Table 3. Top Boot Sector Addresses (ES29LV008T)

| Sector | Sector address<br>A19~A13 | Sector Size<br>(Kbytes) | (X8)<br>Address Range | Remark      |
|--------|---------------------------|-------------------------|-----------------------|-------------|
| SA0    | 0000XXX                   | 64                      | 00000h~0FFFFh         |             |
| SA1    | 0001XXX                   | 64                      | 10000h~1FFFFh         |             |
| SA2    | 0010XXX                   | 64                      | 20000h~2FFFFh         |             |
| SA3    | 0011XXX                   | 64                      | 30000h~3FFFFh         |             |
| SA4    | 0100XXX                   | 64                      | 40000h~4FFFFh         |             |
| SA5    | 0101XXX                   | 64                      | 50000h~5FFFFh         |             |
| SA6    | 0110XXX                   | 64                      | 60000h~6FFFFh         |             |
| SA7    | 0111XXX                   | 0111XXX 64              |                       | Main Sector |
| SA8    | 1000XXX                   | 64                      | 80000h~8FFFFh         |             |
| SA9    | 1001XXX                   | 64                      | 90000h~9FFFFh         |             |
| SA10   | 1010XXX                   | 64                      | A0000h~AFFFFh         |             |
| SA11   | 1011XXX                   | 64                      | B0000h~BFFFFh         |             |
| SA12   | 1100XXX                   | 64                      | C0000h~CFFFFh         |             |
| SA13   | 1101XXX                   | 64                      | D0000h~DFFFFh         |             |
| SA14   | 1110XXX                   | 64                      | E0000h~EFFFFh         |             |
| SA15   | 11110XX                   | 32                      | F0000h~F7FFFh         |             |
| SA16   | 1111100                   | 8                       | F8000h~F9FFFh         | Doot Contor |
| SA17   | 1111101                   | 8                       | FA000h~FBFFFh         | Boot Sector |
| SA18   | 111111X                   | 16                      | FC000h~FFFFFh         |             |

Table 4. Bottom Boot Sector Addresses (ES29LV008B)

| Sector | Sector address A19~A13 | Sector Size<br>(Kbytes) | (X8)<br>Address Range | Remark      |
|--------|------------------------|-------------------------|-----------------------|-------------|
| SA0    | 000000X                | 16                      | 00000h~03FFFh         |             |
| SA1    | 0000010                | 8                       | 04000h~05FFFh         | Boot Sector |
| SA2    | 0000011                | 8                       | 06000h~07FFFh         | Boot Sector |
| SA3    | 00001XX                | 32                      | 08000h~0FFFFh         |             |
| SA4    | 0001XXX                | 64                      | 10000h~1FFFFh         |             |
| SA5    | 0010XXX                | 64                      | 20000h~2FFFFh         |             |
| SA6    | 0011XXX                | 64                      | 30000h~3FFFFh         |             |
| SA7    | 0100XXX                | 64                      | 40000h~4FFFFh         |             |
| SA8    | 0101XXX                | 64                      | 50000h~5FFFFh         |             |
| SA9    | 0110XXX                | 64                      | 60000h~6FFFFh         |             |
| SA10   | 0111XXX                | 64                      | 70000h~7FFFFh         |             |
| SA11   | 1000XXX                | 64                      | 80000h~8FFFFh         | Main Sector |
| SA12   | 1001XXX                | 64                      | 90000h~9FFFFh         |             |
| SA13   | 1010XXX                | 64                      | A0000h~AFFFFh         |             |
| SA14   | 1011XXX                | 64                      | B0000h~BFFFFh         |             |
| SA15   | 1100XXX                | 64                      | C0000h~CFFFFh         |             |
| SA16   | 1101XXX                | 64                      | D0000h~DFFFFh         |             |
| SA17   | 1110XXX                | 64                      | E0000h~EFFFFh         |             |
| SA18   | 1111XXX                | 64                      | F0000h~FFFFFh         |             |



## **In-System Protection / Unprotection Method**



Figure 2. In-System Sector Protect Algorithm

Figure 3. In-System Sector Unprotect Algorithm



## A9 High-Voltage Method



Figure 4. Sector Protection Algorithm (A9 High-Voltage Method)

Figure 5. Sector Un-Protection Algorithm (A9 High-Voltage Method)



## **COMMAND DEFINITIONS**

Writing specific address and data commands or sequences into the command register initiates device operations. Table 5 defines the valid register command sequences. Note that writing incorrect address and data values or writing them in the improper sequence may place the device in an unknown state. A reset command is required to return the device to normal operation.

All addresses are latched on the falling edge of WE# or CE#, whichever happens later. All data is latched on the rising edge of WE# or CE#, whichever happens first. Refer to the AC Characteristics section for timing diagrams.

#### **READING ARRAY DATA**

The device is automatically set to reading array data after device power-up. No commands are required to retrieve data. The device is ready to read array data after completing an Embedded Program or Embedded Erase algorithm.

After the device accepts an Erase Suspend command, the device enters the erase-suspend-read mode, after which the system can read data from any non-erase-suspended sector. After completing a programming operation in the Erase Suspend mode, the system may once again read array data with the same exception. See the Erase Suspend/Erase Resume Commands section for more information.

The system must issue the reset command to return the device to the read (or erase-suspend-read) mode if DQ5 goes high during an active program or erase operation, or if the device is in the autoselect mode. See the next section, Reset Command, for more information.

See also Requirements for Reading Array Data in

the Device Bus Operations section for more information. The Read-Only Operations table provides the read parameters, and Fig. 16 shows the timing diagram

#### **RESET COMMAND**

Writing the reset command resets the device to the read or erase-suspend-read mode. Address bits are don't cares for this command.

The reset command may be written between the sequence cycles in an erase command sequence before erasing begins. This resets the device to which the system was writing to the read mode. Once erasure begins, however, the device ignores reset commands until the operation is complete.

The reset command may be written between the sequence cycles in a program command sequence before programming begins. This resets the device to which the system was writing to the read mode. If the program command sequence is written to a sector that is in the Erase Suspend mode, writing the reset command returns the device to the erase-suspend-read mode. Once programming begins, however, the device ignores reset commands until the operation is complete.

The reset command may be written between the sequence cycles in an autoselect command sequence. Once in the autoselect mode, the reset command must be written to return to the read mode. If the device entered the autoselect mode while in the Erase Suspend mode, writing the reset command returns the device to the erase-suspend-read mode.

If DQ5 goes high during a program or erase operation, writing the reset command returns the device to the read mode (or erase-suspend-read mode if the device was in Erase-Suspend).



#### **Command Definitions**

Table 5. ES29LV008 Command Definitions

| Command                 |                                   | s      | Bus Cycles (Notes 2~4) |      |        |      |       |       |         |        |      |       |      |      |
|-------------------------|-----------------------------------|--------|------------------------|------|--------|------|-------|-------|---------|--------|------|-------|------|------|
|                         | Sequence                          | Cycles | First                  |      | Second |      | Third | Third |         | Fourth |      | Fifth |      |      |
|                         | (Note 1)                          | Ó      | Addr                   | Data | Addr   | Data | Addr  | Data  | Addr    | Data   | Addr | Data  | Addr | Data |
| Read (I                 | Note 5)                           | 1      | RA                     | RD   |        |      |       |       |         |        |      |       |      |      |
| Reset (                 | (Note 6)                          | 1      | XXX                    | F0   |        |      |       |       |         |        |      |       |      |      |
| , 7)                    | Manufacturer ID                   | 4      | 555                    | AA   | 2AA    | 55   | 555   | 90    | X00     | 4A     |      |       |      |      |
| Sote                    | Device ID (Top)                   | 4      | 555                    | AA   | 2AA    | 55   | 555   | 90    | X01     | 3E     |      |       |      |      |
| oct (I                  | Device ID (Bottom)                | 4      | 555                    | AA   | 2AA    | 55   | 555   | 90    | X01     | 37     |      |       |      |      |
| Autoselect (Note        | Sector Protect Verify<br>(Note 8) | 4      | 555                    | AA   | 2AA    | 55   | 555   | 90    | (SA)X02 | 00/01  |      |       |      |      |
| Program                 | m                                 | 4      | 555                    | AA   | 2AA    | 55   | 555   | A0    | PA      | PD     |      |       |      |      |
| Unlock                  | Bypass                            | 3      | 555                    | AA   | 2AA    | 55   | 555   | 20    |         |        |      |       |      |      |
| Unlock                  | Bypass Program (Note 9)           | 2      | XXX                    | A0   | PA     | PD   |       |       |         |        |      |       |      |      |
| Unlock                  | Bypass Reset (Note 10)            | 2      | XXX                    | 90   | XXX    | 00   |       |       |         |        |      |       |      |      |
| Chip Erase              |                                   | 6      | 555                    | AA   | 2AA    | 55   | 555   | 80    | 555     | AA     | 2AA  | 55    | 555  | 10   |
| Sector Erase            |                                   | 6      | 555                    | AA   | 2AA    | 55   | 555   | 80    | 555     | AA     | 2AA  | 55    | SA   | 30   |
| Erase Suspend (Note 11) |                                   | 1      | XXX                    | В0   |        |      |       |       |         |        |      |       |      |      |
| Erase F                 | Resume (Note 12)                  | 1      | XXX                    | 30   |        |      |       |       |         |        |      |       |      |      |

#### Legend:

X = Don't care

RA = Address of the memory location to be read.

RD = Data read from location RA during read operation

*PA* = *Address* of the memory location to be programmed.

Addresses latch on the falling edge of the WE# or CE# pulse, whichever happens later.

PD = Data to be programmed at location PA. Data latches on the rising edge of WE# or CE# pulse, whichever happens first.

SA = Address of the sector to be verified (in autoselect mode) or erased. Address bits A19-A13 uniquely select any sector.

#### Notes:

- 1. See Table 1 for description of bus operations.
- 2. All values are in hexadecimal.
- 3. Except for the read cycle and the fourth cycle of the autoselect command sequence, all bus cycles are write cycles.
- 4. Unless otherwise noted, address bits A19-A11 are don't cares.
- 5. No unlock or command cycles required when device is in read mode.
- 6. The Reset command is required to return to the read mode (or to the erase-suspend-read mode if previously in Erase Suspend) when a device is in the autoselect mode, or if DQ5 goes high (while the device is providing status information).
- The fourth cycle of the autoselect command sequence is a read cycle. See the Autoselect Command Sequence section for more information.

- 8. The data is 00h for an unprotected sector and 01h for a protected sector.
- The Unlock Bypass command is required prior to the Unlock-Bypass Program command.
- The Unlock Bypass Reset command is required to return to the read mode when the device is in the unlock bypass mode.
- 11. The system may read and program in non-erasing sectors, or enter the autoselect mode, when in the Erase Suspend mode. The Erase Suspend command is valid only during a sector erase operation.
- The Erase Resume command is valid only during the Erase Suspend mode.

#### **AUTOSELECT COMMAND**

The autoselect command sequence allows the host system to access the manufacturer and device codes, and determine whether or not a sector is protected, including information about factory-locked or customer lockable version.

| Identifier Code       | Address | Data              |
|-----------------------|---------|-------------------|
| Manufacturer ID       | 00h     | 4Ah               |
| Device ID             | 01h     | 3Eh(T),<br>37h(B) |
| Sector Protect Verify | (SA)02h | 00 / 01           |

Table 5 shows the address and data requirements. This method is an alternative to "A9 high-voltage method" shown in Table 2, which is intended for PROM programmers and requires V<sub>ID</sub> on address pin A9. The autoselect command sequence may be written to an address within sector that is either in the read mode or erase-suspend-read mode. The auto-select command may not be written while the device is actively programming or erasing. The autoselect command sequence is initiated by first writing two unlock cycles. This is followed by a third write cycle that contains the autoselect command. The device then enters the autoselect mode. The system may read at any address any number of times without initiating another autoselect command sequence.

Once after the device enters the auto-select mode, the manufacture ID code (4Ah) can be accessed by one of two ways. Just one read cycle (with A6, A1 and A0 = 0) can be used. Or four consecutive read cycles (with A6 = 1 and A1, A0 = 0) for continuation codes (7Fh) and then another last cycle for the code (4Ah) (with A6, A1 and A0 = 0) can be used for reading the manufacturer code.

- 4Ah (One-cycle read)
- 7Fh 7Fh 7Fh 4Ah (Five-cycle read)

The system must write the reset command to return to the read mode (or erase-suspend-read mode if the device was previously in Erase Suspend).

#### **BYTE PROGRAM**

The system may program the device by byte. Programming is a four-bus-cycle operation. The program command sequence is initiated by writing two unlock write cycles, followed by the program set-up command. The program address and data are written next, which in turn initiate the Embedded Program algorithm. The system is not required to provide further controls or timings. The device automatically provides internally generated program pulses and verifies the programmed cell margin. Table 5 shows the address and data requirements for the byte program command sequence. Note that the autoselect is unavailable while a programming operation is in progress.



Note: See Table 5 for program command sequence

**Figure 6. Program Operation** 



#### Program Status Bits: DQ7, DQ6 or RY/BY#

When the Embedded Program algorithm is complete, the device then returns to the read mode and addresses are no longer latched. The system can determine the status of the program operation by using DQ7, DQ6, or RY/BY#. Refer to the Write Operation Status section Table 6 for information on these status bits.

# Any Commands Ignored during Programming Operation

Any commands written to the device during the Embedded Program algorithm are ignored. Note that a hardware reset can immediately terminates the program operation. The program command sequence should be reinitiated once the device has returned to the read mode, to ensure data integrity.

## Programming from "0" back to "1"

Programming is allowed in any sequence and across sector boundaries. But a bit cannot be programmed from "0" back to a "1". Attempting to do so may cause the device to set DQ5 = 1, or cause the DQ7 and DQ6 status bits to indicate the operation was successful. However, a succeeding read will show that the data is still "0". Only erase operations can convert a "0" to a "1"

### **Unlock Bypass**

In the ES29LV008 device, an unlock bypass program mode is provided for faster programming operation. In this mode, two cycles of program command sequences can be saved. To enter this mode, an unlock bypass enter command should be first written to the system. The unlock bypass enter command sequence is initiated by first writing two unlock cycles. This is followed by a third write cycle containing the unlock bypass command, 20h. The device then enters the unlock-bypass program mode. A two-cycle unlock bypass program command sequence is all that is required to program in this mode. The first cycle in this sequence contains the unlock bypass program set-up command, A0h; the second cycle contains the program address and data. Additional data is programmed in the same manner. This mode dispenses with the initial two unlock cycles required in the standard program command sequence, resulting in faster total programming time. Table 5 shows the requirements for the command sequence.

During the unlock-bypass mode, only the unlock-bypass program and unlock-bypass reset commands are valid. To exit the unlock-bypass mode, the system must issue the two-cycle unlock-bypass reset command sequence. The first cycle must contain the data 90h. The second cycle need to only contain the data 00h. The device then returns to the read mode.

- Unlock Bypass Enter Command
- Unlock Bypass Reset Command
- Unlock Bypass Program Command

#### CHIP ERASE COMMAND

To erase the entire memory, a chip erase command is used. This command is a six bus cycle operation. The chip erase command sequence is initiated by writing two unlock cycles, followed by a set-up command. Two additional unlock write cycles are then followed by the chip erase command, which in turn invokes the Embedded Erase algorithm. The chip erase command erases the entire memory including all other sectors except the protected sectors, but the internal erase operation is performed on a single sector base.

#### **Embedded Erase Algorithm**

The device does not require the system to preprogram prior to erase. The Embedded Erase algorithm automatically preprograms and verifies the entire memory for an all zero data pattern prior to electrical erase. The system is not required to provide any controls or timings during these operations. Table 5 shows the address and data requirements for the chip erase command sequence. Note that the autoselect is unavailable while an erase operation is in progress

# Erase Status Bits : DQ7, DQ6, DQ2, or RY/BY#

When the Embedded Erase algorithm is complete, the device returns to the read mode and addresses are no longer latched. The system can determine the status of the erase operation by using DQ7, DQ6, DQ2, or RY/BY#. Refer to the Write Operation Status section Table 6 for information on these status bits.

#### **Commands Ignored during Erase Operation**

Any command written during the chip erase operation are ignored. However, note that a hardware



reset immediately terminates the erase operation. If that occurs, the chip erase command sequence should be reinitiated once the device has returned to reading array data. to ensure data integrity. Fig. 7 illustrates the algorithm for the erase operation. Refer to the Erase and Program Operations tables in the AC Characteristics section for parameters, and Fig. 21 section for timing diagrams.

#### SECTOR ERASE COMMAND

By using a sector erase command, a single sector or multiple sectors can be erased. The sector erase command is a six bus cycle operation. The sector erase command sequence is initiated by writing two unlock cycles, followed by a set-up command. Two additional unlock cycles are written, and are then followed by the address of the sector to be erased, and the sector erase command. Table 5 shows the address and data requirements for the sector erase command sequence. Note that the autoselect is unavailable while an erase operation is in progress.

#### **Embedded Sector Erase Algorithm**

The device does not require the system to preprogram prior to erase. The Embedded Erase algorithm automatically programs and verifies the entire memory for an all zero data pattern prior to electrical erase. The system is not required to provide any controls or timings these operations.

#### Sector Erase Time-out Window and DQ3

After the command sequence is written, a sector erase time-out of 50us occurs. During the time-out period, additional sector addresses and sector erase commands may be written. Loading the sector erase buffer may be done in any sequence, and the number of sectors may be from one sector to all sectors. The time between these additional cycles must be less than 50 us, otherwise the last address and command may not be accepted, and erasure may begin. It is recommended that processor interrupts be disabled during this time to ensure all commands are accepted. The interrupts can be re-enabled after the last Sector Erase command is written. The system can monitor DQ3 to determine if the sector erase timer has timed out (See the section on DQ3:Sector Erase Timer.). The time-out begins from the rising edge of the final WE# pulse in the command sequence.

Any command other than Sector Erase or Erase Suspend during the time-out period resets the device

to the read mode. The system must rewrite the command sequence and any additional addresses and commands.

#### Status Bits: DQ7,DQ6,DQ2, or RY/BY#

When the Sector Erase Embedded Erase algorithm is complete, the device returns to reading array data and addresses are no longer latched. Note that while the Embedded Erase operation is in progress, the system can read data from the nonerasing sector. The system can determine the status of the erase operation by reading DQ7,DQ6,DQ2, or RY/BY# in the erasing sector. Refer to the Write Operation Status section Table 6 for information on these status bits.

### Valid Command during Sector Erase

Once the sector erase operation has begun, only the Erase Suspend command is valid. All other commands are ignored. However, note that a **hardware reset** immediately terminates the erase operation. If that occurs, the sector erase command



#### Notes:

- 1. See Table 5 for erase command sequence
- 2. See the section on DQ3 for information on the sector erase timer

Figure 7. Erase Operation





sequence should be reinitiated once the device has returned to reading array data, to ensure data integrity.

Fig. 7 illustrates the algorithm for the erase operation. Refer to the Erase and Program Operations tables in the AC Characteristics section for parameters, and Fig. 21 section for timing diagrams.

## **ERASE SUSPEND/ERASE RESUME**

An erase operation is a long-time operation so that two useful commands are provided in the ES29LV008 device Erase Suspend and Erase Resume Commands. Through the two commands, erase operation can be suspended for a while and the suspended operation can be resumed later when it is required. While the erase is suspended, read or program operations can be performed by the system.

#### **Erase Suspend Command, (B0h)**

The Erase Suspend command, B0h, allows the system to interrupt a sector erase operation and then read data from, or program data to, any sector not selected for erasure. This command is valid only during the sector erase operation, including the **50us time-out** period during the sector erase command sequence. The Erase Suspend command is ignored if written during the chip erase operation or Embedded Program algorithm. When the Erase Suspend command is written during the sector erase operation, the device requires a maximum of **20us** to suspend the erase operation. However, when the Erase Suspend command is written during the sector erase time-out, the device immediately terminates the time-out period and suspends the erase operation.

# Read and Program during Erase-Suspend-Read Mode

After the erase operation has been suspended, the device enters the erase-suspend-read mode. The system can read data from or program data to any sector not selected for erasure. (The device "erase suspends" all sectors selected for erasure.)

Reading at any address within erase-suspended sectors produces status information on DQ7-DQ0. The system can use DQ7, or DQ6 and DQ2 together, to determine if a sector is actively erasing or is erase-suspended. Refer to the Write Operation Status section for information on these status bits (Table 6).

After an erase-suspended program operation is complete, the device returns to the erase-suspend-read mode. The system can determine the status for the program operation using the DQ7 or DQ6 status bits, just as in the standard Byte Program operation. Refer to the Write Operation Status section for more information.

# Autoselect during Erase-Suspend- Read Mode

In the erase-suspend-read mode, the system can also issue the autoselected command sequence. Refer to the Autoselect Mode and Autoselect Command Sequence section for details (Table 5).

#### **Erase Resume Command**

To resume the sector erase operation, the system must write the Erase Resume command. Further writes of the Resume command are ignored. Another Erase Suspend command can be written after the chip has resumed erasing.

## **COMMAND DIAGRAM**



Figure 8. Command Diagram

## WRITE OPERATION STATUS

In the ES29LV008 device, several bits are provided to determine the status of a program or erase operation: DQ2, DQ3, DQ5, DQ6, DQ7 and RY/BY#. Table 6 and the following subsections describe the function of these bits. DQ7 and DQ6 each offer a method for determining whether a program or erase operation is complete or in progress. The device also provides a hardware-based output signal, RY/BY#, to determine whether an Embedded Program or Erase operation is in progress or has been completed.

## **DQ7 (DATA# POLLING)**

The Data# Polling bit, DQ7, indicates to the host system whether an Embedded Program or Erase algorithm is in progress or completed, or whether a device is in Erase Suspend. Data# Polling is valid after the rising edge of the final WE# pulse in the command sequence.

### **During Programming**

During the Embedded Program algorithm, the device outputs on DQ7 the **complement** of the datum programmed to DQ7. This DQ7 status also applies to programming during Erase Suspend. When the Embedded Program algorithm is complete, the device outputs the datum programmed to DQ7. The system must provide the program address to read valid status information on DQ7. If a program address falls within a **protected sector**, Data# Polling on DQ7 is active for approximately **250ns**, then the device returns to the read mode.

#### **During Erase**

During the Embedded Erase algorithm, Data# Polling produces a "0" on DQ7. When the Embedded

Erase algorithm is complete, or if the device enters the Erase Suspend mode, Data# polling produces a "1" on DQ7. The system must provide an address within any of the sectors selected for erasure to read valid status information on DQ7.

#### **Erase on the Protected Sectors**

After an erase command sequence is written, if all sectors selected for erasing are protected, Data# Polling on DQ7 is active for approximately **1.8us**, then the device returns to the read mode. If not all selected sectors are protected, the Embedded Erase algorithm erases the unprotected sectors, and ignores the selected sectors that are protected. However, if the system reads DQ7 at an address within a protected sector, the status may not be valid.

#### **Data# Polling Algorithm**

Just prior to the completion of an Embedded Program or Ease operation, DQ7 may change asynchronously with DQ0-DQ6 while Output Enable(OE#) is asserted low. That is, this device may change from providing status information to valid data on DQ7. Depending on when the system samples the DQ7 output, it may read the status or valid data. Even if the device has completed the program or erase operation and DQ7 has valid data, the data outputs on DQ0-DQ7 will appear on successive read cycles.

Table 6 shows the outputs for Data# Polling on DQ7. Fig. 9 shows the Data# Polling algorithm. Fig. 22 in the AC Characteristics section shows the Data# Polling timing diagram.





#### Notes:

- VA = Valid address for programming. During a sector erase operation, a valid address is any sector address within the sector being erased. During chip erase, a valid address in any non-protected sector address.
- 2. DQ7 should be rechecked even if DQ5 = "1" because DQ7 may change simultaneously with DQ5

Figure 9. Data# Polling Algorithm

### RY/BY# ( READY/BUSY#)

The RY/BY# is a dedicated, open-drain output pin which indicates whether an Embedded Algorithm is in progress or complete. The RY/BY# status is valid after the rising edge of the final WE# pulse in the command sequence. Since RY/BY# is an open-drain output, several RY/BY# pins can be tied together in parallel with a pull-up resistor to Vcc. If the output is low (Busy), the device is actively erasing or programming. (This includes programming in the Erase Suspend mode.) If the output is high (Ready), the device is in the read mode, the standby mode, or in the erase-suspend-read mode. Table 6 shows the outputs for RY/BY#.

### DQ6 (TOGGLE BIT I)

Toggle Bit I on DQ6 indicates whether an Embedded Program or Erase algorithm is in progress or complete, or whether the device has entered the

Erase Suspend mode. Toggle Bit I may be read at any address, and is valid after the rising edge of the final WE# pulse in the command sequence ( prior to the program or erase operation), and during the sector erase time-out. During an Embedded Program or Erase algorithm operation, successive read cycles to any address cause DQ6 to toggle. The system may use either OE# or CE# to control the read cycles. When the operation is complete, DQ6 stops toggling.

The system can use DQ6 and DQ2 together to determine whether a sector is actively erasing or is erase-suspended. When the device is actively erasing (that is, the Embedded Erase algorithm is in progress), DQ6 toggles. When the device enters the Erase Suspend mode, DQ6 stops toggling. However, the system must also use DQ2 to determine which sectors are erasing or erase-suspended. Alternatively, the system can use DQ7(see the subsection on DQ7:Data# Polling). DQ6 also toggles during the erase-suspend-program mode, and stops toggling once the Embedded Program algorithm is complete.

Table 6 shows the outputs for Toggle Bit I on DQ6. Fig. 10 shows the toggle bit algorithm. Fig. 23 in the "AC Characteristics" section shows the toggle bit timing diagrams. Fig. 24 shows the differences between DQ2 and DQ6 in graphical form. See also the subsection on DQ2: (Toggle Bit II).

#### **Toggling on the Protected Sectors**

After an erase command sequence is written, if all sectors selected for erasing are protected, DQ6 toggles for approximately **1.8us**, then returns to reading array data. If not all selected sectors are protected, the Embedded Erase algorithm erases the unprotected sectors, and ignores the selected sectors that are protected. If a program address falls within a protected sector, DQ6 toggles for approximately **250ns** after the program command sequence is written, then returns to reading array data.

#### DQ2 (TOGGLE BIT II)

The "Toggle Bit II" on DQ2, when used with DQ6, indicates whether a particular sector is actively erasing (that is, the Embedded Erase algorithm is in progress), or whether that sector is erase-suspended. Toggle Bit II is valid after the rising edge of the final WE# pulse in the command sequence DQ2



toggles when the system reads at addresses within those sectors that have been selected for erasure. (The system may use either OE# or CE# to control the read cycles.) But DQ2 cannot distinguish whether the sector is actively erasing or is erasesuspended. DQ6, by comparison, indicates whether the device is actively erasing, or is in Erase Suspend, but cannot distinguish which sectors are selected for erasure. Thus, both status bits are required for sector and mode information. Refer to Table 6 to compare outputs for DQ2 and DQ6. Fig. 10 shows the toggle bit algorithm in flowchart form, and the section "DQ2: Toggle Bit II" explains the algorithm. See also the DQ6: Toggle Bit I subsection. Fig. 23 shows the toggle bit timing diagram. Fig. 24 shows how differently DQ2 operates compared with DQ6.

#### Reading Toggle Bits DQ6/DQ2

Refer to Fig. 10 for the following discussion. Whenever the system initially begins reading toggle bit status, it must read DQ7-DQ0 at least twice in a row to determine whether a toggle bit is toggling. Typically, the system would note and store the value of the toggle bit after the first read. After the second read, the system would compare the new value of the toggle bit with the first. If the toggle bit is not toggling, the device has completed the program or erase operation. The system can read array data on DQ7-DQ0 on the following read cycle. However, if after the initial two read cycles, the system determines that the toggle bit is still toggling, the system also should note whether the value of DQ5 is high (see the section on DQ5). If it is, the system should then determine again whether the toggle bit is toggling, since the toggle bit may have stopped toggling just as DQ5 went high. If the toggle bit is no longer toggling, the device has successfully completed the program or erase operation. If it is still toggling, the device did not completed the operation successfully, and the system must write the reset command to return to reading array data. The remaining scenario is that the system initially determines that the toggle bit is toggling and DQ5 has not gone high. The system may continue to monitor the toggle bit and DQ5 through successive read cycles, determining the status as described in the previous paragraph. Alternatively, it may choose to perform other system tasks. In this case, this system must start at the beginning of the algorithm when it returns to determine the status of the operation (top of Fig. 10).



#### Note:

The system should recheck the toggle bit even if DQ5 = "1" because the toggle bit may stop toggling as DQ5 changes to "1". See the subsections on DQ6 and DQ2 for more information.

Figure 10. Toggle Bit Algorithm



## DQ5 (EXCEEDED TIMING LIMITS)

DQ5 indicates whether the program or erase time has exceeded a specified internal pulse count limit. Under these conditions DQ5 produces a "1", indicating that the program or erase cycle was not successfully completed. The device may output a "1" on DQ5 if the system tries to program a "1" to a location that was previously programmed to "0" Only an erase operation can change a "0" back to a "1". Under this condition, the device halts the operation, and when the timing limit has been exceeded, DQ5 produces a "1". Under both these conditions, the system must write the reset command to return to the read mode.

## DQ3 (SECTOR ERASE TIMER)

After writing a sector erase command sequence, the system may read DQ3 to determine whether or not erasure has begun. (The sector erase time does not apply to the chip erase command.) If additional sectors are selected for erasure, the entire

time-out also applies after each additional sector erase command. When the time-out period is complete, DQ3 switches from a "0" to a"1". If the time between additional sector erase commands from the system can be assumed to be less than 50us, the system need not monitor DQ3. See also the Sector Erase Command Sequence section. After the sector erase command is written, the system should read the status of DQ7 (Data# Polling) or DQ6 (Toggle Bit I) to ensure that the device has accepted the command sequence, and then read DQ3. If DQ3 is "1", the Embedded Erase algorithm has begun; all further commands (except Erase Suspend) are ignored until the erasure operation is complete. If DQ3 is "0", the device will accept additional sector erase commands. To ensure the command has been accepted, the system software should check the status of DQ3 prior to and following each subsequent sector erase command. If DQ3 is high on the second status check, the last command might not have been accepted. In Table 6, DQ3 status operation is well defined and summarized with other status bits, DQ7, DQ6, DQ5, and DQ2.

**Table 6. Write Operation Status** 

| Status                  |                          |                               | DQ7<br>(Note 2) | DQ6       | DQ5<br>(Note 1) | DQ3  | DQ2<br>(Note 2) | RY/<br>BY# |
|-------------------------|--------------------------|-------------------------------|-----------------|-----------|-----------------|------|-----------------|------------|
| Standard                | Embedded Progran         | n Algorithm                   | DQ7#            | Toggle    | 0               | N/A  | No toggle       | 0          |
| Mode                    | Embedded Erase Algorithm |                               | 0               | Toggle    | 0               | 1    | Toggle          | 0          |
|                         | Erase-Suspend-           | Erase Suspended<br>Sector     | 1               | No toggle | 0               | N/A  | Toggle          | 1          |
| Erase Sus-<br>pend Mode | Read                     | Non-Erase<br>Suspended Sector | Data            | Data      | Data            | Data | Data            | 1          |
|                         | Erase-Suspend-Program    |                               | DQ7#            | Toggle    | 0               | N/A  | N/A             | 0          |

#### Notes:

<sup>1.</sup> DQ5 switches to "1" when an Embedded Program or Embedded Erase operation has exceeded the maximum timing limits. Refer to the section on DQ5 for more information.

<sup>2.</sup> DQ7 and DQ2 require a valid address when reading status information. Refer to the appropriate subsection for further details.



#### **ABSOLUTE MAXIMUM RATINGS**

| Storage Temperature |                |
|---------------------|----------------|
| Plastic Packages    | 65°C to +150°C |
| -                   |                |
| Ambient Temperature |                |
| with Power Applied  | 65°C to +125°C |

#### Voltage with Respect to Ground

| Vcc (Note 1)            |            | 0.5V to +4.0V      |
|-------------------------|------------|--------------------|
| A9, OE# and RESET       | # (Note 2) | 0.5V to +12.5V     |
| All other pins (Note 1) |            | 0.5V to Vcc + 0.5V |

Output Short Circuit Current (Note 3) ...... 200 mA

#### Notes:

- 1. Minimum DC voltage on input or I/O pins is -0.5V. During voltage transitions, input or I/O pins may overshoot Vss to -2.0V for periods of up to 20ns. Maximum DC voltage on input or I/O pins is Vcc+0.5V. See Fig. 11. During voltage transition, input or I/O pins may overshoot to Vcc+2.0V for periods up to 20ns. See Fig. 11.
- Minimum DC input voltage on pins A9, OE# and RESET# is -0.5V
   During voltage transitions, A9, OE# and RESET# may overshoot Vss to -2.0V for periods of up to 20ns. See Fig. 11. Maximum DC input voltage on pin A9 is +12.5V which may overshoot to +14.0V for periods up to 20ns.
- 3. No more than one output may be shorted to ground at a time. Duration of the short circuit should not be greater than one second.

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this datasheet is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability.



**Negative Overshoot** 



**Positive Overshoot** 

Figure 11. Maximum Overshoot Waveform

#### **OPERATING RANGES**

#### Industrial (I) Devices

Ambient Temperature (T<sub>A</sub>).....-40°C to +85°C

#### **Commercial Devices**

Ambient Temperature (T<sub>A</sub>)......0°C to +70°C

#### Vcc Supply Voltages

Vcc for all devices ......2.7V to 3.6V

Operating ranges define those limits between which the functionality of the device is guaranteed.

## **Table 7. CMOS Compatible**

| Parameter<br>Symbol | Parameter Description                                    | Test Conditions                                    | 5                 | Min       | Тур | Max          | Unit |
|---------------------|----------------------------------------------------------|----------------------------------------------------|-------------------|-----------|-----|--------------|------|
| ILI                 | Input Load Current                                       | V <sub>IN</sub> =Vss to Vcc<br>Vcc=Vcc max         |                   |           |     | <u>+</u> 1.0 | uA   |
| I <sub>LIT</sub>    | A9 Input Load Current                                    | Vcc=Vcc max; A9=12                                 | 5V                |           |     | 35           | uA   |
| I <sub>LR</sub>     | RESET# Input Load Current                                | Vcc=Vcc max; RESET#=                               | =12.5V            |           |     | 35           | uA   |
| I <sub>LO</sub>     | Output Leakage Current                                   | Vout=Vss to Vcc,<br>Vcc=Vcc max                    |                   |           |     | <u>+</u> 1.0 | uA   |
| I <sub>CCI</sub>    | Vcc Active Read Current                                  | CE#=V <sub>IL</sub> OE#=V <sub>IH</sub> , Byte     | 5MHz              |           | 7   | 15           |      |
|                     | (Notes 1,2)                                              | mode                                               | 1MHz              |           | 2   | 4            | mA   |
| I <sub>CC2</sub>    | Vcc Active Write Current (Note 2,3)                      | CE#=V <sub>IL</sub> , OE#=V <sub>IH</sub> , WE     | #=V <sub>IL</sub> |           | 15  | 30           | mA   |
| I <sub>CC3</sub>    | Vcc Standby Current (Note 2)                             | CE#, RESET#= Vcc <u>+</u> (                        | 0.3V              |           | 0.2 | 10           | uA   |
| I <sub>CC4</sub>    | Vcc Reset Current (Note 2)                               | RESET#=Vss + 0.3                                   | V                 |           | 0.2 | 10           | uA   |
| I <sub>CC5</sub>    | Automatic Sleep Mode<br>(Notes2,4)                       | $V_{IH} = Vcc \pm 0.3V$<br>$V_{IL} = Vss \pm 0.3V$ |                   |           | 0.2 | 10           | uA   |
| $V_{IL}$            | Input Low Voltage                                        |                                                    |                   | -0.5      |     | 0.8          | V    |
| V <sub>IH</sub>     | Input High Voltage                                       |                                                    |                   | 0.7xVcc   |     | Vcc+0.3      | ٧    |
| $V_{ID}$            | Voltage for Autoselect and<br>Temporary Sector Unprotect | Vcc = 3.0V <u>+</u> 10%                            |                   | 11.5      |     | 12.5         | V    |
| V <sub>OL</sub>     | Output Low Voltage                                       | I <sub>OL</sub> = 4.0 mA, Vcc = Vcc min            |                   |           |     | 0.45         | V    |
| V <sub>OH1</sub>    |                                                          | I <sub>OH</sub> = -2.0mA, Vcc = Vcc min            |                   | 0.85 Vcc  |     |              | ,,   |
| V <sub>OH2</sub>    | Output High Voltage                                      | I <sub>OH</sub> = -100 uA, Vcc = Vc                | c min             | Vcc - 0.4 |     |              | V    |
| $V_{LKO}$           | Low Vcc Lock-Out Voltage (Note 5)                        |                                                    |                   | 2.3       |     | 2.5          | ٧    |

#### Notes:

- 1. The lcc current listed is typically less than 2 mA/MHz, with OE# at  $V_{IH}$ , Typical condition: 25°C, Vcc = 3V
- 2. Maximum  $I_{CC}$  specifications are tested with Vcc = Vcc max.
- 3. Icc active while Embedded Erase or Embedded Program is in progress.
- 4. Automatic sleep mode enables the low power mode when addresses remain stable for  $t_{ACC}$  + 30ns. Typical sleep mode current is 200 nA.
- 5. Not 100% tested.

## **Zero-Power Flash**



Note: Addresses are switching at 1 MHz

Figure 12.  $I_{cc1}$  Current vs. Time (Showing Active and Automatic Sleep Currents)



Figure 13. Typical  $I_{cc1}$  vs. Frequency





Figure 14. Test Setup

Note: Diodes are IN3064 or equivalent

**Table 8. Test Specifications** 

| Test Condition                                                      | 70    | 90        | 120    |
|---------------------------------------------------------------------|-------|-----------|--------|
| Output Load                                                         |       | 1TTL ga   | te     |
| Output Load Capacitance, C <sub>L</sub> (including jig capacitance) | 30 pF | 100 pF    | 100 pF |
| Input Rise and Fall Times                                           |       | 5 ns      |        |
| Input Pulse Levels                                                  |       | 0.0 - 3.0 | V      |
| Input timing measurement reference levels                           | 1.5 V |           |        |
| Output timing measurement reference levels                          |       | 1.5 V     |        |

## **Key To Switching Waveforms**

| WAVEFORM | INPUTS                           | OUTPUTS                                      |  |  |  |  |
|----------|----------------------------------|----------------------------------------------|--|--|--|--|
|          | Steady                           |                                              |  |  |  |  |
|          | CI                               | hanging from H to L                          |  |  |  |  |
| _//////  | CI                               | hanging from L to H                          |  |  |  |  |
|          | Don't Care, Any Change Permitted | Changing, State Unknown                      |  |  |  |  |
|          | Does Not Apply                   | Center Line is High Impedance State (High Z) |  |  |  |  |



Figure 15. Input Waveforms and Measurement Levels

**Table 9. Read-Only Operations** 

| Parameter         |                  | Parameter                                    |                          |                         |     |    |    | Sp  | eed O | ptions | Unit |
|-------------------|------------------|----------------------------------------------|--------------------------|-------------------------|-----|----|----|-----|-------|--------|------|
| JEDEC             | Std.             | De                                           | escription Test Setup    |                         |     | 70 | 90 | 120 | 1     |        |      |
| t <sub>AVAV</sub> | t <sub>RC</sub>  | Read Cycle Time(Note 1                       | )                        |                         | Min | 70 | 90 | 120 | ns    |        |      |
| t <sub>AVQV</sub> | t <sub>ACC</sub> | Address to Output Delay                      |                          | CE#,OE#=V <sub>IL</sub> | Max | 70 | 90 | 120 | ns    |        |      |
| $t_{ELQV}$        | t <sub>CE</sub>  | Chip Enable to Output Delay                  |                          | OE#=V <sub>IL</sub>     | Max | 70 | 90 | 120 | ns    |        |      |
| t <sub>GLQV</sub> | t <sub>OE</sub>  | Output Enable to Output Delay                |                          |                         | Max | 30 | 35 | 50  | ns    |        |      |
| t <sub>EHQZ</sub> | t <sub>DF</sub>  | Chip Enable to Output H                      | ligh Z (Note 1)          |                         | Max |    | 16 | •   | ns    |        |      |
| t <sub>GHQZ</sub> | t <sub>DF</sub>  | Output Enable to Output                      | High Z (Note 1)          |                         | Max |    | 16 |     | ns    |        |      |
| t <sub>AXQX</sub> | t <sub>OH</sub>  | Output Hold Time From Whichever Occurs First | Addresses, CE# or OE#,   |                         | Min | 0  |    | ns  |       |        |      |
|                   | t <sub>OEH</sub> | Output Enable Hold                           | Read                     |                         | Min |    | 0  |     | ns    |        |      |
|                   |                  | Time (Note 1)                                | Toggle and Data# Polling |                         | Min |    | 10 |     | ns    |        |      |

Note: 1. Not 100% tested



**Figure 16. Read Operation Timings** 

Table 10. Hardware Reset ( RESET #)

| Para  | ameter                                                                                 |                                                                         |     |                   |      |
|-------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----|-------------------|------|
| JEDEC | Std.                                                                                   | Description                                                             |     | All Speed Options | Unit |
|       | t <sub>Ready</sub> RESET# Pin Low (During Embedded Algorithms) to Read Mode (See Note) |                                                                         | Max | 20                | us   |
|       | t <sub>Ready</sub>                                                                     | RESET# Pin Low (Not During Embedded Algorithms) to Read Mode (See Note) | Max | 500               | ns   |
|       | t <sub>RP</sub>                                                                        | RESET# Pulse Width                                                      | Min | 500               | ns   |
|       | t <sub>RH</sub>                                                                        | RESET High Time Before Read (See Note)                                  | Min | 50                | ns   |
|       | t <sub>RPD</sub>                                                                       | RESET# Low to Standby Mode                                              | Min | 20                | us   |
|       | t <sub>RB</sub>                                                                        | RY/BY# Recovery Time                                                    | Min | 0                 | ns   |

Note: Not 100% tested



(A) Not During Embedded Algorithm



(B) During Embedded Algorithm

Figure 17. Reset Timings

**Table 11. Erase and Program Operations** 

| Parameter          |                    |                                                                  |     |     |           |     |      |
|--------------------|--------------------|------------------------------------------------------------------|-----|-----|-----------|-----|------|
| JEDEC              | Std.               | Description  Write Cycle Time (Note 1)                           |     | 70  | 90        | 120 | Unit |
| t <sub>AVAV</sub>  | t <sub>WC</sub>    | Write Cycle Time (Note 1)                                        | Min | 70  | 70 90 120 |     | ns   |
| t <sub>AVWL</sub>  | t <sub>AS</sub>    | Address Setup Time                                               | Min |     | 0         |     | ns   |
|                    | t <sub>ASO</sub>   | Address Setup Time to OE# low during toggle bit polling          | Min |     | 15        |     | ns   |
| $t_{WLAX}$         | t <sub>AH</sub>    | Address Hold Time                                                | Min | 45  | 45        | 50  | ns   |
|                    | t <sub>AHT</sub>   | Address Hold Time From CE# or OE# high during toggle bit polling | Min |     | 0         |     | ns   |
| t <sub>DVWH</sub>  | t <sub>DS</sub>    | Data Setup Time                                                  | Min | 35  | 45        | 50  | ns   |
| $t_{WHDX}$         | t <sub>DH</sub>    | Data Hold Time                                                   | Min |     | 0         |     | ns   |
|                    | t <sub>OEPH</sub>  | Output Enable High during toggle bit polling                     | Min | 20  |           | ns  |      |
| t <sub>GHWL</sub>  | t <sub>GHWL</sub>  | Read Recovery Time Before Write (OE# High to WE# Low)            | Min | 0   |           | ns  |      |
| t <sub>ELWL</sub>  | t <sub>CS</sub>    | CE# Setup Time                                                   | Min | 0   |           | ns  |      |
| t <sub>WHEH</sub>  | t <sub>CH</sub>    | CE# Hold Time                                                    | Min |     | 0         |     | ns   |
| t <sub>WLWH</sub>  | t <sub>WP</sub>    | Write Pulse Width                                                | Min | 35  | 35        | 50  | ns   |
| t <sub>WHDL</sub>  | t <sub>WPH</sub>   | Write Pulse Width High                                           | Min |     | 30        |     | ns   |
|                    | t <sub>SR/W</sub>  | Latency Between Read and Write Operations                        | Min |     | 0         |     | ns   |
| t <sub>WHWH1</sub> | t <sub>WHWH1</sub> | Programming Operation (Note 2)                                   | Тур |     | 6         |     | us   |
| t <sub>WHWH2</sub> | t <sub>WHWH2</sub> | Sector Erase Operation (Note 2)                                  | Тур | 0.7 |           |     | sec  |
|                    | t <sub>VCS</sub>   | Vcc Setup Time (Note 1)                                          | Min |     | 50        |     | us   |
|                    | t <sub>RB</sub>    | Write Recovery Time from RY/BY#                                  | Min |     | 0         |     | ns   |
|                    | t <sub>BUSY</sub>  | Program/Erase Valid to RY/BY# Delay                              | Max |     | 90        |     | ns   |

## Notes:

<sup>1.</sup> Not 100% tested.

<sup>2.</sup> See the "Erase And Programming Performance" section for more information.



1. PA = program address, PD = program data, Dout is the true data at the program address.

**Figure 18. Program Operation Timings** 



#### NOTES:

1. SA = sector address(for Sector Erase), VA = valid address for reading status data(see "Write Operation Status").

Figure 19. Chip/Sector Erase Operation Timings



NOTE: VA = Valid address. Illustration shows first status cycle after command sequence, last status read cycle, and array data read cycle

Figure 20. Data# Polling Timings (During Embedded Algorithms)



**NOTE**: VA = Valid address; not required for DQ6. Illustration shows first two status cycle after command sequence, last status read cycle, and array data read cycle.

Figure 21. Toggle Bit Timings (During Embedded Algorithms)



**NOTE**: DQ2 toggles only when read at an address within an erase-suspended sector. The system may use OE# or CE# to toggle DQ2 and DQ6.

Figure 22. DQ2 vs. DQ6

**Table 12. Temporary Sector Unprotect** 

| Paramete | er                |                                                                  | D i di |                   |      |
|----------|-------------------|------------------------------------------------------------------|--------|-------------------|------|
| JEDEC    | Std.              | Description                                                      |        | All Speed Options | Unit |
|          | t <sub>VIDR</sub> | V <sub>ID</sub> Rise and Fall Time (See Note)                    |        | 500               | ns   |
|          | t <sub>RSP</sub>  | RESET# Setup Time for Temporary Sector Unprotect                 | Min    | 4                 | us   |
|          | t <sub>RRB</sub>  | RESET# Hold Time from RY/BY# High for Temporary Sector Unprotect | Min    | 4                 | us   |

Note: Not 100% tested.



Figure 23. Temporary Sector Unprotect Timing Diagram



<sup>\*</sup> For sector protect, A6=0,A1=1,A0=0 For sector unprotect, A6=1,A1=1,A0=0

Figure 24. Sector Protect & Unprotect Timing Diagram

Table 13. Alternate CE# Controlled Erase and Program Operations

| Parameter          |                    |                                                                         |     |        |     |     |      |
|--------------------|--------------------|-------------------------------------------------------------------------|-----|--------|-----|-----|------|
| JEDEC              | Std.               | Description                                                             |     | 70     | 90  | 120 | Unit |
| t <sub>AVAV</sub>  | t <sub>WC</sub>    | Write Cycle Time( Note 1)         Min         70         90         120 |     | ns     |     |     |      |
| t <sub>AVWL</sub>  | t <sub>AS</sub>    | Address Setup Time                                                      | Min |        | 0   |     | ns   |
| t <sub>ELAX</sub>  | t <sub>AH</sub>    | Address Hold Time                                                       | Min | 45     | 45  | 50  | ns   |
| t <sub>DVEH</sub>  | t <sub>DS</sub>    | Data Setup Time                                                         |     | 35     | 45  | 50  | ns   |
| t <sub>EHDX</sub>  | t <sub>DH</sub>    | Data Hold Time                                                          | Min | 0      |     | ns  |      |
| t <sub>GHEL</sub>  | t <sub>GHEL</sub>  | Read Recovery Time Before Write (OE# High to WE# Low)                   | Min | 0      |     | ns  |      |
| t <sub>WLEL</sub>  | t <sub>WS</sub>    | WE# Setup Time                                                          | Min |        | 0   |     | ns   |
| t <sub>EHWH</sub>  | t <sub>WH</sub>    | WE# Hold Time                                                           | Min |        | 0   |     | ns   |
| t <sub>ELEH</sub>  | t <sub>CP</sub>    | CE# Pulse Width                                                         | Min | 35     | 35  | 50  | ns   |
| t <sub>ELEL</sub>  | t <sub>CPH</sub>   | CE# Pulse Width High                                                    | Min | Min 30 |     | ns  |      |
| t <sub>WHWH1</sub> | t <sub>WHWH1</sub> | Programming Operation (Note 2)                                          | Тур | 6      |     | us  |      |
| t <sub>WHWH2</sub> | t <sub>WHWH2</sub> | Sector Erase Operation (Note 2) Typ 0.7                                 |     |        | sec |     |      |

### Notes:

- 1. Not 100% tested
- 2. See the "Erase And Programming Performance" section for more information.



#### NOTES:

- 1. Figure indicates last two bus cycles of a program or erase operation.
- 2. PA = program address, SA = sector address, PD = program data
- 3. DQ7# is the complement of the data written to the device. Dout is the data written to the device.

Figure 25. Alternate CE# Controlled
Write(Erase/Program) Operation Timings



### **Table 14. AC CHARACTERISTICS**

| Parameter         | Description                                  |     | Value    | Unit |
|-------------------|----------------------------------------------|-----|----------|------|
| t <sub>OE</sub>   | Output Enable to Output Delay                | Max | 30/35/50 | ns   |
| t <sub>VIDR</sub> | Voltage Transition Time                      | Min | 500      | ns   |
| t <sub>WPP1</sub> | Write Pulse Width for Protection Operation   | Min | 150      | us   |
| t <sub>WPP2</sub> | Write Pulse Width for Unprotection Operation | Min | 15       | ms   |
| t <sub>OESP</sub> | OE# Setup Time to WE# Active                 | Min | 4        | us   |
| t <sub>CSP</sub>  | CE# Setup Time to WE# Active                 | Min | 4        | us   |
| t <sub>VLHT</sub> | Voltage transition time                      | Min | 1        | us   |
| t <sub>ST</sub>   | Voltage Setup Time                           | Min | 4        | us   |



Figure 26. Sector Protection timings (A9 High-Voltage Method)



**NOTE:** It is recommended to verify for all sectors.

Figure 27. Sector Unprotection timings (A9 High-Voltage Method)

#### **Table 15. ERASE AND PROGRAMMING PERFORMANCE**

| Parameter                  | Typ (Note 1) | Max (Note 2) | Unit | Comments                               |
|----------------------------|--------------|--------------|------|----------------------------------------|
| Sector Erase Time          | 0.7          | 10           | sec  | Excludes 00h programming prior to      |
| Chip Erase Time            | 14           |              | sec  | erasure (Note 4)                       |
| Byte Program Time          | 6            | 150          | us   |                                        |
| Chip Program Time (Note 3) | 6.3          | 18.9         | sec  | Exclude system level overhead (Note 5) |

#### Notes:

- 1. Typical program and erase times assume the following conditions: 25°C, 3.0V Vcc, 10,000 cycles. Additionally, programming typicals assume checkerboard pattern.
- 2. Under worst case conditions of  $90^{\circ}$ C, Vcc = 2.7V, 100,000 cycles.
- 3. The typical chip programming time is considerably less than the maximum chip programming time listed, since most bytes program faster than the maximum program times listed.
- 4. In the pre-programming step of the Embedded Erase algorithm, all bytes are programmed to 00h before erasure.
- 5. System-level overhead is the time required to execute the two-or-four-bus-cycle sequence for the program command. See Table 5 for further information on command definitions.
- 6. The device has a minimum erase and program cycle endurance of 100,000 cycles.

### **Table 16. LATCHUP CHARACTERISTICS**

| Description                                                                                   | Min      | Max         |
|-----------------------------------------------------------------------------------------------|----------|-------------|
| Input voltage with respect to Vss on all pins except I/O pins (including A9, OE#, and RESET#) | - 1.0V   | 12.5 V      |
| Input voltage with respect to Vss on all I/O pins                                             | - 1.0V   | Vcc + 1.0 V |
| Vcc Current                                                                                   | - 100 mA | +100 mA     |

Note: Includes all pins except Vcc. Test conditions: Vcc = 3.0 V, one pin at a time

#### **Table 17. TSOP PACKAGE CAPACITANCE**

| Parameter Symbol | Parameter Description   | Test Setup          |      | Тур | Max | Unit |
|------------------|-------------------------|---------------------|------|-----|-----|------|
| C <sub>IN</sub>  | Input Capacitance       | V <sub>IN</sub> = 0 | TSOP | 6   | 7.5 | pF   |
| C <sub>OUT</sub> | Output Capacitance      | $V_{OUT} = 0$       | TSOP | 8.5 | 12  | pF   |
| C <sub>IN2</sub> | Control Pin Capacitance | V <sub>IN</sub> = 0 | TSOP | 7.5 | 9   | pF   |

#### Notes:

1. Sampled, not 100% tested.

2. Test conditions TA = 25°C, f=1.0MHz.

### **Table 18. DATA RETENTION**

| Parameter Description                | Test conditions | Min | Unit  |
|--------------------------------------|-----------------|-----|-------|
| Minimum Pattern Data Retention Time  | 150°C           | 10  | Years |
| Willimum Fattern Data Netention Time | 125°C           | 20  | Years |



## PHYSICAL DIMENSIONS 40-Pin Standard TSOP (measured in millimeters)





DETAIL A







#### **SECTION B-B**



**DETAIL B** 

#### NOTES:

- △ Controlling dimensions are in millimeters(mm). (Dimensioning and tolerancing conforms to ANSI Y14.5M-1982)
- **Pin 1** identifier for standard pin out (Die up).
- A Pin 1 identifier for reverse pin out (Die down): Ink or Laser mark
- To be determined at the seating plane. The seating plane is defined as the plane of contact that is made when the package leads are allowed to rest freely on a flat horizontal surface.
- Dimension **D1** and **E** do not include mold protrusion. Allowable mold protrusion is 0.15mm (0.0059") per side.
- Dimension **b** does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.0031") total in excess of **b** dimension at max. material condition. Minimum space between protrusion and an adjacent lead to be 0.07mm (0.0028").
- These dimensions apply to the flat section of the lead between 0.10mm (0.0039") and 0.25mm (0.0098") from the lead tip.
- 8. Lead coplanarity shall be within 0.10mm (0.004") as measured from the seating plane.
- /9. Dimension "e" is measured at the centerline of the leads.

#### ORDERNG INFORMATION

#### **Standard Products**

ESI standard products are available in several package and operating ranges. The order number (Valid Combination) is formed by a combination of the following:



## **Product Selection Guide**

## **Industrial Device**

| Part No.         | Speed | Vcc        | Boot Sector | Package     | Pb      | Ball Pitch/Size | Body Size |
|------------------|-------|------------|-------------|-------------|---------|-----------------|-----------|
| ES29LV008T-70TGI | 70ns  | 2.7 - 3.6V | Тор         | 40-pin TSOP | Pb-free |                 |           |
| ES29LV008T-70TCI | 70ns  | 2.7 - 3.6V | Тор         | 40-pin TSOP | -       |                 |           |
| ES29LV008B-70TGI | 70ns  | 2.7 - 3.6V | Bottom      | 40-pin TSOP | Pb-free |                 |           |
| ES29LV008B-70TCI | 70ns  | 2.7 - 3.6V | Bottom      | 40-pin TSOP | -       |                 |           |
| ES29LV008T-90TGI | 90ns  | 2.7 - 3.6V | Тор         | 40-pin TSOP | Pb-free |                 |           |
| ES29LV008T-90TCI | 90ns  | 2.7 - 3.6V | Тор         | 40-pin TSOP | -       |                 |           |
| ES29LV008B-90TGI | 90ns  | 2.7 - 3.6V | Bottom      | 40-pin TSOP | Pb-free |                 |           |
| ES29LV008B-90TCI | 90ns  | 2.7 - 3.6V | Bottom      | 40-pin TSOP | -       |                 |           |
| ES29LV008T-12TGI | 120ns | 2.7 - 3.6V | Тор         | 40-pin TSOP | Pb-free |                 |           |
| ES29LV008T-12TCI | 120ns | 2.7 - 3.6V | Тор         | 40-pin TSOP | -       |                 |           |
| ES29LV008B-12TGI | 120ns | 2.7 - 3.6V | Bottom      | 40-pin TSOP | Pb-free |                 |           |
| ES29LV008B-12TCI | 120ns | 2.7 - 3.6V | Bottom      | 40-pin TSOP | -       |                 |           |

## **Commercial Device**

| Part No.        | Speed | Vcc        | Boot Sector | Package     | Pb      | Ball Pitch/Size | Body Size |
|-----------------|-------|------------|-------------|-------------|---------|-----------------|-----------|
| ES29LV008T-70TG | 70ns  | 2.7 - 3.6V | Тор         | 40-pin TSOP | Pb-free |                 |           |
| ES29LV008T-70TC | 70ns  | 2.7 - 3.6V | Тор         | 40-pin TSOP | -       |                 |           |
| ES29LV008B-70TG | 70ns  | 2.7 - 3.6V | Bottom      | 40-pin TSOP | Pb-free |                 |           |
| ES29LV008B-70TC | 70ns  | 2.7 - 3.6V | Bottom      | 40-pin TSOP | -       |                 |           |
| ES29LV008T-90TG | 90ns  | 2.7 - 3.6V | Тор         | 40-pin TSOP | Pb-free |                 |           |
| ES29LV008T-90TC | 90ns  | 2.7 - 3.6V | Тор         | 40-pin TSOP | -       |                 |           |
| ES29LV008B-90TG | 90ns  | 2.7 - 3.6V | Bottom      | 40-pin TSOP | Pb-free |                 |           |
| ES29LV008B-90TC | 90ns  | 2.7 - 3.6V | Bottom      | 40-pin TSOP | -       |                 |           |
| ES29LV008T-12TG | 120ns | 2.7 - 3.6V | Тор         | 40-pin TSOP | Pb-free |                 |           |
| ES29LV008T-12TC | 120ns | 2.7 - 3.6V | Тор         | 40-pin TSOP | -       |                 |           |
| ES29LV008B-12TG | 120ns | 2.7 - 3.6V | Bottom      | 40-pin TSOP | Pb-free |                 |           |
| ES29LV008B-12TC | 120ns | 2.7 - 3.6V | Bottom      | 40-pin TSOP | -       |                 |           |

## **Document Title**

### **8M Flash Memory**

### **Revision History**

| Revision Number | Data         | Items                    |
|-----------------|--------------|--------------------------|
| Rev. 0A         | May. 1, 2006 | Initial Release Version. |

## **Excel Semiconductor Inc.**

1010 Keumkang Hightech Valley, Sangdaewon1-Dong 133-1, Jungwon-Gu, Seongnam-Si, Kyongki-Do, Rep. of Korea. Zip Code: 462-807 Tel: +82-31-777-5060 Fax: +82-31-740-3798 / Homepage: www.excelsemi.com

The attached datasheets are provided by Excel Semiconductor.inc (ESI). ESI reserves the right to change the specifications and products. ESI will answer to your questions about device. If you have any questions, please contact the ESI office.