# Regarding the change of names mentioned in the document, such as Hitachi Electric and Hitachi XX, to Renesas Technology Corp.

The semiconductor operations of Mitsubishi Electric and Hitachi were transferred to Renesas Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.) Accordingly, although Hitachi, Hitachi, Ltd., Hitachi Semiconductors, and other Hitachi brand names are mentioned in the document, these names have in fact all been changed to Renesas Technology Corp. Thank you for your understanding. Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been made to the contents of the document, and these changes do not constitute any alteration to the contents of the document itself.

Renesas Technology Home Page: http://www.renesas.com

Renesas Technology Corp. Customer Support Dept. April 1, 2003



#### Cautions

Keep safety first in your circuit designs!

 Renesas Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party.
- 2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein.

Dual D-Type Positive Edge-Triggered Flip-Flop

### RENESAS

ADE-205-361 (Z) 1st. Edition Sep. 2000

#### Description

The HD74AC74 is a dual D-type flip-flop with Asynchronous Clear and Set inputs and complementary (Q,  $\overline{Q}$ ) outputs. Information at the input is transferred to the outputs on the positive edge of the clock pulse. Clock triggering occurs at a voltage level of the clock pulse and is not directly related to the transition time of the positive-going pulse. After the Clock Pulse input threshold voltage has been passed, the Data input is locked out and information present will not be transferred to the outputs until the next rising edge of the Clock Pulse input.

#### Features

Asynchronous Inputs:

Low input to  $\overline{S}_D$  (Set) sets Q to High level Low input to  $\overline{C}_D$  (Clear) sets Q to Low level Clear and Set are independent of clock Simultaneous Low on  $\overline{C}_D$  and  $\overline{S}_D$  makes both Q and  $\overline{Q}$  High

• Outputs Source/Sink 24 mA

#### **Pin Arrangement**



#### Logic Symbol



#### **Pin Names**

| D <sub>1</sub> , D <sub>2</sub>                                                | Data Inputs         |
|--------------------------------------------------------------------------------|---------------------|
| $CP_1, CP_2$                                                                   | Clock Pulse Inputs  |
| $\overline{C}_{D1}, \overline{C}_{D2}$                                         | Direct Clear Inputs |
| $\overline{\mathbf{S}}_{\mathrm{D1}}, \overline{\mathbf{S}}_{\mathrm{D2}}$     | Direct Set Inputs   |
| $\mathbf{Q}_1, \overline{\mathbf{Q}}_1, \mathbf{Q}_2, \overline{\mathbf{Q}}_2$ | Outputs             |



#### Truth Table (Each Half)

| Inputs                                       |   |                             |    | Outputs |                |                     |
|----------------------------------------------|---|-----------------------------|----|---------|----------------|---------------------|
| $\overline{\bm{S}}_{\!\scriptscriptstyle D}$ |   | $\overline{\mathbf{C}}_{D}$ | СР | D       | Q              | Q                   |
| L                                            |   | Н                           | Х  | Х       | Н              | L                   |
| Н                                            |   | L                           | Х  | Х       | L              | Н                   |
| L                                            |   | L                           | Х  | Х       | Н              | Н                   |
| Н                                            |   | Н                           |    | Н       | Н              | L                   |
| Н                                            |   | Н                           |    | L       | L              | Н                   |
| Н                                            |   | Н                           | L  | Х       | Q <sub>0</sub> | $\overline{Q}_{_0}$ |
| Н                                            | : | High Voltage Level          |    |         |                |                     |
| L                                            |   | Low Voltage Level           |    |         |                |                     |
| v                                            |   | Immotorial                  |    |         |                |                     |

- X : Immaterial
- : Low-to-High Clock Transition

 $Q_0(\overline{Q}_0)$ : Previous  $Q(\overline{Q})$  before Low-to-High Transition of Clock

#### Logic Diagram



Please note that this diagram is provised only for the understanding of logic operations and should not be used to estimate propagation delays.

#### DC Characteristics (unless otherwise specified)

| Item                             | Symbol          | Max | Unit | Condition                                                            |
|----------------------------------|-----------------|-----|------|----------------------------------------------------------------------|
| Maximum quiescent supply current | I <sub>cc</sub> | 40  | μA   | $V_{IN} = V_{CC}$ or ground, $V_{CC} = 5.5 V$ ,<br>Ta = Worst case   |
| Maximum quiescent supply current | I <sub>cc</sub> | 4.0 | μΑ   | $V_{IN} = V_{CC}$ or ground, $V_{CC} = 5.5 \text{ V}$ ,<br>Ta = 25°C |



#### **AC Characteristics**

|                                                                                                                      |                     |                                   | Ta = +25°C<br>C <sub>∟</sub> = 50 pF |      |      | Ta = −40°C to +85°C<br>C <sub>L</sub> = 50 pF |      |      |
|----------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------|--------------------------------------|------|------|-----------------------------------------------|------|------|
| Item                                                                                                                 | Symbol              | V <sub>cc</sub> (V)* <sup>1</sup> | Min                                  | Тур  | Max  | Min                                           | Max  | Unit |
| Maximum clock                                                                                                        | $\mathbf{f}_{\max}$ | 3.3                               | 100                                  | 125  | —    | 95                                            | —    | MHz  |
| frequency                                                                                                            |                     | 5.0                               | 140                                  | 160  | —    | 125                                           | —    |      |
| Propagation delay                                                                                                    | t <sub>PLH</sub>    | 3.3                               | 1.0                                  | 8.0  | 12.0 | 1.0                                           | 13.0 | ns   |
| $\overline{C}_{{}_{Dn}}  \text{or}  \overline{S}_{{}_{Dn}}  \text{to}  Q_{{}_{n}}  \text{or}  \overline{Q}_{{}_{n}}$ |                     | 5.0                               | 1.0                                  | 6.0  | 9.0  | 1.0                                           | 10.0 |      |
| Propagation delay                                                                                                    | t <sub>PHL</sub>    | 3.3                               | 1.0                                  | 10.5 | 12.0 | 1.0                                           | 13.5 | ns   |
| $\overline{C}_{_{Dn}} \text{ or } \overline{S}_{_{Dn}} \text{ to } Q_{_{n}} \text{ or } \overline{Q}_{_{n}}$         |                     | 5.0                               | 1.0                                  | 8.0  | 9.5  | 1.0                                           | 10.5 |      |
| Propagation delay                                                                                                    | t <sub>PLH</sub>    | 3.3                               | 1.0                                  | 8.0  | 13.5 | 1.0                                           | 16.0 | ns   |
| $CP_n$ to $Q_n$ or $\overline{Q}_n$                                                                                  |                     | 5.0                               | 1.0                                  | 6.0  | 10.0 | 1.0                                           | 10.5 | _    |
| Propagation delay                                                                                                    | t <sub>PHL</sub>    | 3.3                               | 1.0                                  | 8.0  | 14.0 | 1.0                                           | 14.5 | ns   |
| $CP_n$ to $Q_n$ or $\overline{Q}_n$                                                                                  |                     | 5.0                               | 1.0                                  | 6.0  | 10.0 | 1.0                                           | 10.5 | _    |

Note: 1. Voltage Range 3.3 is 3.3 V  $\pm$  0.3 V Voltage Range 5.0 is 5.0 V  $\pm$  0.5 V

#### AC Operating Requirements: HD74AC74

|                                                      |                  |                                   | Ta = +25°C<br>C <sub>∟</sub> = 50 pF |            | Ta = −40°C<br>to +85°C<br>C <sub>L</sub> = 50 pF |      |
|------------------------------------------------------|------------------|-----------------------------------|--------------------------------------|------------|--------------------------------------------------|------|
| Item                                                 | Symbol           | V <sub>cc</sub> (V)* <sup>1</sup> | Тур                                  | Guaranteed | Minimum                                          | Unit |
| Set-up time, HIGH or LOW                             | t <sub>su</sub>  | 3.3                               | 1.5                                  | 4.0        | 4.5                                              | ns   |
| D <sub>n</sub> to CP <sub>n</sub>                    |                  | 5.0                               | 1.0                                  | 3.0        | 3.0                                              | _    |
| Hold time, HIGH or LOW                               | t <sub>h</sub>   | 3.3                               | -2.0                                 | 0          | 0                                                | ns   |
| D <sub>n</sub> to CP <sub>n</sub>                    |                  | 5.0                               | -1.5                                 | 0          | 0                                                | _    |
| $CP_n$ or $\overline{C}_{Dn}$ or $\overline{S}_{Dn}$ | t <sub>w</sub>   | 3.3                               | 3.0                                  | 5.5        | 7.0                                              | ns   |
| Pulse width                                          |                  | 5.0                               | 2.5                                  | 4.5        | 5.0                                              | _    |
| Recovery time                                        | t <sub>rec</sub> | 3.3                               | -2.5                                 | 0          | 0                                                | ns   |
| $\overline{C}_{Dn}$ or $\overline{S}_{Dn}$ to CP     |                  | 5.0                               | -2.0                                 | 0          | 0                                                | _    |

Note: 1. Voltage Range 3.3 is 3.3 V  $\pm$  0.3 V Voltage Range 5.0 is 5.0 V  $\pm$  0.5 V



#### Capacitance

| Item                          | Symbol          | Тур  | Unit | Condition        |
|-------------------------------|-----------------|------|------|------------------|
| Input capacitance             | CIN             | 4.5  | pF   | $V_{cc} = 5.5 V$ |
| Power dissipation capacitance | C <sub>PD</sub> | 35.0 | pF   | $V_{cc} = 5.0 V$ |

#### **Package Dimensions**









#### Cautions

- 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.
- 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
- 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
- 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
- 5. This product is not designed to be radiation resistant.
- 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
- 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.

## HITACHI

#### Hitachi, Ltd.

Semiconductor & Integrated Circuits. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109

| URL | NorthAmerica<br>Europe |   | http://semiconductor.hitachi.com/<br>http://www.hitachi-eu.com/hel/ecg    |
|-----|------------------------|---|---------------------------------------------------------------------------|
|     | Asia<br>Japan          | : | http://sicapac.hitachi-asia.com<br>http://www.hitachi.co.jp/Sicd/indx.htm |

#### For further information write to:

| Hitachi Semiconductor<br>(America) Inc.<br>179 East Tasman Drive,<br>San Jose,CA 95134<br>Tel: <1> (408) 433-1990<br>Fax: <1>(408) 433-0223 |                                                                                                                          | Hitachi Asia Ltd.<br>Hitachi Tower<br>16 Collyer Quay #20-00,<br>Singapore 049318<br>Tel: <65>-538-6533/538-8577<br>Fax: <65>-538-6933/538-3877<br>URL: http://www.hitachi.com.sg                                                               | Hitachi Asia (Hong Kong) Ltd.<br>Group III (Electronic Components)<br>7/F., North Tower,<br>World Finance Centre,<br>Harbour City, Canton Road<br>Tsim Sha Tsui, Kowloon,<br>Hong Kong |
|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                             | Electronic Components Group.<br>Whitebrook Park<br>Lower Cookham Road<br>Maidenhead<br>Berkshire SL6 8YA, United Kingdom | Hitachi Asia Ltd.<br>(Taipei Branch Office)<br>4/F, No. 167, Tun Hwa North Road,<br>Hung-Kuo Building,<br>Taipei (105), Taiwan<br>Tel: <886>-(2)-2718-3666<br>Fax: <886>-(2)-2718-3180<br>Telex: 23222 HAS-TP<br>URL: http://www.hitachi.com.tw | Tel : <852>-(2)-735-9218<br>Fax : <852>-(2)-730-0281<br>URL : http://www.hitachi.com.hk                                                                                                |

Copyright © Hitachi, Ltd., 2000. All rights reserved. Printed in Japan. Colophon 2.0

