## **DM7473** ## Dual Master-Slave J-K Flip-Flops with Clear and **Complementary Outputs** ## **General Description** This device contains two independent positive pulse triggered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flops after a complete clock pulse. While the clock is low the slave is isolated from the master. On the positive transition of the clock, the data from the J and K inputs is transferred to the master. While the clock is high the J and K inputs are disabled. On the negative transition of the clock, the data from the master is transferred to the slave. The logic states of the J and K inputs must not be allowed to change while the clock is high. Data transfers to the outputs on the falling edge of the clock pulse. A low logic level on the clear input will reset the outputs regardless of the logic states of the other inputs. #### **Features** ■ Alternate Military/Aerospace device (5473) is available. Contact a Fairchild Semiconductor Sales Office/Distributor for specifications. ## **Connection Diagram** Order Number 5473DMQB, 5473FMQB, DM5473J, DM5473W or DM7473N See Package Number J14A, N14A or W14B #### **Function Table** | Inputs | | | | Outputs | | | |--------|-----|---|---|----------------|--------------------|--| | CLR | CLK | J | К | Q | Q | | | L | Х | Х | Х | L | Н | | | Н | л. | L | L | Q <sub>o</sub> | $\overline{Q}_{0}$ | | | Н | 九 | Н | L | Н | L | | | Н | л. | L | Н | L | Н | | | Н | л. | Н | Н | To | ggle | | H = High Logic Level L = Low Logic Level X = Fither Low or High Logic Level <sup>-</sup> Positive pulse data. the J and K inputs must be held constant while the clock is high. Data is transferred to the outputs on the falling edge of the clock pulse. $Q_0$ = The output logic level before the indicated input conditions were established. Toggle = Each output changes to the complement of its previous level on each high level clock pulse. **Absolute Maximum Ratings** (Note 1) DM54 and 54 DM74 -55°C to +125°C 0°C to +70°C -65°C to +150°C Supply Voltage Input Voltage 7V 5.5V Storage Temperature Range Operating Free Air Temperature Range ## **Recommended Operating Conditions** | Symbol | Parameter | | | DM5473 | | | DM7473 | | | |------------------|-------------------|----------------|-----|--------|------|------|--------|------|-----| | | | | Min | Nom | Max | Min | Nom | Max | | | V <sub>cc</sub> | Supply Voltage | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | ٧ | | V <sub>IH</sub> | High Level Input | Voltage | 2 | | | 2 | | | ٧ | | V <sub>IL</sub> | Low Level Input | Voltage | | | 0.8 | | | 0.8 | ٧ | | I <sub>OH</sub> | High Level Outpu | ut Current | | | -0.4 | | | -0.4 | mA | | l <sub>OL</sub> | Low Level Outpu | t Current | | | 16 | | | 16 | mA | | f <sub>CLK</sub> | Clock Frequency | (Note 6) | 0 | | 15 | 0 | | 15 | MHz | | t <sub>w</sub> | Pulse Width | Clock High | 20 | | | 20 | | | | | | (Note 6) | Clock Low | 47 | | | 47 | | | ns | | | | Clear Low | 25 | | | 25 | | | | | t <sub>su</sub> | Input Setup Time | e (Notes 2, 6) | 01 | | | 0↑ | | | ns | | t <sub>H</sub> | Input Hold Time | (Notes 2, 6) | ο↓ | | | ο↓ | | | ns | | T <sub>A</sub> | Free Air Operatir | ng Temperature | -55 | | 125 | 0 | | 70 | °C | Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. ### **Electrical Characteristics** over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter | Condi | tions | Min | Тур | Max | Units | |-----------------|---------------------|-----------------------------------------|------------------------------------------------|-----|----------|------|------------| | | | | | | (Note 3) | | | | V <sub>I</sub> | Input Clamp Voltage | V <sub>CC</sub> = Min, I <sub>I</sub> = | V <sub>CC</sub> = Min, I <sub>I</sub> = -12 mA | | | -1.5 | ٧ | | V <sub>OH</sub> | High Level Output | V <sub>CC</sub> = Min, I <sub>OH</sub> | = Max | 2.4 | 3.4 | | V | | | Voltage | V <sub>IL</sub> = Max, V <sub>IH</sub> | = Min | | | | | | V <sub>OL</sub> | Low Level Output | V <sub>CC</sub> = Min, I <sub>OL</sub> | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max | | 0.2 | 0.4 | V | | | Voltage | $V_{IH} = Min, V_{IL}$ | = Max | | | | | | I <sub>I</sub> | Input Current @ Max | V <sub>CC</sub> = Max, V <sub>I</sub> | = 5.5 <b>V</b> | | | 1 | mA | | | Input Voltage | | | | | | | | I <sub>IH</sub> | High Level Input | V <sub>CC</sub> = Max | J, K | | | 40 | | | | Current | $V_1 = 2.4V$ | Clock | | | 80 | μA | | | | | Clear | | | 80 | | | I <sub>IL</sub> | Low Level Input | V <sub>CC</sub> = Max | J, K | | | -1.6 | | | | Current | $V_1 = 0.4V$ | Clock | | | -3.2 | m <b>A</b> | | | | | Clear | | | -3.2 | | | los | Short Circuit | V <sub>CC</sub> = Max | D <b>M</b> 54 | -20 | | -55 | mA | | | Output Current | (Note 4) | D <b>M</b> 74 | -18 | | -55 | | | Icc | Supply Current | V <sub>CC</sub> = Max, (N | ote 5) | | 18 | 34 | mA | Note 2: The symbol $(\uparrow, \downarrow)$ indicates the edge of the clock pulse is used for reference: $(\uparrow)$ for rising edge, $(\downarrow)$ for falling edge. Note 3: All typicals are at $V_{CC}$ = 5V, $T_A$ = 25°C. Note 4: Not more than one output should be shorted at a time. Note 5: With all outputs open, $I_{CC}$ is measured with the Q and $\overline{Q}$ outputs high in turn. At the time of measurement the clock input grounded. Note 6: $T_A = 25^{\circ}C$ and $V_{CC} = 5V$ . # Switching Characteristics at $V_{CC}$ = 5V and $T_A$ = 25°C | Symbol | Parameter | From (Input)<br>To (Output) | $R_L = 400\Omega$<br>$C_L = 15 pF$ | | Units | |------------------|--------------------------|------------------------------|------------------------------------|-----|-------| | | | | Min | Max | 1 | | f <sub>MAX</sub> | Maximum Clock | | 15 | | MHz | | | Frequency | | | | | | t <sub>PHL</sub> | Propagation Delay Time | Clear | | 40 | ns | | | High to Low Level Output | to Q | | | | | t <sub>PLH</sub> | Propagation Delay Time | Clear | | 25 | ns | | | Low to High Level Output | to $\overline{\mathbf{Q}}$ | | | | | t <sub>PHL</sub> | Propagation Delay Time | Clock to | | 40 | ns | | | High to Low Level Output | Q or $\overline{\mathbf{Q}}$ | | | | | t <sub>PLH</sub> | Propagation Delay Time | Clock to | | 25 | ns | | | Low to High Level Output | Q or $\overline{\mathbf{Q}}$ | | | | ## Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 14-Lead Ceramic Flat Package (W) Order Number 5473FMQB or DM5473W Package Number W14B #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE-VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMI-CONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. Fairchild Semiconductor Corporation Americas Customer Response Center Tel: 1-888-522-5372 www.fairchildsemi.com Fairchild Semiconductor Europe Fairchild Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: +852 2737-7200 Fax: +852 2314-0061 National Semiconductor Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179