MOTOROLA

SEMICONDUCTOR TECHNICAL DATA

# Advance Information

# Dual Gauge Driver Integrated Circuit with Improved Damping Algorithms

This 33970 is a single-packaged, Serial Peripheral Interface (SPI) controlled, dual step motor gauge driver integrated circuit (IC). This monolithic IC consists of four dual output H-Bridge coil drivers and the associated control logic. Each pair of H-Bridge drivers is used to automatically control the speed, direction, and magnitude of current through the two coils of a two-phase instrumentation step motor, similar to an MMT-licensed AFIC 6405.

The 33970 is ideal for use in automotive instrumentation systems requiring distributed and flexible step motor gauge driving. The device also eases the transition to step motors from air core motors by emulating the air core pointer movement with little additional processor bandwidth utilization.

#### Features

- MMT-Licensed Two-Phase Step Motor Compatible
- Minimal Processor Overhead Required
- Fully Integrated Pointer Movement and Position State Machine with Air Core Movement Emulation
- 4096 Possible Steady State Pointer Positions
- 340° Maximum Pointer Sweep
- Fixed Maximum Acceleration and Deceleration of 4500°/sec<sup>2</sup>
- Maximum Pointer Velocity of 400°/s
- Analog Microstepping (12 Steps/Degree of Pointer Movement)
- Pointer Calibration and Return to Zero
- SPI-Controlled 16-Bit Word
- Calibratable Internal Clock
- Low Sleep Mode Current
- Backward Compatible with MC33991
- · Improved Pointer Movement, Diagnostics, and Return to Zero (RTZ)



33970

ORDERING INFORMATION

24-LEAD SOICW

| Device       | Temperature<br>Range (T <sub>A</sub> ) | Package  |  |
|--------------|----------------------------------------|----------|--|
| PC33970DW/R2 | -40°C to 125°C                         | 24 SOICW |  |



This document contains certain information on a new product. Specifications and information herein are subject to change without notice

For More Information On This Product, inteligence are certain Go to: www.freescale.com





Figure 1. 33970 Simplified Internal Block Diagram

| -      |     |    |         |
|--------|-----|----|---------|
| COS0+  | 1 • | 24 | COS1+   |
| COS0-  | 2   | 23 |         |
| SIN0+□ | 3   | 22 | DISIN1+ |
| SIN0-  | 4   | 21 | DISIN1- |
| GND    | 5   | 20 | 🗖 GND   |
| GND    | 6   | 19 | 💷 GND   |
| GND    | 7   | 18 | 🗖 GND   |
| GND    | 8   | 17 | 🗖 GND   |
|        | 9   | 16 |         |
| SCLK   | 10  | 15 |         |
| so□    | 11  | 14 |         |
| siœ    | 12  | 13 | □ RTZ   |
|        |     |    | -       |

#### **PIN FUNCTION DESCRIPTION**

| Pin                  | Pin Name                         | Formal Name        | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------|----------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>2<br>3<br>4     | COS0+<br>COS0-<br>SIN0+<br>SIN0- | H-Bridge Outputs 0 | Each pin is the output pin of a half bridge, designed to source or sink current.<br>The H-Bridge pins linearly drive the sine and cosine coils of two separate step<br>motors to provide four-quadrant operation.                                                                                                                                                                                                                                                                         |
| 5–8,<br>17–20        | GND                              | Ground             | These pins serve as the ground for the source of the low-side output transistors as well as the logic portion of the device. They also help dissipate heat from the device.                                                                                                                                                                                                                                                                                                               |
| 9                    | CS                               | Chip Select        | This pin is connected to a chip select output of a LSI IC. This IC controls which device is addressed by pulling the CS pin of the desire device low, enabling the SPI communication with the device, while other devices on the serial link keep their serial outputs tri-stated. This input has an internal active pull-up, requiring CMOS logic levels. This pin is also used to calibrate the internal clock.                                                                         |
| 10                   | SCLK                             | Serial Clock       | This pin is connected to the SCLK pin of the master device and acts as a bit clock for the SPI port. It transitions on time per bit transferred at an operating frequency, fSPI, defined in the Coil Output Timing Table. It is idle between command transfers. The pin is 50 percent duty cycle, with CMOS logic levels. This signal is used to shift data to and from the device.                                                                                                       |
| 11                   | SO                               | Serial Output      | This pin is connected to the SPI Serial Data Input pin of the master device, or to the SI pin of the next device in a daisy chain. This output will remain tri-stated unless the device is selected by a low CS signal. The output signal generated will have CMOS logic levels and the output will transition on the rising edges of SCLK. The serial output data provides status feedback and fault information for each output and is returned MSB first when the device is addressed. |
| 12                   | SI                               | Serial Input       | This pin is connected to the SPI Serial Data Output pin of the master device<br>from which it receives output command data. This input has an internal active<br>pull down requiring CMOS logic levels. The serial data transmitted on this line<br>is a 16-bit control command sent MSB first, controlling the gauge functions. The<br>master ensures data is available on the falling edge of SCLK.                                                                                     |
| 13                   | RTZ                              | Multiplexed Output | This multiplexed output pin of the non-driven coil during a Return to Zero (RTZ) event.                                                                                                                                                                                                                                                                                                                                                                                                   |
| 14                   | V <sub>DD</sub>                  | Voltage            | This SPI and logic power supply input will work with 5.0 V supplies.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 15                   | RST                              | Reset              | If the master decides to reset the device, or place it into a sleep state, the RST pin is driven to a logic [0]. A logic [0] on the RST pin will force all internal logic to the known default state. This input has an internal active pull-up.                                                                                                                                                                                                                                          |
| 16                   | V <sub>PWR</sub>                 | Battery Voltage    | Power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 21<br>22<br>23<br>24 | SIN1-<br>SIN1+<br>COS1-<br>COS1+ | H-Bridge Outputs 1 | Each of this pins is the output pin of a half bridge, designed to source or sink current. The H-Bridge pins linearly drive the sine and cosine coils of two separate step motors to provide four-quadrant operation.                                                                                                                                                                                                                                                                      |

#### **MAXIMUM RATINGS**

All voltages are with respect to ground unless otherwise noted.

| Rating                                                             | Symbol                                 | Value         | Unit |
|--------------------------------------------------------------------|----------------------------------------|---------------|------|
| Power Supply Voltage                                               | V <sub>PWR(sus)</sub>                  |               | V    |
| Steady State                                                       |                                        | -0.3 to 41    |      |
| Input Pin Voltage (Note 1)                                         | V <sub>IN</sub>                        | -0.3 to 7.0   | V    |
| SIN+/- COS+/- Continuous Per Output Current (Note 2)               | I <sub>OUTMAX</sub>                    | 40            | mA   |
| Storage Temperature                                                | T <sub>STG</sub>                       | -55 to 150    | °C   |
| Operating Junction Temperature                                     | Т <sub>Ј</sub>                         | -40 to 150    | °C   |
| Thermal Resistance<br>Junction to Ambient<br>Junction to Lead      | R <sub>θJA</sub><br>R <sub>θJL</sub>   | 60<br>20      | °C/W |
| ESD Voltage<br>Human Body Model (Note 3)<br>Machine Model (Note 4) | V <sub>ESD1</sub><br>V <sub>ESD2</sub> | ±2000<br>±200 | V    |

#### Notes

1. Exceeding voltage limits on Input pins may cause permanent damage to the device.

Output continuous output rating so long as maximum junction temperature is not exceeded. Operation at 125°C ambient temperature will
require maximum output current computation using package thermal resistances.

3. ESD1 testing is performed in accordance with the Human Body Model (C<sub>ZAP</sub> = 100 pF, R<sub>ZAP</sub> = 1500  $\Omega$ ).

4. ESD2 testing is performed in accordance with the Machine Model (C<sub>ZAP</sub> = 200 pF, R<sub>ZAP</sub> = 0  $\Omega$ ).

#### STATIC ELECTRICAL CHARACTERISTICS

Characteristics noted under conditions 4.75 V  $\leq$  V<sub>DD</sub>  $\leq$  5.25 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C unless otherwise noted.

| Characteristic                                         | Symbol               | Min | Тур | Max | Unit |
|--------------------------------------------------------|----------------------|-----|-----|-----|------|
| POWER INPUT                                            |                      |     |     |     | •    |
| Supply Voltage Range                                   | V <sub>PWR</sub>     |     |     |     | V    |
| Fully Operational                                      |                      | 6.5 | -   | 26  |      |
| Limited Operational (Note 5), (Note 6)                 |                      | 4.0 | -   | 26  |      |
| V <sub>PWR</sub> Supply Current                        | I <sub>PWR(ON)</sub> |     |     |     | mA   |
| Gauge 1 and 2 Outputs ON, No Output Loads              |                      | -   | 4.0 | 6.0 |      |
| V <sub>PWR</sub> Supply Current (All Outputs Disabled) |                      |     |     |     | μA   |
| Reset = Logic [0], V <sub>DD</sub> = 5.0 V             | I <sub>PWSLP1</sub>  | -   | 42  | 60  |      |
| Reset = Logic [0], V <sub>DD</sub> = 0 V               | I <sub>PWRSLP2</sub> | -   | 15  | 25  |      |
| Overvoltage Detection Level (Note 7)                   | V <sub>PWROV</sub>   | 26  | 32  | 38  | V    |
| Undervoltage Detection Level (Note 8)                  | V <sub>PWRUV</sub>   | 5.0 | 5.6 | 6.2 | V    |
| Logic Supply Voltage Range (5.0 V Nominal Supply)      | V <sub>DD</sub>      | 4.5 | 5.0 | 5.5 | V    |
| Under V <sub>DD</sub> Logic Reset                      | V <sub>DDUV</sub>    | _   | -   | 4.5 | V    |
| V <sub>DD</sub> Supply Current                         |                      |     |     |     |      |
| Sleep: Reset Logic [0]                                 | I <sub>DD(OFF)</sub> | -   | 40  | 65  | μA   |
| Outputs Enabled                                        | I <sub>DD(ON)</sub>  | -   | 1.0 | 1.8 | mA   |

Notes

5. Outputs and logic remain active; however, the larger coil voltage levels may be clipped. The reduction in drive voltage may result in a loss of position control.

6. The logic will reset at some level below the specified Limited Operational minimum.

7. Outputs will disable and must be re-enabled via the PECCR command.

8. Outputs remain active; however, the reduction in drive voltage may result in a loss of position control.

#### STATIC ELECTRICAL CHARACTERISTICS (continued)

Characteristics noted under conditions 4.75 V  $\leq$  V<sub>DD</sub>  $\leq$  5.25 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C unless otherwise noted.

| Characteristic                                                                                                                            | Symbol                | Min                 | Тур         | Max         | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------|-------------|-------------|------|
| POWER OUTPUTS                                                                                                                             |                       |                     |             |             |      |
| Microstep Output (Measured Across Coil Outputs)<br>SIN0,1, $\pm$ (COS0,1, $\pm$ ) (refer to <u>PIN FUNCTION DESCRIPTION</u> ,<br>pp. 3–4) |                       |                     |             |             | V    |
| R <sub>OUT</sub> = 200 Ω                                                                                                                  |                       |                     |             |             |      |
| Steps 6, 18 (0, 12)                                                                                                                       | Vst6                  | 4.82                | 5.3         | 6.0         |      |
| Steps 5, 7, 17, 19 (1, 11, 13, 23)                                                                                                        | Vst5                  | 0.94 x Vst6         | 0.97 x Vst6 | 1.0 x Vst6  |      |
| Steps 4, 8, 16, 20 (2, 10, 14, 22)                                                                                                        | Vst4                  | 0.84 x Vst6         | 0.87 x Vst6 | 0.96 x Vst6 |      |
| Steps 3, 9, 15, 21 (3, 9, 15, 21)                                                                                                         | Vst3                  | 0.68 x Vst6         | 0.71 x Vst6 | 0.8 x Vst6  |      |
| Steps 2, 10, 14, 22 (4, 8,16, 20)                                                                                                         | Vst2                  | 0.47 x Vst6         | 0.50 x Vst6 | 0.57 x Vst6 |      |
| Steps 1, 11, 13, 23 (5, 7, 17, 19)                                                                                                        | Vst1                  | 0.23 x Vst6         | 0.26 x Vst6 | 0.31 x Vst6 |      |
| Steps 0, 12 (6, 18)                                                                                                                       | Vst0                  | -0.1                | 0           | 0.1         |      |
| Full Step Active Output (Measured Across Coil Outputs)<br>SIN0, 1, $\pm$ (COS0, 1, $\pm$ ) (see <u>Figure 7</u> , page 27)                | V <sub>FS</sub>       |                     |             |             | V    |
| Steps 1, 3 (0, 2)                                                                                                                         |                       | 4.9                 | 5.3         | 6.0         |      |
| Microstep, Full Step Output (Measured from Coil Low Side to Ground)<br>SIN0, 1, ± (COS0, 1, ±), I <sub>OUT</sub> = 30 mA                  | $V_{LS}$              | 0                   | 0.1         | 0.3         | V    |
| Output Flyback Clamp (Note 10)                                                                                                            | V <sub>FB</sub>       | _                   | Vst1 + 0.5  | Vst1 + 1.0  | V    |
| Output Current Limit (Output = Vst6)                                                                                                      | I <sub>LIM</sub>      | 40                  | 100         | 170         | mA   |
| Overtemperature Shutdown (Note 9)                                                                                                         | OT <sub>SD</sub>      | 155                 | -           | 180         | °C   |
| Overtemperature Hysteresis (Note 10)                                                                                                      | OT <sub>HYST</sub>    | 8.0                 | -           | 16          | °C   |
| CONTROL I/O                                                                                                                               |                       |                     |             |             |      |
| Input Logic High Voltage (Note 11)                                                                                                        | V <sub>IH</sub>       | 2.0                 | -           | -           | V    |
| Input Logic Low Voltage (Note 11)                                                                                                         | V <sub>IL</sub>       | -                   | _           | 0.8         | V    |
| Input Logic Voltage Hysteresis (Note 12)                                                                                                  | V <sub>IN(HYST)</sub> | -                   | 100         | -           | mV   |
| Input Logic Pull Down Current (SI, SCLK)                                                                                                  | I <sub>DWN</sub>      | 3.0                 | -           | 20          | μA   |
| Input Logic Pull-Up Current (CS, RST)                                                                                                     | I <sub>UP</sub>       | 5.0                 | _           | 20          | μA   |
| SO High-State Output Voltage (I <sub>OH</sub> = 1.0 mA)                                                                                   | V <sub>SOH</sub>      | 0.8 V <sub>DD</sub> | -           | -           | V    |
| SO Low-State Output Voltage (I <sub>OL</sub> = -1.6 mA)                                                                                   | V <sub>SOL</sub>      | -                   | 0.2         | 0.4         | V    |
| SO Tri-State Leakage Current ( $\overline{CS} \ge 3.5 \text{ V}$ )                                                                        | I <sub>SOLK</sub>     | -5.0                | 0           | 5.0         | μA   |
| Input Capacitance (Note 13)                                                                                                               | C <sub>IN</sub>       | _                   | 4.0         | 12          | pF   |
| SO Tri-State Capacitance (Note 13)                                                                                                        | C <sub>SO</sub>       | _                   | _           | 20          | pF   |

Notes

9. This parameter is guaranteed by design, but it is not production tested.

10. Not 100 percent tested

11. .V<sub>DD</sub> = 5.0 V.

12. This parameter is guaranteed by design, but it is not production tested.

13. Capacitance not measured. This parameter is guaranteed by design, but it is not production tested.

#### DYNAMIC ELECTRICAL CHARACTERISTICS

Characteristics noted under conditions  $4.75 \text{ V} \le \text{V}_{DD} \le 5.25 \text{ V}$ ,  $-40^{\circ}\text{C} \le \text{T}_{J} \le 150^{\circ}\text{C}$  unless otherwise noted.

| Characteristic                                                                                                                               | Symbol                | Min        | Тур        | Max        | Units |
|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------|------------|------------|-------|
| POWER OUTPUT AND CLOCK TIMINGS                                                                                                               |                       |            |            |            |       |
| SIN, COS Output Turn ON Delay Time (Time from Rising $\overline{CS}$ Enabling Outputs to Steady State Coil Voltages and Currents) (Note 14)  | t <sub>DLY(ON)</sub>  | _          | _          | 1.0        | ms    |
| SIN, COS Output Turn OFF Delay Time (Time from Rising $\overline{CS}$ Disables Outputs to Steady State Coil Voltages and Currents) (Note 14) | t <sub>DLY(OFF)</sub> | _          | _          | 1.0        | ms    |
| Uncalibrated Oscillator Cycle Time                                                                                                           | t <sub>CLU</sub>      | 0.65       | 1.0        | 1.7        | μs    |
| Calibrated Oscillator Cycle Time<br>Cal Pulse = 8.0 μs, PECCR D4 = Logic [0]<br>Cal pulse = 8.0 μs, PECCR D4 = Logic [1]                     | t <sub>CLC</sub>      | 1.0<br>0.9 | 1.1<br>1.0 | 1.2<br>1.1 | μS    |
| Maximum Pointer Speed (Note 15)                                                                                                              | V <sub>MAX</sub>      | _          | _          | 400        | °/s   |
| Maximum Pointer Acceleration (Note 15)                                                                                                       | A <sub>MAX</sub>      | -          | -          | 4500       | °/s²  |

Notes

14. Maximum specified time for the 33970 is the minimum guaranteed time needed from the microcontroller.

15. The minimum and maximum value will vary proportionally to the internal clock tolerance. These numbers are based on an ideally calibrated clock frequency of 1.0 MHz. These are not 100 percent tested.

#### DYNAMIC ELECTRICAL CHARACTERISTICS (continued)

Characteristics noted under conditions  $4.75 \text{ V} \le \text{V}_{DD} \le 5.25 \text{ V}$ ,  $-40^{\circ}\text{C} \le \text{T}_{J} \le 150^{\circ}\text{C}$  unless otherwise noted.

| Characteristic                                                                                                    | Symbol                | Min | Тур | Max | Units |
|-------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----|-----|-------|
| SPI INTERFACE TIMING (Note 16)                                                                                    |                       |     |     |     |       |
| Recommended Frequency of SPI Operation                                                                            | f <sub>SPI</sub>      | -   | 1.0 | 3.0 | MHz   |
| Falling Edge of $\overline{CS}$ to Rising Edge of SCLK (Required Setup Time) (Note 17)                            | t <sub>LEAD</sub>     | -   | 50  | 167 | ns    |
| Falling Edge of SCLK to Rising Edge of $\overline{\text{CS}}$ (Required Setup Time) (Note 17)                     | t <sub>LAG</sub>      | -   | 50  | 167 | ns    |
| SI to Falling Edge of SCLK (Required Setup Time) (Note 17)                                                        | t <sub>sisu</sub>     | -   | 25  | 83  | ns    |
| Required High State Duration of SCLK (Required Setup Time (Note 17)                                               | t <sub>wSCLKh</sub>   | -   | -   | 167 | ns    |
| Required Low State Duration of SCLK (Required Setup Time (Note 17)                                                | t <sub>wSCLKI</sub>   | -   | -   | 167 | ns    |
| Falling Edge of SCLK to SI (Required Hold Time) (Note 17)                                                         | t <sub>SI(HOLD)</sub> | -   | 25  | 83  | ns    |
| SO Rise Time<br>C <sub>L</sub> = 200 pF                                                                           | t <sub>rSO</sub>      | _   | 25  | 50  | ns    |
| SO Fall Time<br>C <sub>L</sub> = 200 pF                                                                           | t <sub>fSO</sub>      | _   | 25  | 50  | ns    |
| SI, CS, SCLK, Incoming Signal Rise Time (Note 18)                                                                 | t <sub>rSI</sub>      | -   | -   | 50  | ns    |
| SI, CS, SCLK, Incoming Signal Fall Time (Note 18)                                                                 | t <sub>fSI</sub>      | -   | -   | 50  | ns    |
| Falling Edge of RST to Rising Edge of RST (Required Setup Time) (Note 17)                                         | t <sub>wRST</sub>     | -   | -   | 3.0 | μS    |
| Rising Edge of $\overline{CS}$ to Falling Edge of $\overline{CS}$ (Required Setup Time) (Note 17), (Note 19)      | t <sub>CS</sub>       | -   | _   | 5.0 | μS    |
| Rising Edge of $\overline{\text{RST}}$ to Falling Edge of $\overline{\text{CS}}$ (Required Setup Time) (Note 17)  | t <sub>EN</sub>       | _   | -   | 5.0 | μS    |
| Time from Falling Edge of $\overline{\text{CS}}$ to SO Low Impedance (Note 20)                                    | t <sub>SO(EN)</sub>   | -   | -   | 145 | ns    |
| Time from Rising Edge of $\overline{\text{CS}}$ to SO High Impedance (Note 21)                                    | t <sub>SO(DIS)</sub>  | -   | 1.3 | 4.0 | μS    |
| Time from Rising Edge of SCLK to SO Data Valid (Note 22) $0.2 \ V_{DD} \le SO \ge 0.8 \ V_{DD}, \ C_L = 200 \ pF$ | t <sub>VALID</sub>    | _   | 65  | 105 | ns    |

Notes

16. The device shall meet all SPI interface timing requirements specified in the SPI Interface Timing section of this table, over the temperature range specified. Digital interface timing is based on a symmetrical 50 percent duty cycle SCLK Clock Period of 333 ns. The device shall be fully functional for slower clock speeds.

17. The maximum setup time specified for the 33970 is the minimum time needed from the microcontroller to guarantee correct operation.

18. Rise and Fall time of incoming SI, CS, and SCLK signals suggested for design consideration to prevent the occurrence of double pulsing.

19. The value is for a 1.0 MHz calibrated internal clock. The value will change proportionally as the internal clock frequency changes.

20. Time required for output status data to be terminated at SO. 1.0  $k\Omega$  load on SO

21. Time required for output status data to be available for use at SO. 1.0 k $\Omega$  load on SO.

22. Time required to obtain valid data out from SO following the rise of SCLK.





Figure 2. Input Timing Switching Characteristics



Figure 3. Valid Data Delay Time and Valid Time Waveforms

### SYSTEM/APPLICATION INFORMATION

### INTRODUCTION

This 33970 is a single-packaged, Serial Peripheral Interface (SPI) controlled, dual step motor gauge driver integrated circuit (IC). This monolithic IC consists of four dual output H-Bridge coil drivers and the associated control logic. Each pair of H-Bridge drivers is used to automatically control the speed, direction, and magnitude of current through the two coils of a two-phase instrumentation step motor, similar to an MMT-licensed AFIC 6405.

The 33970 is ideal for use in automotive instrumentation systems requiring distributed and flexible step motor gauge driving. The device also eases the transition to step motors from air core motors by emulating the air core pointer movement with little additional processor bandwidth utilization.

### SPI PROTOCOL DESCRIPTION

The SPI interface has a full-duplex, three-wire synchronous, 16-bit serial synchronous interface data transfer and four I/O lines associated with it (SI, SO, SCLK, and  $\overline{CS}$ ). The SI/SO pins of the 33970 follow a first in/first out (D15/D0) protocol with both input and output words transferring the most significant bit first. All inputs are compatible with 5.0 V CMOS logic levels.

### Chip Select (CS)

The  $\overline{CS}$  pin enables communication with the master device. When this pin is in a logic [0] state, the 33970 is capable of transferring information to, and receiving information from, the master. The 33970 latches data in from the Input Shift registers to the addressed registers on the rising edge of  $\overline{CS}$ . The output driver on the SO pin is enabled when  $\overline{CS}$  is logic [0]. When  $\overline{CS}$  is logic high, signals at the SCLK and SI pins are ignored and the SO pin is tri-stated (high impedance).  $\overline{CS}$  will only be transitioned from a logic [1] state to a logic [0] state when SCLK is a logic [0].  $\overline{CS}$  has an internal pull-up (I<sub>UP</sub>) connected to the pin, as specified in the section of the Static Electrical Characteristics table entitled <u>CONTROL I/O</u>, which is found on page 6.

### Serial Clock (SCLK)

SCLK clocks the Internal Shift registers of the 33970 device. The Serial Input (SI) pin accepts data into the Input Shift register on the falling edge of the SCLK signal, while the Serial Output pin (SO) shifts data information out of the SO Line Driver on the rising edge of the SCLK signal. It is important that the SCLK pin be in a logic [0] state whenever the  $\overline{CS}$  makes any transition. SCLK has an internal pull down ( $I_{DWN}$ ), as specified in the section of the Static Electrical Characteristics table entitled <u>CONTROL I/O</u>, which is found on page 6. When  $\overline{CS}$  is logic [1], signals at the SCLK and SI pins are ignored and SO is tri-stated (high impedance). Refer to the data transfer timing diagrams in Figure 4 and Figure 5 on page 11.

### Serial Input (SI)

The SI pin is the input of the Serial Peripheral Interface (SPI). Serial Input (SI) information is read on the falling edge of SCLK. A 16-bit stream of serial data is required on the SI pin, beginning with the most significant bit (MSB). Messages that are not multiples of 16 bits (e.g., daisy chained device messages) are ignored. After transmitting a 16-bit word, the  $\overline{CS}$ pin must be de-asserted (logic [1]) before transmitting a new word. SI information is ignored when  $\overline{CS}$  is in a logic high state.

### Serial Output (SO)

The SO data pin is a tri-stateable output from the Shift register. The Status register bits are the first 16 bits shifted out. Those bits are followed by the message bits clocked in FIFO, when the device is in a daisy chain connection or being sent words that are multiples of 16 bits. Data is shifted on the rising edge of the SCLK signal. The SO pin will remain in a high impedance state until the  $\overline{CS}$  pin is put into a logic low state.

#### TIMING DESCRIPTION

This section provides a description of the 33970 SPI behavior. To follow the explanations below, refer to <u>Table 1</u> and to the timing diagrams shown in <u>Figure 4</u> and <u>Figure 5</u>.

#### Table 1. Data Transfer Timing

| Pin         | Description                                                                                                              |
|-------------|--------------------------------------------------------------------------------------------------------------------------|
| CS (1-to-0) | SO pin is enabled.                                                                                                       |
| CS (0-to-1) | 33970 configuration and desired output states are transferred and executed according to the data in the Shift registers. |
| SO          | Will change state on the rising edge of the SCLK pin signal.                                                             |
| SI          | Will accept data on the falling edge of the SCLK pin signal.                                                             |



**Note** SO is tri-stated when  $\overline{CS}$  is logic [1].

#### Figure 4. Single 16-Bit Word SPI Communication



**Notes** 1. SO is tri-stated when  $\overline{CS}$  is logic [1].

2. D15, D14, D13, ..., and D0 refer to the first 16 bits of data into the 33970.

3. D15\*, D14\*, D13\*, ..., and D0\* refer to the most recent entry of program data into the 33970.

4. OD15, OD14, OD13, ..., and OD0 refer to the first 16 bits of fault and status data out of the 33970.

#### Figure 5. Multiple 16-Bit Word SPI Communication

#### **Data Input**

The Input Shift register captures data at the falling edge of the SCLK clock. The SCLK clock pulses exactly 16 times only inside the transmission windows (CS in a logic [0] state). By the time the  $\overline{CS}$  signal goes to logic [1] again, the contents of the Input Shift register are transferred to the appropriate internal register, to the address contained in bits 15:13. The minimum time  $\overline{CS}$  should be kept high depends on the internal clock speed. That data is specified in the <u>SPI INTERFACE TIMING</u> section of the Static Electrical Characteristics, which is found on page 6. It must be long enough so the internal clock is able to

capture the data from the Input Shift register and transfer it to the internal registers.

### **Data Output**

At the first rising edge of the SCLK clock, with the  $\overline{\text{CS}}$  at logic [0], the contents of the selected Status Word register are transferred to the Output Shift register. The first 16 bits clocked out are the status bits. If data continues to clock in before the  $\overline{\text{CS}}$  transitions to a logic [1], the device begins to shift out the data previously clocked in FIFO after the  $\overline{\text{CS}}$  first transitioned to logic [0].

### COMMUNICATION MEMORY MAPS AND REGISTER DESCRIPTIONS

The 33970 device is capable of interfacing directly with a microcontroller via the 16-bit SPI protocol described and specified below. The device is controlled by the microprocessor and reports back status information via the SPI. This section provides a detailed description of all registers accessible via serial interface. The various registers control the behavior of this device.

A message is transmitted by the master beginning with the MSB (D15) and ending with the LSB (D0). Multiple messages can be transmitted in succession to accommodate those applications where daisy chaining is desirable, or to confirm transmitted data, as long as the messages are all multiples of 16 bits. Data is transferred through daisy-chained devices, as illustrated in Figure 5, page 11. If an attempt is made to latch in a message smaller than 16 bits wide, it is ignored.

The 33970 uses six registers to configure the device, control the state of the four H-bridge outputs, and determine the type of status information that is clocked back to the master. The registers are addressed via D15:D13 of the incoming SPI word (refer to Table 2).

### **Module Memory Map**

Various registers of the 33970 SPI module are addressed by the three MSBs of the 16-bit word received serially. Functions to be controlled include:

- · Individual gauge drive enabling
- Power-up/down
- Internal clock calibration
- Gauge pointer position and velocity
- · Gauge pointer zeroing
- Air core motor movement emulation
- Status information

Status reporting includes:

- Individual gauge overtemperature condition
- Battery overvoltage
- · Battery undervoltage
- · Pointer zeroing status
- Internal clock status
- Confirmation of coil output changes that should result in pointer movement
- Real time pointer position information
- · Real time pointer velocity step information
- Pointer movement direction
- Command pointer position status
- RTZ accumulator value

<u>Table 2</u> provides the registers available to control the above functions.

| Address<br>[15:13] | Register                                               | Name  | See Page       |
|--------------------|--------------------------------------------------------|-------|----------------|
| 000                | Power, Enable, Calibration, and Configuration Register | PECCR | <u>Page 12</u> |
| 001                | Maximum Velocity Register                              | VELR  | Page 14        |
| 010                | Gauge 0 Position Register                              | POS0R | Page 15        |
| 011                | Gauge 1 Position Register                              | POS1R | Page 15        |
| 100                | Gauge Return to 0 Register                             | RTZR  | Page 15        |
| 101                | Gauge Return to 0<br>Configuration Register            | RTZCR | <u>Page 16</u> |
| 110                | Not Used                                               | -     | -              |
| 111                | Reserved for Test                                      | _     | _              |

#### Table 2. Module Memory Map

#### **Register Descriptions**

The following section describes the registers, their addresses, and their impact on device operation.

# Address 000—Power, Enable, Calibration, and Configuration Register (PECCR)

The Power, Enable, Calibration, and Configuration Register is illustrated in <u>Table 3</u>, page 13. A write to the 33970 using this register allows the master to (1) independently enable or disable the output drivers of the two-gauge controllers, (2) calibrate the internal clock, (3) disable the air core emulation, (4) select the direction of the pointer movement during pointer positioning and zeroing, (5) configure the device for the desired status information to be clocked out into the SO pin, or (6) send a null command for the purpose of reading the status bits. This register is also used to place the 33970 into a low current consumption mode.

Each of the gauge drivers can be enabled by writing a logic [1] to their assigned address bits, PE0 and PE1 respectively. This feature could be used to disable a driver if it is failing or is not being used. The device can be placed into a standby current mode by writing a logic [0] to both PE0 and PE1. During this state, most current consuming circuits are biased off. When in the Standby mode, the internal clock will remain ON.

The internal state machine utilizes a ROM table of step times defining the duration that the motor will spend at each microstep as it accelerates or decelerates to a commanded position. The accuracy of the acceleration and velocity of the motor is directly related to the accuracy of the internal clock. Although the accuracy of the internal clock is temperature independent, the non-calibrated tolerance is +70% to -35%. The 33970 was designed with a feature allowing the internal clock to be software calibrated to a tighter tolerance of  $\pm 10\%$ , using the  $\overline{CS}$  pin and a reference time pulse provided by the microcontroller.

Calibration of the internal clock is initiated by writing a logic [1] to PE3. The calibration pulse, which must be 8.0  $\mu$ s for an internal clock speed of 1.0 MHz, will be sent on the  $\overline{CS}$  pin immediately after the SPI word is sent. No other SPI lines will be toggled. A clock calibration will be allowed only if the gauges are disabled or the pointers are not moving, as indicated by status bits MOV0 and MOV1. Additional details are provided in the Internal Clock Calibration section, beginning on page 26.

Some applications may require a guaranteed maximum pointer velocity and acceleration. Guaranteeing these maximums requires that the nominal internal clock frequency fall below 1.0 MHz. The frequency range of the calibrated clock will always be below 1.0 MHz if bit PE4 is logic [0] when initiating a calibration command, followed by an 8.0  $\mu$ s reference pulse. The frequency will be centered at 1.0 MHz if bit PE4 is logic [1].

Some applications may require a slower calibrated clock due to a lower motor gear reduction ratio. Writing a logic [1] to bit PE2 will slow the internal oscillator by one-third. Slowing the clock accommodates a longer calibration pulse without overrunning the internal counter—a condition designed to generate a CAL fault indication. For example, calibration for a clock frequency of 667 kHz would require a calibration pulse of 12  $\mu$ s. Unless the internal oscillator is slowed by writing PE2 to logic [1], a 12  $\mu$ s calibration pulse may overrun the counter and generate a CAL fault indication.

Some applications may require faster pointer positioning than is provided with the air core motor emulation feature. This feature is enabled with the device that is in the default mode. Writing logic [1] to bit PE5 will disable the air core emulation and provide a constant acceleration and deceleration at the maximum rate. Bit D6 is logic [0] during a PECCR commands.

The default Pointer Position 0 (PE7 = 0) will be the farthest counter-clockwise position. A logic [1] written to bit PE7 will change the location of the position 0, for the Gauge selected by bit PE8, to the farthest clockwise position. A change in position 0 of only one, or both, of the two coils can be accomplished by using bits PE8 and PE7. Performing an RTZ will always move the pointer to position 0. Exercise care when writing to PECCR bits PE8 and PE7 in order to prevent accidental changes of the position 0 locations.

Bits PE11:PE8 determine the content of the bits clocked out of the SO pin. When bit PE11 is at logic [0], the clocked out bits will provide device status. If a logic [1] is written to bit PE11, the bits clocked out of the SO pin, depending upon the state of bits PE10:PE8, provides either:

- Accumulator information and detection status during the RTZ (PE10 logic [0])
- Real time pointer position location at the time CS goes low (PE10 logic [1] and PE9 logic [0]), or
- The real time step position of the pointer as described in the velocity <u>Table 17</u>, page 24 (PE10, PE9, and PE8 logic [1]).

Additional details are provided in the <u>SO Communication</u> section beginning on page 18.

If bit PE12 is logic [1] during a PECCR command, the state of PE11:PE0 is ignored. This is referred to as the null command and can be used to read device status without affecting device operation.

|       | Address 000 |      |      |     |     |     |    |     |     |     |     |     |     |
|-------|-------------|------|------|-----|-----|-----|----|-----|-----|-----|-----|-----|-----|
| Bits  | D12         | D11  | D10  | D9  | D8  | D7  | D6 | D5  | D4  | D3  | D2  | D1  | D0  |
| Read  | -           | -    | -    | _   | _   | -   | -  | -   | -   | -   | -   | -   | -   |
| Write | PE12        | PE11 | PE10 | PE9 | PE8 | PE7 | 0  | PE5 | PE4 | PE3 | PE2 | PE1 | PE0 |

 Table 3. Power, Enable, Calibration, and Configuration Register (PECCR)

The bits in Table 3 are write-only.

PE12 (D12)—Null Command for Status Read

- 0 = Disable
- 1 = Enable

PE11 (D11)—Status Select bit. This bit selects the information clocked out of the SO pin.

- 0 = Device Status (the logic states of PE10, PE9, and PE8 don't cares)
- 1 = RTZ Accumulator Value, Gauge 0 or 1 Pointer position, or Gauge 0 and 1 Velocity ramp position (depending upon the logic states of PE10, PE9, and PE8)

PE10 (D10)—RTZ Accumulator or Pointer Status Select bit. This bit is recognized only when PE11 = 1.

- 0 = RTZ Accumulator Value and status
- 1 = Pointer Position or Speed

PE9 (D9)—Pointer Position or Pointer Speed Select bit. This bit is recognized only if PE11 and PE10 = 1.

- 0 = Gauge 0 or Gauge 1 Pointer Position
- 1 = Gauge 0 and Gauge 1 Pointer Speed

PE8 (D8)—Pointer Position Gauge Select bit. Also the Position 0 of the selected gauge is determined by the PE7 selection. This bit is recognized only if PE11 and PE10 = 1 and PE9 = 0.

- 0 = Gauge 0 position
- 1 = Gauge 1 position

PE7 (D7)—Position 0 Location Select bit. This bit determines the Position 0 of the gauge selected by PE8. RTZ direction will always be to the position 0.

- 0 = Position 0 is the most CCW (counterclockwise) position
- 1 = Position 0 is the most CW (clockwise) position

PE6 (D6)—This bit must be transmitted as logic [0] for valid PECCR commands.

PE5 (D5)—Air Core Motor Emulation bit. This bit is enabled or disabled (acceleration and deceleration is constant if disabled).

- 0 = Enable
- 1 = Disable

PE4 (D4)—Clock Calibration Frequency Selector

- 0 = Maximum f =1.0 MHz (for 8.0  $\mu$ s calibration pulse)
- 1 = Nominal f =1.0 MHz (for 8.0 μs calibration pulse)

PE3 (D3)—Clock Calibration Enable bit. This bit enables or disables the clock calibration.

- 0 = Disable
- 1 = Enable

#### Address 001—Maximum Velocity Register (VELR)

The Gauge Maximum Velocity Register is used to set a maximum velocity for each gauge (refer to <u>Table 4</u>). Bits V7:V0 contain a position value from 1–225 that is representative of the velocity position value described in <u>Table 17</u>, Velocity <u>Table</u>, page 24. The table value becomes the maximum velocity until it is changed to another value. If a maximum value is chosen greater than the maximum velocity in the acceleration table, the maximum table value becomes the maximum velocity. If the

PE2 (D2)—Oscillator Adjustment

- 0 = t<sub>CLU</sub>
- 1 = 0.66 x t<sub>CLU</sub>

PE1 (D1)—Gauge 1 Enable bit. This bit enables or disables the output driver of Gauge 1.

- 0 = Disable
- 1 = Enable

PE0 (D0)—Gauge 0 Enable bit. This bit enables or disables the output driver of Gauge 0.

- 0 = Disable
- 1 = Enable

motor is turning at a speed greater than the new maximum, the motor immediately moves down the velocity ramp until the speed falls equal to or below it. Velocity for each motor can be changed simultaneously or independently by writing V8 and/or V9 to a logic [1]. Bits V12:V10 must be at logic [0] for valid VELR commands.

#### Table 4. Maximum Velocity Register (VELR)

|       | Address 001 |     |     |    |    |    |    |    |    |    |    |    |    |
|-------|-------------|-----|-----|----|----|----|----|----|----|----|----|----|----|
| Bits  | D12         | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| Read  | -           | -   | -   | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  |
| Write | 0           | 0   | 0   | V9 | V8 | V7 | V6 | V5 | V4 | V3 | V2 | V1 | V0 |

The bits in Table 4 are write-only.

V12:V10 (D12:D10)—These bits must be transmitted as logic [0] for valid VELR commands

V9 (D9)—Gauge 1 Velocity. Specifies whether the maximum velocity determined in the V7: V0 field will apply to Gauge 1.

- 0 = Velocity does not apply to Gauge 1
- 1 = Velocity applies to Gauge 1

V8 (D8) — Gauge 0 Velocity. Specifies whether the maximum velocity specified in the V7: V0 field will apply to Gauge 0.

- 0 = Velocity does not apply to Gauge 0
- 1 = Velocity applies to Gauge 0

V7:V0 (D7:D0)—Maximum Velocity. Specifies the maximum velocity position from <u>Table 17</u>, page 24. This velocity will remain the maximum of the intended gauge until changed by command. Velocities can range from position 1 (00000001) to position 225 (1111111).

#### Addresses 010 and 011—Gauge 0/1 Position Registers (POS0R, POS1R)

Gauge 0 Position Register (SI Addresses 010) bits P011:P00 are written to when communicating the desired pointer positions, and Gauge 1 Position Register (SI Address 011) bits P111:P10 are written to when communicating the desired pointer positions. Commanded positions can range from 0 to 4095. The D12 bit must be at logic [0] for valid POS0R and POS1R commands.

|       | Address 010 |      |      |     |     |     |     |     |     |     |     |     |     |
|-------|-------------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Bits  | D12         | D11  | D10  | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Read  | _           | -    | -    | -   | -   | _   | _   | -   | -   | -   | -   | -   | -   |
| Write | 0           | P011 | P010 | P09 | P08 | P07 | P06 | P05 | P04 | P03 | P02 | P01 | P00 |

The bits in Table 5 are *write-only*.

P012 (D12)—This bit must be transmitted as logic [0] for valid commands.

P011:P00 (D11:D0)—Desired pointer position of Gauge 0. Pointer positions can range from 0 (00000000000) to position 4095 (1111111111). For a step motor requiring 12 microsteps per degree of pointer movement, the maximum pointer sweep is 341.25°.

Table 6. Gauge 1 Position Register (POS1R)

|       | Address 011 |      |      |     |     |     |     |     |     |     |     |     |     |
|-------|-------------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Bits  | D12         | D11  | D10  | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Read  | -           | -    | -    | -   | -   | -   | -   | -   | -   | -   | -   | -   | -   |
| Write | 0           | P111 | P110 | P19 | P18 | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 |

The bits in Table 6 are write-only.

P1 12 (D12)—This bit must be transmitted as logic [0] for valid commands.

### Address 100—Gauge Return to Zero Register (RTZR)

Gauge Return to Zero Register (RTZR) (refer to <u>Table 7</u>) is written to return the gauge pointers to the zero position. During an RTZ event, the pointer is returned to zero using full steps, where only one coil is driven at any point in time. The back electromotive force (EMF) signal present on the non-driven coil is integrated and its results are stored in an accumulator.

A logic [1] written to bit RZ1 enables a Return to Zero for Gauge 0 if RZ0 is logic [0], and Gauge 1 if RZ0 is logic [1], respectively. Similarly, a logic [0] written to bit RZ1 disables a P111:P10 (D11:D0)—Desired pointer position of Gauge 1. Pointer positions can range from 0 (00000000000) to position 4095 (1111111111). For a step motor requiring 12 microsteps per degree of pointer movement, the maximum pointer sweep is 341.25°.

Return to Zero for Gauge 0 when RZ0 is logic [0], and Gauge 1 when RZ0 is logic [1], respectively.

Bits D12:D5 and D3:D2 must be at logic [0] for valid RTZR commands.

Bit RZ4 is used to enable an unconditional RTZ event. A logic [0] results in a typical RTZ event, automatically providing a Stop when a stall condition is detected. A logic [1] will result in RTZ movement, causing a Stop if a logic [0] is written to bit RZ0. This feature is useful during development and characterization of RTZ requirements.

|       | Address 100 |     |     |    |    |    |    |    |     |    |     |     |     |
|-------|-------------|-----|-----|----|----|----|----|----|-----|----|-----|-----|-----|
| Bits  | D12         | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4  | D3 | D2  | D1  | D0  |
| Read  | _           | -   | -   | -  | -  | -  | -  | -  | -   | -  | -   | -   | -   |
| Write | 0           | 0   | 0   | 0  | 0  | 0  | 0  | 0  | RZ4 | 0  | RZ2 | RZ1 | RZ0 |

Table 7. Return to Zero Register (RTZR)

The register bits in Table 7 are write-only.

RZ12:RZ5 (D12:D5)—These bits must be transmitted as logic [0] for valid commands.

RZ4 (D4)—This bit is used to enable an unconditional RTZ event.

- 0 = Automatic Return to Zero
- 1 = Unconditional Return to Zero

RZ3 (D3)—This bit must be transmitted as logic [0] for valid commands.

#### Address 101—Gauge Return to Zero Configuration Register

Gauge Return to Zero Configuration Register (RTZCR) is used to configure the Return to Zero Event (refer to <u>Table 8</u>, page 17). It is written to modify the step time, or rate; at which the pointer moves during an RTZ event. Also, the integration blanking time, which is the time immediately following the transition of a coil from a driven state to an open state in the RTZ mode, is adjustable with this command. Finally, this command is used to adjust the threshold of the RTZ integration register.

The values used for this register should be selected during development to optimize the RTZ for each application. Selecting an RTZ step rate resulting in consistently successful zero detections depends on a clear understanding of the motor characteristics. Specifically, resonant frequencies exist due to the interaction between the motor and the pointer. This command allows movement of the RTZ pointer speed away from these frequencies. Also, some motors require a significant amount of time for the pointer to settle to a steady state position when moving from one full step position to the next. Consistent and accurate integration values require the pointer be stationary at the end of the full step time.

Bits RC3:RC0, RC12:RC11, and RC4 determine the time spent at each full step during an RTZ event. Bits RC3:RC0 are used to select a  $\Delta t$  ranging from 0 ms (0000) to 61.44 ms (1111) in increments of 4.096 ms (refer to Table 9, page 17). The  $\Delta t$  is multiplied by the factor M, when selected is using bits RC12:RC11. The product is then added to the blanking time, selected using bit RC4, to generate the full step time. The multiplier selected with RC12:RC11 will be 1 (00), 2 (01), 4 (10), or 8 (11) as illustrated in the equations below. The blanking time that is selected with bit RC4 determines the time that is provided immediately following a full step change, before enabling the integration of the non-driven coil signal. The blanking time is either 512  $\mu$ s when RC4 is logic [0], or 768  $\mu$ s when it is logic [1].The full step time is generated using the following equations:

When D3:D0 (RC3:RC0) ≠ 0000

Full Step (t) =  $\Delta t \times M$  + blanking (t) (1)

RZ2 (D2)—Return to Zero Direction bit. This bit is used to properly sequence the integrator, depending upon the desired zeroing direction.

- 0 = Return to Zero will occur in the CCW direction (PE7 = 0)
- 1 = Return to Zero will occur in the CW direction (PE7 = 1)

RZ1 (D1)—Return to Zero Direction. This bit commands the selected gauge to return the pointer to zero position.

- 0 = Return to Zero Disabled
- 1 = Return to Zero Enabled

RZ0 (D0)—Gauge Select: Gauge 0/Gauge 1. This bit selects the gauge to be commanded.

- 0 = Selects Gauge 0
- 1 = Selects Gauge 1

When D3:D0 (RC3:RC0) = 0000

Full Step (t) = blanking (t) + 2.048 ms (2)

**Note** In equation (2), a 2.048 ms offset is added to the full step time when the RC:3:RC0 = 0000. The full step time default value after a logic reset is 12.80 ms (RC12:RC11 = 00, RC4 = 0, and RC3:RC0 = 0011).

If there are two full steps per degree of pointer movement, the pointer speed is 1/(FullStep x 2) deg/s.

Detecting pointer movement is accomplished by integrating the EMF present in the non-driven coil during the RTZ event. The integration circuitry is implemented using a Sigma-Delta converter resulting in the placement of a value in the 15-bit RTZ accumulator at the end of each full step. The value in the RTZ accumulator represents the change in flux and is compared to a threshold. Values above the threshold indicate a pointer is moving. Values below the threshold indicate a stalled pointer, thereby resulting in the cessation of the RTZ event.

The RTZ accumulator bits are signed and represented in two's complement. After a full step of integration, a sign bit of 0 is the indicator of an accumulator exceeding the decision threshold of 0, and the pointer is assumed to still be moving. Similarly, if the sign bit is logic [1] after a full step of integration, the accumulator value is negative and the pointer is assumed to be stopped. The integrator and accumulator are initialized after each full step. If the PECCR command is written to clock out the RTZ accumulator values via the SO, the OD14 bit corresponds to the sign bit of the RTZ accumulator.

Accurate pointer stall detection depends on a correctly preloaded accumulator for specific gauge, pointer, and full step combinations. Bits RC10:RC5 are used to offset the initial RTZ accumulator value, properly detecting a stalled motor. The initial accumulator value at the start of a full step of integration is negative. If the accumulator was correctly preloaded, a free-moving pointer will result in a positive value at the end of the integration time, and a stalled pointer will result in a negative value. The preloaded values associated with each combination of bits RC10:RC5 are illustrated in <u>Table 10</u>, page 17. The accumulator MSB to a logic [1] when the motor is stalled. For

the default mode, after a power-up or any reset, the 33970 device sets the accumulator value to -1, resulting in an unconditional RTZ pointer movement until it is increased.

#### Table 8. RTZCR SI Register Assignment

|       | Address 101 |      |      |     |     |     |     |     |     |     |     |     |     |
|-------|-------------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Bits  | D12         | D11  | D10  | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Read  | -           | -    | _    | _   | _   | -   | _   | -   | _   | -   | -   | -   | -   |
| Write | RC12        | RC11 | RC10 | RC9 | RC8 | RC7 | RC6 | RC5 | RC4 | RC3 | RC2 | RC1 | RC0 |

The bits in Table 8 are write-only.

RC12:RC11 (D12:D11)— These bits, along with RC3:RC0 (D3:D0) and RC4 (D4), determine the full step time and, therefore, the rate at which the pointer will move during an RTZ event. The values of D12:D11 determine the multiplier (M) is used in equation (1) (refer to page 16).

RD12:RC11 = M

- 00 = 1
- 01 = 2
- 10 = 4
- 11 = 8

RC10:RC5 (D10:D5)—These bits determine the value preloaded into the RTZ integration accumulator to adjust the detection threshold. Values range from -1 (00000000) to -4081 (1111111) as shown in <u>Table 10</u>.

RC4 (D4)—This bit determines the RTZ blanking time (*blanking* (*t*)).

- 0 = 512 μs
- 1 = 768 μs

RC3:RC0 (D3:D0)—These bits, along with RC12:RC11 (D12:D11) and RC4 (D4), determine the time variables used to calculate the full step times with equations (1) or (2) illustrated above. RC3:RC0 determines the  $\Delta t$  time. The  $\Delta t$  values range from 0 (0000) to 61.440 ms (1111) and are shown in Table 9. The default  $\Delta t$  is 0 (0011).

**Note** Equation (2) (refer to page 16) is only used to calculate the full step time if RC3:RC0 = 0000. Use equation (1) for all other combinations of RC3:RC0.

#### Table 9. RTZCR Full Step Time

| RC3 | RC2 | RC1 | RC0 | ∆ <b>t (ms)</b> |
|-----|-----|-----|-----|-----------------|
| 0   | 0   | 0   | 0   | 0               |
| 0   | 0   | 0   | 1   | 4.096           |
| 0   | 0   | 1   | 0   | 8.192           |
| 0   | 0   | 1   | 1   | 12.288          |
| 0   | 1   | 0   | 0   | 16.384          |
| 0   | 1   | 0   | 1   | 20.480          |
| 0   | 1   | 1   | 0   | 24.576          |
| 0   | 1   | 1   | 1   | 28.672          |
| 1   | 0   | 0   | 0   | 32.768          |
| 1   | 0   | 0   | 1   | 36.864          |
| 1   | 0   | 1   | 0   | 40.960          |
| 1   | 0   | 1   | 1   | 45.056          |
| 1   | 1   | 0   | 0   | 49.152          |
| 1   | 1   | 0   | 1   | 53.248          |
| 1   | 1   | 1   | 0   | 57.344          |
| 1   | 1   | 1   | 1   | 61.440          |

| RC10 | RC9 | RC8 | RC7 | RC6 | RC5 | Preload Value<br>(PV) | Initial Accumulator<br>Value = (-16xPV)-1 |
|------|-----|-----|-----|-----|-----|-----------------------|-------------------------------------------|
| 0    | 0   | 0   | 0   | 0   | 0   | 0                     | -1                                        |
| 0    | 0   | 0   | 0   | 0   | 1   | 1                     | -17                                       |
| 0    | 0   | 0   | 0   | 1   | 0   | 2                     | -33                                       |
| 0    | 0   | 0   | 0   | 1   | 1   | 3                     | -49                                       |
| 0    | 0   | 0   | 1   | 0   | 0   | 4                     | -65                                       |
|      |     | •   |     |     | •   |                       |                                           |
|      | •   | •   | •   | •   | •   |                       |                                           |
| •    | •   | •   | •   | •   | •   | •                     | •                                         |
| 1    | 1   | 1   | 1   | 1   | 1   | 63                    | -1009                                     |

Table 10. RTZCR Accumulator Offset

### **SO** Communication

When the  $\overline{\text{CS}}$  pin is pulled low, the internal status register, as configured with the PECCR command bits PE11:PE8, is loaded into the output register and the data is clocked out MSB (OD15) first. Following a CS transition 0 to 1, the device determines if the shifted-in message was of a valid length (a valid message length is one that is greater than 0 bits and a multiple of 16 bits), and if so, latches the incoming data into the appropriate registers.

At this time, the SO pin is tri-stated and the status register is now able to accept new status information. Fault status information will be latched and held until the Device Status Output register is selected and it is clocked out via the SO. If the message length was determined to be invalid, the fault information will not be cleared and will be transmitted again during the next valid SPI message. Pointer status information bits (e.g., pointer position, velocity, and commanded position status) will always reflect the real time state of the pointer.

Any bits clocked out of the SO pin after the first 16 are representative of the initial message bits clocked into the SI pin since the  $\overline{\text{CS}}$  pin first transitioned to a logic [0]. This feature is

### **Device Status Information**

Most recent valid PECCR command resulting in the Device Status output:

| D11    | D10      | D9 | D8 |
|--------|----------|----|----|
| 0      | х        | х  | х  |
| x = Do | n't care |    |    |

useful for daisy-chaining devices as well as message verification.

As described above, the last valid write to bits PE11:PE8 of the PECCR command determines the nature of the status data that is clocked out of the SO pin.

There are five different types of status information available:

- 1. Device Status (refer to <u>Table 11</u> below)
- 2. RTZ Accumulator Status (refer to Table 12, page 20)
- Gauge 0 Pointer Position Status (refer to <u>Table 13</u>, page 20)
- Gauge 1 Pointer Position Status (refer to <u>Table 14</u>, page 21)
- 5. Gauge 1 and 2 Pointer Velocity Status (refer to <u>Table 15</u>, page 21)

Once a specific status type is selected, it will not change until either the PECCR command bits PE11:PE8 (D11:D8) are written to select another or the device is reset. Each of the Status types and the PECCR bit necessary to select them are described below.

| Bits  | OD15 | OD14 | OD13  | OD12  | OD11 | OD10 | OD9 | OD8 | OD7 | OD6  | OD5  | OD4  | OD3  | OD2  | OD1 | OD0 |
|-------|------|------|-------|-------|------|------|-----|-----|-----|------|------|------|------|------|-----|-----|
| Read  | DIR1 | DIR0 | 0POS1 | 0POS0 | CMD1 | CMD0 | OV  | UV  | CAL | OVUV | MOV1 | MOV0 | RTZ1 | RTZ0 | OT1 | OT0 |
| Write | -    | -    | -     | -     | -    | -    | -   | -   | -   | -    | -    | -    | -    | -    | -   | -   |

Table 11. Device Status Output Register

The bits in Table 11 are read-only bits.

DIR1 (OD15)—This bit indicates the direction Gauge 1 pointer is moving.

- 0 = Toward position 0
- 1 = Away from position 0

DIR0 (OD14)—This bit indicates the direction Gauge 0 pointer is moving.

- 0 = Toward position 0
- 1 = Away from position 0

0POS1 (OD13)—This bit indicates the configured Position 0 for Gauge 1.

- 0 = Farthest CCW
- 1 = Farthest CW

0POS1 (OD12)—This bit indicates the configured Position 0 for Gauge 1.

- 0 = Farthest CCW
- 1 = Farthest CW

CMD1 (OD11)—This bit indicates whether Gauge 1 is at the most recently commanded position.

- 0 = At commanded position
- 1 = Not at commanded position

CMD0 (OD10)—This bit indicates whether Gauge 0 is at the most recently commanded position.

- 0 = At commanded position
- 1 = Not at commanded position

OV (OD9)—Overvoltage Indication. A logic [1] on this bit indicates  $V_{PWR}$  voltage exceeded the upper limit of  $V_{PWROV}$  since the last SPI communication (refer to the Static Electrical Characteristics table under <u>POWER INPUT</u>, page 5). An overvoltage event will automatically disable the driver outputs. Because the pointer may not be in the expected position, the master may want to re-calibrate the pointer position with an RTZ command after the voltage returns to a normal level. For an overvoltage event, both gauges must be re-enabled as quickly as this flag returns to logic [0]. The state machine will

continue to operate properly as long as  $\mathsf{V}_{\mathsf{D}\mathsf{D}}$  is within the normal range.

- 0 = Normal range
- 1 = Battery voltage exceeded V<sub>PWROV</sub>

UV (OD8)—Undervoltage Indication. A logic 1] on this bit indicates the V<sub>PWR</sub> voltage fell below V<sub>PWRUV</sub> since the last SPI communication (refer to the Static Electrical Characteristics table under <u>POWER INPUT</u>, page 5). An undervoltage event is just flagged; however, at some voltage level below 4.0 V, the outputs turn OFF and the state machine resets. Because the pointer may not be in the expected position, the master may want to re-calibrate the pointer position with an RTZ command after the voltage returns to a normal level. For an undervoltage event, both gauges may need to be re-enabled as quickly as this flag returns to logic [0]. The state machine will continue to operate properly as long as V<sub>DD</sub> is within the normal range.

- 0 = Normal range
- 1 = Battery voltage fell below V<sub>PWRUV</sub>

CAL (OD7)—Calibrated Clock out of Specification. A logic [1] on this bit indicates the clock count calibrated to a value outside the expected range given the tolerance specified by  $t_{CLC}$  in the Dynamic Electrical Characteristics table under POWER OUTPUT AND CLOCK TIMINGS, page 7.

- 0 = Clock within spec
- 1 = Clock out of spec

OVUV (OD6)—Undervoltage or Overvoltage Indication. A logic [1] on this bit indicates the V<sub>PWR</sub> voltage fell to a level below the V<sub>PWRUV</sub> since the last SPI communication (refer to the Static Electrical Characteristics table under <u>POWER</u> <u>INPUT</u>, page 5). An undervoltage event is just flagged, while an overvoltage event automatically disables the drive outputs. Because the pointer may not be in the expected position, the master may want to re-calibrate the pointer with an RTZ command after the voltage returns to normal level. For an overvoltage event, both gauges must be re-enabled as soon as this flag returns to logic [0]. The state machine will continue to operate properly as long as V<sub>DD</sub> is within the normal range.

- 0 = Normal range
- 1 = Battery voltage fell below V<sub>PWRUV</sub> or exceeded V<sub>PWROV</sub>

MOV1 (OD5)—This bit identifies Gauge 1 Movement since last SPI communication. A logic [1] on this bit indicates the Gauge 1 pointer position changed since the last SPI command. This information allows the master to confirm the pointer is moving as commanded.

- 0 = Gauge 1 position has not changed since the last SPI command
- 1 = Gauge 1 pointer position has changed since the last SPI command

MOV0 (OD4)—Gauge 0 Movement Since last SPI Communication. A logic [1] on this bit indicates the Gauge 1 pointer position has changed since the last SPI command. This information allows the master to confirm the pointer is moving as commanded.

- 0 = Gauge 0 position has not changed since the last SPI command
- 1 = Gauge 0 pointer position has changed since the last SPI command

RTZ1 (OD3)—RTZ1 Is Enabled or Disabled. A logic [1] on this bit indicates Gauge 1 is in the process of returning to the zero position as requested with the RTZ command. This bit will continue to indicate a logic [1] until the SPI message following a detection of the zero position, or the RTZ feature is commanded OFF using the RTZ message.

- 0 = Return to Zero disabled
- 1 = Return to Zero enabled successfully

RTZ0 (OD2)—RTZ0 Is Enabled or Disabled. A logic [1] on this bit indicates Gauge 0 is in the process of returning to the zero position as requested with the RTZ command. This bit continues to indicate a logic [1] until the SPI message following a detection of the zero position, or the RTZ feature is commanded OFF using the RTZ message.

- 0 = Return to Zero disabled
- 1 = Return to Zero enabled successfully

OT1 (OD1)—Gauge 1 Junction Overtemperature. A logic [1] on this bit indicates that the coil drive circuitry dedicated to drive Gauge 1 has exceeded the maximum allowable junction temperature since the last SPI communication and that Gauge 1 has been disabled. It is recommended that the pointer be re-calibrated using the RTZ command after re-enabling the gauge using the PECCR command. This bit remains logic [1] until the gauge is enabled.

- 0 = Temperature within range
- 1 = Gauge 1 maximum allowable junction temperature condition has been reached

OT0 (OD0)—Gauge 0 Junction Overtemperature. A logic [1] on this bit indicates that the coil drive circuitry dedicated to drive Gauge 0 has exceeded the maximum allowable junction temperature since the last SPI communication and that Gauge 0 has been disabled. It is recommended that the pointer be re-calibrated using the RTZ command after re-enabling the gauge using the PECCR command. This bit remains logic [1] until the gauge is re-enabled.

- 0 = Temperature within range
- 1 = Gauge 0 maximum allowable junction temperature condition is reached

#### **RTZ Accumulator Status Information**

Most recent valid PECCR command resulting in the RTZ Accumulator status output:

| D11    | D10             | D9 | D8 |  |  |  |  |  |  |  |
|--------|-----------------|----|----|--|--|--|--|--|--|--|
| 1      | 0               | х  | х  |  |  |  |  |  |  |  |
| x = Do | x = Don't care. |    |    |  |  |  |  |  |  |  |

#### Table 12. RTZ Accumulator Status Output Register

| Bits  | OD15 | OD14  | OD13  | OD12  | OD11  | OD10  | OD9  | OD8  | OD7  | OD6  | OD5  | OD4  | OD3  | OD2  | OD1  | OD0  |
|-------|------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|
| Read  | RTZ  | ACC14 | ACC13 | ACC12 | ACC11 | ACC10 | ACC9 | ACC8 | ACC7 | ACC6 | ACC5 | ACC4 | ACC3 | AC2C | ACC1 | ACC0 |
| Write | Ι    | -     | Ι     | -     | -     | -     | -    | -    | -    | -    | -    | -    | -    | -    | -    | -    |

**Freescale Semiconductor, Inc** 

#### The bits in Table 12 are read-only bits.

RTZ (OD15)—RTZ Bit Is Enabled or Disabled. A logic [1] on this bit indicates that the Gauge is in the process of returning to the zero position as requested with the RTZ command. This bit will continue to indicate a logic [1] until the SPI message following a detection of the zero position, or the RTZ feature is commanded OFF using the RTZ message.

0 = Return to Zero disabled

• 1 = Return to Zero enabled successfully

#### **Gauge 0 Pointer Position Status Information**

Most recent valid PECCR command resulting in the Gauge 0 Pointer Position status output:

| D11 | D10 | D9 | D8 |
|-----|-----|----|----|
| 1   | 1   | 0  | 0  |

ACC14:ACC0 (OD14:OD0)—These 15 bits are from the RTZ accumulator. They represent the integrated signal present on the non-driven coil during an RTZ event. These bits are logic [0] after power-on reset, or after the  $\overrightarrow{\text{RST}}$  pin transitions from logic [0] to [1]. After an RTZ event, they will represent the last RTZ accumulator result before the RTZ was stopped. ACC14 is the MSB and is the sign bit used for zero detection.

| Bits  | OD15 | OD14 | OD13  | OD12 | OD11  | OD10  | OD9  | OD8  | OD7  | OD6  | OD5  | OD4  | OD3  | OD2  | OD1  | OD0  |
|-------|------|------|-------|------|-------|-------|------|------|------|------|------|------|------|------|------|------|
| Read  | ENB0 | DIR0 | DIRC0 | CMD0 | POS11 | POS10 | POS9 | POS8 | POS7 | POS6 | POS5 | POS4 | POS3 | POS2 | POS1 | POS0 |
| Write | -    | -    | -     | -    | -     | -     | -    | -    | -    | -    | -    | -    | -    | -    | -    | -    |

Table 13. Gauge 0 Pointer Position Status Output Register

The bits in Table 13 are read-only bits.

ENB0 (OD15)—This bit indicates whether Gauge 0 is enabled.

- 0 = Disabled
- 1 = Enabled

 $\mathsf{DIR0}\xspace$  (OD14)—This bit indicates the direction Gauge 0 is moving.

- 0 = Toward position 0
- 1 = Away from position 0

DIRC0 (OD13)—This bit is used to determine whether the direction of the most recent pointer movement is toward the last commanded position or away from it.

- 0 = Direction of the pointer movement is toward the commanded position
- 1 = Direction of the pointer movement is away from the commanded position

CMD0 (OD12)—This bit indicates whether Gauge 0 is at the most recently commanded position.

- 0 = At commanded position
- 1 = Not at commanded position

POS11:POS0 (OD11:OD0)—These 12 bits represent the actual position of the pointer at the time  $\overline{CS}$  transitions to a logic [0].

#### **Gauge 1 Pointer Position Status Information**

Most recent valid PECCR command resulting in the Gauge 1 Pointer Velocity status output:

| D11 | D10 | D9 | D8 |
|-----|-----|----|----|
| 1   | 1   | 0  | 1  |

#### Table 14. Gauge 1 Pointer Position Status Output Register

| Bits  | OD15 | OD14 | OD13  | OD12 | OD11  | OD10  | OD9  | OD8  | OD7  | OD6  | OD5  | OD4  | OD3  | OD2  | OD1  | OD0  |
|-------|------|------|-------|------|-------|-------|------|------|------|------|------|------|------|------|------|------|
| Read  | ENB1 | DIR1 | DIRC1 | CMD1 | POS11 | POS10 | POS9 | POS8 | POS7 | POS6 | POS5 | POS4 | POS3 | POS2 | POS1 | POS0 |
| Write | -    | -    | -     | -    | -     | -     | -    | -    | -    | -    | -    | -    | -    | _    | -    | _    |

The bits in Table 14 are read-only bits.

ENB1 (OD15)—This bit indicates if Gauge 1 is enabled.

- 0 = Disabled
- 1 = Enabled

DIR1 (OD14)—This bit indicates the direction Gauge 1 pointer is moving.

- 0 = Toward position 0
- 1 = Away from position 0

DIRC1 (OD13)—This bit determines if the direction of the most recent pointer movement is toward, or away from, the last commanded position.

- 0 = Direction of the pointer movement is toward the commanded position
- 1 = Direction of the pointer movement is away from the commanded position

#### Gauge 0 and 1 Pointer Velocity Status Information

Most recent valid PECCR command resulting in the Gauge 0 and 1 Pointer Velocity status output:

| D11 | D10            | D9 | D8 |  |  |  |  |  |  |
|-----|----------------|----|----|--|--|--|--|--|--|
| 1   | 1              | 1  | х  |  |  |  |  |  |  |
|     | w - Den't some |    |    |  |  |  |  |  |  |

x = Don't care.

CMD1 (OD12)—This bit indicates if Gauge 1 is at the most recently commanded position.

- 0 = At commanded position
- 1 = Not at commanded position

POS11:POS0 (OD11:OD0)—These 12 bits represent the actual position of the pointer at the time  $\overline{CS}$  transitions to a logic [0].

| Table 15. Gauge 0 and 1 Pointer | Velocity Status Output Register |
|---------------------------------|---------------------------------|
|---------------------------------|---------------------------------|

| Bits  | OD15 | OD14 | OD13 | OD12 | OD11 | OD10 | OD9 | OD8 | OD7 | OD6 | OD5 | OD4 | OD3 | OD2 | OD1 | OD0 |
|-------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Read  | 1V7  | 1V6  | 1V5  | 1V4  | 1V3  | 1V2  | 1V1 | 1V0 | 0V7 | 0V6 | 0V5 | 0V4 | 0V3 | 0V2 | 0V1 | 0V0 |
| Write | -    | -    | -    | -    | -    | -    | -   | -   | Ι   | -   | -   | -   | -   | -   | -   | -   |

The bits in Table 15 are read-only bits.

1V7:1V0 (OD15:OD8)—These eight bits represent the velocity position value (refer to <u>Table 17</u>, page 24) indicating the actual velocity of Gauge 1 pointer at the time CS transitions to a logic [0].

0V7:0V0 (OD7:OD0)—These eight bits represent the velocity position value (refer to <u>Table 17</u>) indicating the actual velocity of Gauge 0 pointer at the time  $\overline{CS}$  transitions to a logic 0].

### **DEVICE FUNCTIONAL DESCRIPTION**

#### **State Machine Operation**

The two-phase step motor has maximum allowable velocities and acceleration and deceleration. The purpose of the step motor state machine is to drive the motor with maximum performance while remaining within the motor's voltage, velocity, and acceleration constraints.

A requirement of the state machine is to ensure the deceleration phase begins at the correct time and pointer position. When commanded, the motor will accelerate constantly to the maximum velocity, then move toward the commanded position. Eventually, the pointer will reach the calculated location where the movement has to decelerate,

slowing safely to a stop at the desired position. During the deceleration phase, the motor will not exceed the maximum deceleration.

During normal operation, both step motor rotors are microstepped with 24 steps per electrical revolution (see Figure 6). A complete electrical revolution results in two degrees of pointer movement. There is a second (smaller) state machine in the IC controlling these microsteps. This state machine receives *clockwise* or *counter-clockwise* index commands at intervals, stepping the motor in the appropriate direction by adjusting the current in each coil. Normalized values are provided in <u>Table 16</u>, page 23.



Figure 6. Clockwise Microsteps

| Step | Angle | SINE Angle* | SINE Current<br>Flow | 8-Bit Value<br>(DEC) | 8-Bit Value<br>(HEX) | COS Angle* | COS Current<br>Flow | 8-Bit Value<br>(DEC) | 8-Bit Value<br>(HEX) |
|------|-------|-------------|----------------------|----------------------|----------------------|------------|---------------------|----------------------|----------------------|
| 0    | 0     | 0           | +                    | 0                    | 0                    | 1          | +                   | 255                  | FF                   |
| 1    | 15    | 0.259       | +                    | 66                   | 42                   | 0.965      | +                   | 247                  | F7                   |
| 2    | 30    | 0.5         | +                    | 128                  | 80                   | 0.866      | +                   | 222                  | DE                   |
| 3    | 45    | 0.707       | +                    | 181                  | B5                   | 0.707      | +                   | 181                  | B5                   |
| 4    | 60    | 0.866       | +                    | 222                  | DE                   | 0.5        | +                   | 128                  | 80                   |
| 5    | 75    | 0.966       | +                    | 247                  | F7                   | 0.259      | +                   | 66                   | 42                   |
| 6    | 90    | 1           | +                    | 255                  | FF                   | 0          | +                   | 0                    | 0                    |
| 7    | 105   | 0.966       | +                    | 247                  | F7                   | -0.259     | -                   | 66                   | 42                   |
| 8    | 120   | 0.866       | +                    | 222                  | DE                   | -0.5       | -                   | 128                  | 80                   |
| 9    | 135   | 0.707       | +                    | 181                  | B5                   | -0.707     | -                   | 181                  | B5                   |
| 10   | 150   | 0.5         | +                    | 128                  | 80                   | -0.866     | -                   | 222                  | DE                   |
| 11   | 165   | 0.259       | +                    | 66                   | 42                   | -0.966     | -                   | 247                  | F7                   |
| 12   | 180   | 0           | +                    | 0                    | 0                    | -1         | -                   | 255                  | FF                   |
| 13   | 195   | -0.259      | -                    | 66                   | 42                   | -0.966     | -                   | 247                  | F7                   |
| 14   | 210   | -0.5        | -                    | 128                  | 80                   | -0.867     | -                   | 222                  | DE                   |
| 15   | 225   | -0.707      | -                    | 181                  | B5                   | -0.707     | -                   | 181                  | B5                   |
| 16   | 240   | -0.866      | -                    | 222                  | DE                   | -0.5       | -                   | 128                  | 80                   |
| 17   | 255   | -0.966      | -                    | 247                  | F7                   | -0.259     | -                   | 66                   | 42                   |
| 18   | 270   | -1          | -                    | 255                  | FF                   | 0          | +                   | 0                    | 0                    |
| 19   | 285   | -0.966      | -                    | 247                  | F7                   | 0.259      | +                   | 66                   | 42                   |
| 20   | 300   | -0.866      | -                    | 222                  | DE                   | 0.5        | +                   | 128                  | 80                   |
| 21   | 315   | -0.707      | -                    | 181                  | B5                   | 0.707      | +                   | 181                  | B5                   |
| 22   | 330   | -0.5        | -                    | 128                  | 80                   | 0.866      | +                   | 222                  | DE                   |
| 23   | 345   | -0.259      | -                    | 66                   | 42                   | 0.966      | +                   | 247                  | F7                   |

#### Table 16. Coil Step Value

\* Denotes normalized values.

The motor is stepped by providing index commands at intervals. The time between steps defines the motor velocity, and the changing time defines the motor acceleration.

The state machine uses a table to define the allowed time and also the maximum velocity. A useful side effect of the table is that it also allows the direct determination of the position at which the velocity should reduce to allow the motor to stop at the desired position.

The motor equations of motion are generated as follows. (The units of position are steps, and velocity and acceleration are in steps/second and steps/second<sup>2</sup>.) From an initial position of 0 with an initial velocity (u), the motor position (s) at a time (t) is:

$$s = ut + \frac{1}{2}at^2$$

For unit steps, the time between steps is:

$$\Rightarrow t = \frac{-u + \sqrt{u^2 + 2a}}{a}$$

This defines the time increment between steps when the motor is initially travelling at a velocity u. In the ROM, this time is quantized to multiples of the system clock by rounding

upwards, ensuring acceleration never exceeds the allowed value. The actual velocity and acceleration is calculated from the time step actually used.

Using

$$v^2 = u^2 + 2as$$

and

and solving for v in terms of u, s, and t gives:

The correct value of *t* to use in this equation is the quantized value obtained above.

From these equations a set of recursive equations can be generated to give the allowed time step between motor indexes when the motor is accelerating from a stop to its maximum velocity.

Starting from a position p of 0 and a velocity v of 0, these equations define the time interval between steps at each position. To drive the motor at maximum performance, index commands are given to the motor at these intervals. A table is generated giving the time step  $\Delta t$  at an index position n.

$$p_{0} = 0$$

$$v_{0} = 0$$

$$t_{n} = \left[\frac{-v_{n-1} + \sqrt{v_{n-1}^{2} + 2a}}{a}\right]$$

where *h* indicates rounding up.

v

$$P_n = \frac{2}{\Delta t_n} - V_{n-1}$$
$$P_n = n$$

| Velocity<br>Position | Time Between<br>Steps (μs) | Velocity<br>(µSteps/s) |  |  |
|----------------------|----------------------------|------------------------|--|--|
| 0                    | 0                          | 0.00                   |  |  |
| 1                    | 27217                      | 36.7                   |  |  |
| 2                    | 13607                      | 73.5                   |  |  |
| 3                    | 11271                      | 88.7                   |  |  |
| 4                    | 7970                       | 125.5                  |  |  |
| 5                    | 5858                       | 170.7                  |  |  |
| 6                    | 4564                       | 219.1                  |  |  |
| 7                    | 3720                       | 268.8                  |  |  |
| 8                    | 3132                       | 319.3                  |  |  |
| 9                    | 2701                       | 370.2                  |  |  |
| 10                   | 2373                       | 421.4                  |  |  |
| 11                   | 2115                       | 472.8                  |  |  |

Table 17. Velocity Table

| -                    |                            |                        |  |  |  |  |  |  |
|----------------------|----------------------------|------------------------|--|--|--|--|--|--|
| Velocity<br>Position | Time Between<br>Steps (μs) | Velocity<br>(μSteps/s) |  |  |  |  |  |  |
| 76                   | 380                        | 2631.6                 |  |  |  |  |  |  |
| 77                   | 377                        | 2652.5                 |  |  |  |  |  |  |
| 78                   | 374                        | 2673.8                 |  |  |  |  |  |  |
| 79                   | 372                        | 2688.2                 |  |  |  |  |  |  |
| 80                   | 369                        | 2710.0                 |  |  |  |  |  |  |
| 81                   | 366                        | 2732.2                 |  |  |  |  |  |  |
| 82                   | 364                        | 2747.3                 |  |  |  |  |  |  |
| 83                   | 361                        | 2770.1                 |  |  |  |  |  |  |
| 84                   | 358                        | 2793.3                 |  |  |  |  |  |  |
| 85                   | 356                        | 2809.0                 |  |  |  |  |  |  |
| 86                   | 354                        | 2824.9                 |  |  |  |  |  |  |
| 87                   | 351                        | 2849.0                 |  |  |  |  |  |  |

**Note**  $P_n = n$ . This means on the *n*th step the motor has indexed by *n* positions and has been accelerating steadily at the maximum allowed rate. This is critical because it also indicates the minimum distance the motor must travel while decelerating to a stop. For example, the *stopping distance* is also equal to the current value of *n*.

The algorithm to drive the motor is similar to:

- 1. While the motor is stopped, wait until a command is received.
- 2. Send index pulses to the motor at an ever-increasing rate, according to the time steps in <u>Table 17</u> until:
  - a. The maximum velocity is reached, at which point the time intervals stop decreasing, or
  - b. The distance remaining to travel is less than the current index in the table. At this point, the stopping distance is equal to the remaining distance, and to ensure it will stop at the required position, the motor must begin decelerating.

An example of the velocity table for a particular motor is provided in <u>Table 17</u>. This motor's maximum speed is 4800 microsteps/s (at 12 microsteps/degrees), and its maximum acceleration is 54000 microsteps/s<sup>2</sup>. The table is quantized to a 1.0 MHz clock.

| Velocity<br>Position | Time Between<br>Steps (μs) | Velocity<br>(µSteps/s) |  |  |
|----------------------|----------------------------|------------------------|--|--|
| 152                  | 257                        | 3891.1                 |  |  |
| 153                  | 256                        | 3906.3                 |  |  |
| 154                  | 255                        | 3921.6                 |  |  |
| 155                  | 254                        | 3937.0                 |  |  |
| 156                  | 254                        | 3937.0                 |  |  |
| 157                  | 253                        | 3952.6                 |  |  |
| 158                  | 252                        | 3968.3                 |  |  |
| 159                  | 251                        | 3984.1                 |  |  |
| 160                  | 250                        | 4000.0                 |  |  |
| 161                  | 249                        | 4016.1                 |  |  |
| 162                  | 248                        | 4032.3                 |  |  |
| 163                  | 248                        | 4032.3                 |  |  |

Δ

| Velocity<br>Position | Time Between<br>Steps (μs) | Velocity<br>(μSteps/s) |  |  |
|----------------------|----------------------------|------------------------|--|--|
| 12                   | 1908                       | 524.1                  |  |  |
| 13                   | 1737                       | 575.7                  |  |  |
| 14                   | 1594                       | 627.4                  |  |  |
| 15                   | 1473                       | 678.9                  |  |  |
| 16                   | 1369                       | 730.5                  |  |  |
| 17                   | 1278                       | 782.5                  |  |  |
| 18                   | 1199                       | 834.0                  |  |  |
| 19                   | 1129                       | 885.7                  |  |  |
| 20                   | 1066                       | 938.1                  |  |  |
| 21                   | 1010                       | 990.1                  |  |  |
| 22                   | 960                        | 1041.7                 |  |  |
| 23                   | 916                        | 1091.7                 |  |  |
| 24                   | 877                        | 1140.3                 |  |  |
| 25                   | 842                        | 1187.6                 |  |  |
| 26                   | 812                        | 1231.5                 |  |  |
| 27                   | 784                        | 1275.5                 |  |  |
| 28                   | 760                        | 1315.8                 |  |  |
| 29                   | 737                        | 1356.9                 |  |  |
| 30                   | 716                        | 1396.6                 |  |  |
| 31                   | 697                        | 1434.7                 |  |  |
| 32                   | 680                        | 1470.6                 |  |  |
| 33                   | 663                        | 1508.3                 |  |  |
| 34                   | 648                        | 1543.2                 |  |  |
| 35                   | 634                        | 1577.3                 |  |  |
| 36                   | 621                        | 1610.3                 |  |  |
| 37                   | 608                        | 1644.7                 |  |  |
| 38                   | 596                        | 1677.9                 |  |  |
| 39                   | 585                        | 1709.4                 |  |  |
| 40                   | 575                        | 1739.1                 |  |  |
| 41                   | 565                        | 1769.9                 |  |  |
| 42                   | 555                        | 1801.8                 |  |  |
| 43                   | 546                        | 1831.5                 |  |  |
| 44                   | 538                        | 1858.7                 |  |  |
| 45                   | 529                        | 1890.4                 |  |  |
| 46                   | 521                        | 1919.4                 |  |  |
| 47                   | 514                        | 1945.5                 |  |  |
| 48                   | 507                        | 1972.4                 |  |  |
| 49                   | 500                        | 2000.0                 |  |  |
| 50                   | 493                        | 2028.4                 |  |  |

| Velocity<br>Position | Time Between<br>Steps (μs) | Velocity<br>(μSteps/s) |  |  |
|----------------------|----------------------------|------------------------|--|--|
| 88                   | 349                        | 2865.3                 |  |  |
| 89                   | 347                        | 2881.8                 |  |  |
| 90                   | 344                        | 2907.0                 |  |  |
| 91                   | 342                        | 2924.0                 |  |  |
| 92                   | 340                        | 2941.2                 |  |  |
| 93                   | 338                        | 2958.6                 |  |  |
| 94                   | 336                        | 2976.2                 |  |  |
| 95                   | 334                        | 2994.0                 |  |  |
| 96                   | 332                        | 3012.0                 |  |  |
| 97                   | 330                        | 3030.3                 |  |  |
| 98                   | 328                        | 3048.8                 |  |  |
| 99                   | 326                        | 3067.5                 |  |  |
| 100                  | 324                        | 3086.4                 |  |  |
| 101                  | 322                        | 3105.6                 |  |  |
| 102                  | 321                        | 3115.3                 |  |  |
| 103                  | 319                        | 3134.8                 |  |  |
| 104                  | 317                        | 3154.6                 |  |  |
| 105                  | 315                        | 3174.6                 |  |  |
| 106                  | 314                        | 3184.7                 |  |  |
| 107                  | 312                        | 3205.1                 |  |  |
| 108                  | 310                        | 3225.8                 |  |  |
| 109                  | 309                        | 3236.2                 |  |  |
| 110                  | 307                        | 3257.3                 |  |  |
| 111                  | 306                        | 3268.0                 |  |  |
| 112                  | 304                        | 3289.5                 |  |  |
| 113                  | 303                        | 3300.3                 |  |  |
| 114                  | 301                        | 3322.3                 |  |  |
| 115                  | 300                        | 3333.3                 |  |  |
| 116                  | 298                        | 3355.7                 |  |  |
| 117                  | 297                        | 3367.0                 |  |  |
| 118                  | 295                        | 3389.8                 |  |  |
| 119                  | 294                        | 3401.4                 |  |  |
| 120                  | 293                        | 3413.0                 |  |  |
| 121                  | 291                        | 3436.4                 |  |  |
| 122                  | 290                        | 3448.3                 |  |  |
| 123                  | 289                        | 3460.2                 |  |  |
| 124                  | 287                        | 3484.3                 |  |  |
| 125                  | 286                        | 3496.5                 |  |  |
| 126                  | 285                        | 3508.8                 |  |  |

| Velocity<br>Position | Time Between<br>Steps (μs) | Velocity<br>(μSteps/s) |
|----------------------|----------------------------|------------------------|
| 164                  | 247                        | 4048.6                 |
| 165                  | 246                        | 4065.0                 |
| 166                  | 245                        | 4081.6                 |
| 167                  | 244                        | 4098.4                 |
| 168                  | 244                        | 4098.4                 |
| 169                  | 243                        | 4115.2                 |
| 170                  | 242                        | 4132.2                 |
| 171                  | 241                        | 4149.4                 |
| 172                  | 241                        | 4149.4                 |
| 173                  | 240                        | 4166.7                 |
| 174                  | 239                        | 4184.1                 |
| 175                  | 238                        | 4201.7                 |
| 176                  | 238                        | 4201.7                 |
| 177                  | 237                        | 4219.4                 |
| 178                  | 236                        | 4237.3                 |
| 179                  | 235                        | 4255.3                 |
| 180                  | 235                        | 4255.3                 |
| 181                  | 234                        | 4273.5                 |
| 182                  | 233                        | 4291.8                 |
| 183                  | 233                        | 4291.8                 |
| 184                  | 232                        | 4310.3                 |
| 185                  | 231                        | 4329.0                 |
| 186                  | 231                        | 4329.0                 |
| 187                  | 230                        | 4347.8                 |
| 188                  | 229                        | 4366.8                 |
| 189                  | 229                        | 4366.8                 |
| 190                  | 228                        | 4386.0                 |
| 191                  | 227                        | 4405.3                 |
| 192                  | 227                        | 4405.3                 |
| 193                  | 226                        | 4424.8                 |
| 194                  | 226                        | 4424.8                 |
| 195                  | 225                        | 4444.4                 |
| 196                  | 224                        | 4464.3                 |
| 197                  | 224                        | 4464.3                 |
| 198                  | 223                        | 4484.3                 |
| 199                  | 222                        | 4504.5                 |
| 200                  | 222                        | 4504.5                 |
| 201                  | 221                        | 4524.9                 |
| 202                  | 221                        | 4524.9                 |

### Table 17. Velocity Table (continued)

| 514872053.4524812079.0534752105.3544692132.2554642155.2564582183.4574532207.5584482232.1594442252.3604392277.9614342304.1624302325.6634262347.4644222369.7654182392.3664142415.5674102439.0684062463.1694032481.4703992506.3713962525.3723932544.5733892570.7743862590.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Velocity<br>Position | Time Between<br>Steps (μs) | Velocity<br>(µSteps/s) |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------|------------------------|
| 53         475         2105.3           54         469         2132.2           55         464         2155.2           56         458         2183.4           57         453         2207.5           58         448         2232.1           59         444         2252.3           60         439         2277.9           61         434         2304.1           62         430         2325.6           63         426         2347.4           64         422         2369.7           65         418         2392.3           66         414         2415.5           67         410         2439.0           68         406         2463.1           69         403         2481.4           70         399         2506.3           71         396         2525.3           72         393         2544.5           73         389         2570.7           74         386         2590.7 | 51                   | 487                        | 2053.4                 |
| 54         469         2132.2           55         464         2155.2           56         458         2183.4           57         453         2207.5           58         448         2232.1           59         444         2252.3           60         439         2277.9           61         434         2304.1           62         430         2325.6           63         426         2347.4           64         422         2369.7           65         418         2392.3           66         414         2415.5           67         410         2439.0           68         406         2463.1           69         403         2481.4           70         399         2506.3           71         396         2525.3           72         393         2544.5           73         389         2570.7           74         386         2590.7                                         | 52                   | 481                        | 2079.0                 |
| 11         110         1100           55         464         2155.2           56         458         2183.4           57         453         2207.5           58         448         2232.1           59         444         2252.3           60         439         2277.9           61         434         2304.1           62         430         2325.6           63         426         2347.4           64         422         2369.7           65         418         2392.3           66         414         2415.5           67         410         2439.0           68         406         2463.1           69         403         2481.4           70         399         2506.3           71         396         2525.3           72         393         2544.5           73         389         2570.7           74         386         2590.7                                           | 53                   | 475                        | 2105.3                 |
| 56         458         2183.4           57         453         2207.5           58         448         2232.1           59         444         2252.3           60         439         2277.9           61         434         2304.1           62         430         2325.6           63         426         2347.4           64         422         2369.7           65         418         2392.3           66         414         2415.5           67         410         2439.0           68         406         2463.1           69         403         2481.4           70         399         2506.3           71         396         2525.3           72         393         2544.5           73         389         2570.7           74         386         2590.7                                                                                                                         | 54                   | 469                        | 2132.2                 |
| 57         453         2207.5           58         448         2232.1           59         444         2252.3           60         439         2277.9           61         434         2304.1           62         430         2325.6           63         426         2347.4           64         422         2369.7           65         418         2392.3           66         414         2415.5           67         410         2439.0           68         406         2463.1           69         403         2481.4           70         399         2506.3           71         396         2525.3           72         393         2544.5           73         389         2570.7           74         386         2590.7                                                                                                                                                                 | 55                   | 464                        | 2155.2                 |
| 11         112         112           58         448         2232.1           59         444         2252.3           60         439         2277.9           61         434         2304.1           62         430         2325.6           63         426         2347.4           64         422         2369.7           65         418         2392.3           66         414         2415.5           67         410         2439.0           68         406         2463.1           69         403         2481.4           70         399         2506.3           71         396         2525.3           72         393         2544.5           73         389         2570.7           74         386         2590.7                                                                                                                                                                    | 56                   | 458                        | 2183.4                 |
| 59         444         2252.3           60         439         2277.9           61         434         2304.1           62         430         2325.6           63         426         2347.4           64         422         2369.7           65         418         2392.3           66         414         2415.5           67         410         2439.0           68         406         2463.1           69         403         2481.4           70         399         2506.3           71         396         2525.3           72         393         2544.5           73         389         2570.7           74         386         2590.7                                                                                                                                                                                                                                                 | 57                   | 453                        | 2207.5                 |
| 60         439         2277.9           61         434         2304.1           62         430         2325.6           63         426         2347.4           64         422         2369.7           65         418         2392.3           66         414         2415.5           67         410         2439.0           68         406         2463.1           69         403         2481.4           70         399         2506.3           71         396         2525.3           72         393         2544.5           73         389         2570.7           74         386         2590.7                                                                                                                                                                                                                                                                                         | 58                   | 448                        | 2232.1                 |
| 614342304.1624302325.6634262347.4644222369.7654182392.3664142415.5674102439.0684062463.1694032481.4703992506.3713962525.3723932544.5733892570.7743862590.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 59                   | 444                        | 2252.3                 |
| 62         430         2325.6           63         426         2347.4           64         422         2369.7           65         418         2392.3           66         414         2415.5           67         410         2439.0           68         406         2463.1           69         403         2481.4           70         399         2506.3           71         396         2525.3           72         393         2544.5           73         389         2570.7           74         386         2590.7                                                                                                                                                                                                                                                                                                                                                                         | 60                   | 439                        | 2277.9                 |
| 63         426         2347.4           64         422         2369.7           65         418         2392.3           66         414         2415.5           67         410         2439.0           68         406         2463.1           69         403         2481.4           70         399         2506.3           71         396         2525.3           72         393         2544.5           73         389         2570.7           74         386         2590.7                                                                                                                                                                                                                                                                                                                                                                                                                 | 61                   | 434                        | 2304.1                 |
| 64         422         2369.7           65         418         2392.3           66         414         2415.5           67         410         2439.0           68         406         2463.1           69         403         2481.4           70         399         2506.3           71         396         2525.3           72         393         2544.5           73         389         2570.7           74         386         2590.7                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 62                   | 430                        | 2325.6                 |
| 65         418         2392.3           66         414         2415.5           67         410         2439.0           68         406         2463.1           69         403         2481.4           70         399         2506.3           71         396         2525.3           72         393         2544.5           73         389         2570.7           74         386         2590.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 63                   | 426                        | 2347.4                 |
| 66         414         2415.5           67         410         2439.0           68         406         2463.1           69         403         2481.4           70         399         2506.3           71         396         2525.3           72         393         2544.5           73         389         2570.7           74         386         2590.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 64                   | 422                        | 2369.7                 |
| 67       410       2439.0         68       406       2463.1         69       403       2481.4         70       399       2506.3         71       396       2525.3         72       393       2544.5         73       389       2570.7         74       386       2590.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 65                   | 418                        | 2392.3                 |
| 68         406         2463.1           69         403         2481.4           70         399         2506.3           71         396         2525.3           72         393         2544.5           73         389         2570.7           74         386         2590.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 66                   | 414                        | 2415.5                 |
| 69         403         2481.4           70         399         2506.3           71         396         2525.3           72         393         2544.5           73         389         2570.7           74         386         2590.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 67                   | 410                        | 2439.0                 |
| 70         399         2506.3           71         396         2525.3           72         393         2544.5           73         389         2570.7           74         386         2590.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 68                   | 406                        | 2463.1                 |
| 71         396         2525.3           72         393         2544.5           73         389         2570.7           74         386         2590.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 69                   | 403                        | 2481.4                 |
| 72         393         2544.5           73         389         2570.7           74         386         2590.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 70                   | 399                        | 2506.3                 |
| 73         389         2570.7           74         386         2590.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 71                   | 396                        | 2525.3                 |
| 74         386         2590.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 72                   | 393                        | 2544.5                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 73                   | 389                        | 2570.7                 |
| 75 383 2611.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 74                   | 386                        | 2590.7                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 75                   | 383                        | 2611.0                 |

### Table 17. Velocity Table (continued)

| Velocity<br>Position | Time Between<br>Steps (μs) | Velocity<br>(μSteps/s) | Ve<br>Po |
|----------------------|----------------------------|------------------------|----------|
| 127                  | 284                        | 3521.1                 |          |
| 128                  | 282                        | 3546.1                 |          |
| 129                  | 281                        | 3558.7                 |          |
| 130                  | 280                        | 3571.4                 |          |
| 131                  | 279                        | 3584.2                 |          |
| 132                  | 278                        | 3597.1                 |          |
| 133                  | 277                        | 3610.1                 |          |
| 134                  | 275                        | 3636.4                 |          |
| 135                  | 274                        | 3649.6                 |          |
| 136                  | 273                        | 3663.0                 |          |
| 137                  | 272                        | 3676.5                 |          |
| 138                  | 271                        | 3690.0                 |          |
| 139                  | 270                        | 3703.7                 |          |
| 140                  | 269                        | 3717.5                 |          |
| 141                  | 268                        | 3731.3                 |          |
| 142                  | 267                        | 3745.3                 |          |
| 143                  | 266                        | 3759.4                 |          |
| 144                  | 265                        | 3773.6                 |          |
| 145                  | 264                        | 3787.9                 |          |
| 146                  | 263                        | 3802.3                 |          |
| 147                  | 262                        | 3816.8                 |          |
| 148                  | 261                        | 3831.4                 |          |
| 149                  | 260                        | 3846.2                 |          |
| 150                  | 259                        | 3861.0                 |          |
| 151                  | 258                        | 3876.0                 |          |
|                      |                            |                        |          |

| Velocity<br>Position | Time Between<br>Steps (μs) | Velocity<br>(μSteps/s) |
|----------------------|----------------------------|------------------------|
| 203                  | 220                        | 4545.5                 |
| 204                  | 220                        | 4545.5                 |
| 205                  | 219                        | 4566.2                 |
| 206                  | 218                        | 4587.2                 |
| 207                  | 218                        | 4587.2                 |
| 208                  | 217                        | 4608.3                 |
| 209                  | 217                        | 4608.3                 |
| 210                  | 216                        | 4629.6                 |
| 211                  | 216                        | 4629.6                 |
| 212                  | 215                        | 4651.2                 |
| 213                  | 215                        | 4651.2                 |
| 214                  | 214                        | 4672.9                 |
| 215                  | 214                        | 4672.9                 |
| 216                  | 213                        | 4694.8                 |
| 217                  | 212                        | 4717.0                 |
| 218                  | 212                        | 4717.0                 |
| 219                  | 211                        | 4739.3                 |
| 220                  | 211                        | 4739.3                 |
| 221                  | 210                        | 4761.9                 |
| 222                  | 210                        | 4761.9                 |
| 223                  | 209                        | 4784.7                 |
| 224                  | 209                        | 4784.7                 |
| 225                  | 208                        | 4807.7                 |

### Internal Clock Calibration

Timing-related functions on the 33970 (e.g., pointer velocities, acceleration, and Return To Zero Pointer speeds) depend upon a precise, consistent time reference to control the pointer accurately and reliably. Generating accurate time references on an integrated circuit can be accomplished; however, they tend to be costly due to the large amount of die area required for trim pads and the associated trim procedure. One possibility is an externally generated clock signal; however, this requires a dedicated pin on the device and controller. Another expensive approach would require the use of an additional crystal or resonator.

The internal clock in the 33970 is temperature independent and area efficient; however, it can vary by as much as  $\pm 35$ percent due to process variation. Using the existing SPI inputs and the precision timing reference already available to the microcontroller, the 33970 allows clock calibration to within  $\pm 10$ percent.

Calibrating the internal 1.0 MHz clock is initiated by writing a logic [1] to PECCR bit PE3 (see Figure 7, page 27). The 8.0 μs calibration pulse that is then provided by the controller will ideally result in an internal 33970 clock speed of 1.0 MHz. The pulse is sent on the  $\overline{CS}$  pin immediately after the SPI word is sent. No other SPI lines should be toggled. At the moment the CS pin transitions from logic [1] to logic [0], an internal 7-bit counter counts the number of cycles of an internal, noncalibrated, and temperature-dependent 8.0 MHz clock. The counter stops when the  $\overline{CS}$  pin transitions from logic [0] to logic [1]. The value in the counter represents the number of cycles of the 8.0 MHz clock occurring in the 8.0 µs window; it should range from 32 to 119. An offset is added to this number to help center or skew the calibrated result to generate a desired maximum or nominal frequency. The modified counter value is truncated by 4 bits to generate the calibration divisor, which should range from 4 to 15. The 8.0 MHz clock is divided by the calibration divisor, resulting in a calibrated 1.0 MHz clock. If the calibration divisor lies outside the range of 4 to 15,

the 33970 flags the CAL bit of the status bits, indicating the calibration procedure was not successful. A clock calibration is

allowed only if the gauges are disabled or the pointers are not moving, as indicated by status bits MOV1 and MOV0.



Figure 7. Gauge Enable and Clock Calibration Example

Some applications may require a guaranteed maximum pointer velocity and acceleration. Guaranteeing these maximums requires nominal internal clock frequency falls below 1.0 MHz. The frequency range of the calibrated clock will always be below 1.0 MHz if PECCR bit PE4 is logic [0] prior to initiating a calibration command, followed by an 8.0  $\mu$ s reference pulse. The frequency will be centered at 1.0 MHz if bit D4 is logic [1].

The 33970 can be fooled into calibrating faster or slower than the optimal frequency by sending a calibration pulse longer or shorter than the intended 8.0  $\mu$ s. As long as the count remains between 4 and 15, there will be no clock calibration flag. For applications requiring a slower calibrated clock—e.g., a motor designed with a gear ratio of 120:1 (8 microsteps/deg)—the user will have to provide a longer calibration pulse. The device allows a SPI-selectable slowing of the internal oscillator, using the PECCR command, so that the calibration divisor safely falls within the 4-to-15 range when calibrating with a longer time reference. For example, for the 120:1 motor, the pulse would be 12  $\mu$ s instead of 8.0  $\mu$ s. The result of this slower calibration results in the longer step times necessary to generate pointer movements meeting acceleration and velocity requirements.

The resolution of the pointer positioning decreases from 0.083 deg/microstep (180:1) to 0.125 deg/microstep (120:1). The pointer sweep range increases from approximately 340 degrees to over 500 degrees.

**Note** Be aware that a fast calibration could result in violations of the motor acceleration and velocity maximums, resulting in missed steps.

#### **Pointer Deceleration**

Constant acceleration and deceleration of the pointer produces relatively choppy movements when compared to those of an air core gauge. Air core behavior can be simulated with appropriate ramp modification during deceleration. This shaping can be accomplished by adding repetitive steps at several of the last step values as the pointer decelerates. The default movement in the 33970 uses this ramp modification feature. An example is shown in Figure 8. If the maximum acceleration and deceleration of the pointer is desired, the repetitive steps can be disabled by writing logic [1] to the PECCR bit PE5.



Figure 8. Deceleration Ramp

### **Return to Zero Calibration**

Many step motor applications require that the IC detect when the motor is stalled after commanded to return to the zero position for calibration purposes. The stalling occurs when the pointer hits the end stop on the gauge bezel, which is usually at the *zero* position. It is important that when the pointer reaches the end stop it immediately stops without bouncing away.

The 33970 device provides the ability to automatically and independently return each of the two pointers to the zero position via the RTZR and RTZCR SPI commands. An automatic RTZ is initiated using the RZ0, RZ1, and RZ2 bits. Unconditional RTZ movement is initiated using the RZ0, RZ2, and RZ4 bits. During an RTZ event, all commands related to the gauge being returned are ignored until the pointer has successfully zeroed or the RTZR bit RZ1 is written to disable the event. Once an RTZ event is initiated, the device reports back via the SO pin that an RTZ is underway.

The RTZCR command is used to set the RTZ pointer speed, choose an appropriate blanking time, and preload the integration accumulator with an appropriate offset. On reaching the end stop, the device reports back to the microcontroller via the status message that the RTZ was successful. The RTZ automatically disables, allowing other commands to be valid. In the event the master determines an RTZ sequence is not working properly (i.e., the RTZ taking too long), it can disable the command via the RTZR bit RZ1.

RTZCR bits RC10:RC5 are written to preload the accumulator with a predetermined value that will assure an accurate pointer stall detection. This preloaded value is determined during application development by disabling the automatic shutdown feature of the device with the RTZR bits RZ4 and RZ2. This operating mode allows the master to monitor the RTZ event, using the accumulator information available via the SO if the device is configured to provide the RTZ Accumulator Status. The unconditional RTZ event can be turned OFF using the RTZR bit RZ1.

If the Position 0 location bit is in the default logic [0] mode, then during an RTZ event the pointer is returned counterclockwise (CCW) using full steps at a constant speed determined by the RTZCR RC3:RC0 and RC12:RC11 bits during RTZ configuration (see Figure 9). Full steps are used during an RTZ so that only one coil of the motor is being driven at any time. The coil not being driven is used to determine if the pointer is moving. If the pointer is moving, the EMF signal that is present in the non-driven coil is processed by integrating the signal present on the opened terminal of the coil while essentially grounding the other end.





The IC automatically prepares the non-driven coil at each step, waits for a predetermined blanking time, then processes the signal for the duration of the full step. When the pointer reaches the stop and no longer moves, the dissipating EMF is detected. The processed results are placed in the RTZ accumulator, then compared to a decision threshold. If the signal exceeds the decision threshold, the pointer is assumed

to be moving. If the threshold value is not exceeded, the drive sequence is stopped if RTZR bit RZ4 is logic [0]. If bit RZ4 is logic [1], the RTZ movement will continue indefinitely until the RTZR bit RZ1 is used to stop the RTZ event.

A pointer that is not on a full step location or that is in magnetic alignment prior to the RTZ event may cause a false

RTZ detection. More specifically, an RTZ event beginning from a non-full step position may result in an abbreviated integration value potentially interpreted as a stalled pointer. Advancing the pointer by at least 12 microsteps clockwise (if PE7 = 0) to the nearest full step position (e.g., 0, 6, 12, 18, 24, etc.) prior to initiating an RTZ ensures the magnetic fields line up and increases the chances of a successful pointer stall detection. It is important that the pointer be in a static, or commanded, position before starting the RTZ event. Because the time duration and the number of steps the pointer moves prior to reaching the commanded position can vary depending upon its status at the time a position change is communicated, the master should assure sufficient elapsed time prior to starting an RTZ. If an RTZ is desired after first enabling the outputs or after forcing a reset of the device, the pointer should first be commanded to move 12 microsteps clockwise to the nearest full step location. Because the pointer was in a static position at default, the master could determine the number of microsteps the device has taken by monitoring and counting the MOV0. MOV1 device status bit transitions to confirm the pointer is again in a static position. Alternatively, the user could monitor the device status bits CMD1 and CMD2.

Only one gauge at a time can be returned to the zero position. The gauge not returning to zero can continue to be controlled. An RTZ should not begin until the gauge to be calibrated is at a static position and its pointer is at a full step position. An attempt to calibrate a gauge while the other is in the process of an RTZ event is ignored by the device. In most applications of the RTZR command, it is possible to avoid a visually obvious sequential calibration by first bringing the pointers back close to their previous zero positions, then recalibrating them sequentially.

After completion of an RTZ, the 33970 automatically assigns the zero-step position to the full step position at the end-stop location. Because the actual zero position could lie anywhere within the full step where the zero was detected, the assigned zero position could be within a window of  $\pm 0.5$  degree. An RTZ can be used to detect stall, even if the pointer already rests on the end stop when an RTZ sequence is initiated. However, it is recommended the pointer be advanced by at least 12 microsteps to the nearest full step prior to initiating the RTZ.

### **RTZ Output**

During an RTZ event the non-driven coil is analyzed to determine the state of the motor. The 33970 multiplexes the coil voltages and provides the signal from the non-driven coil to the RTZ pin.

### **Default Mode**

Default mode refers to the state of the 33970 after an internal or external reset prior to SPI communication. An internal reset occurs during V<sub>DD</sub> power-up or if V<sub>PWR</sub> falls below 4.0 V. An external reset is initiated by the RST pin driven to a logic [0]. During this mode all outputs will be OFF. All specific pin functions and internal registers operate as though all addressable configuration register bits were set to logic [0]. This

means, for example, all outputs will be disabled and the RTZ full step time will be set to 12.80 ms.

### Fault Logic Requirements

The 33970 device indicates each of the following faults as they occur:

- Overtemperature fault
- Undervoltage V<sub>PWR</sub>
- Overvoltage V<sub>PWR</sub>
- Clock out of spec

These fault bits remain enabled until they are clocked out of the SO pin with a valid SPI message.

Overcurrent faults are not reported directly; however, it is likely an overcurrent condition will become a thermal issue and be reported.

#### **Overtemperature Fault Requirements**

The 33970 incorporates overtemperature protection circuitry, which shuts off the affected gauge driver when excessive temperatures are detected. In the event of a thermal overload, the affected gauge driver is automatically disabled. The overtemperature fault is flagged via the OT0 and/or OT1 device status bits. The indicating flag continues to be set until the affected gauge is successfully re-enabled, provided the junction temperature has fallen to a temperature below the hysteresis level.

#### **Overvoltage Fault Requirements**

The device is capable of surviving V<sub>PWR</sub> voltages within the maximum specified in <u>MAXIMUM RATINGS</u> table, page 4. V<sub>PWR</sub> levels resulting in an Overvoltage Shutdown condition can result in uncertain pointer positions. Therefore, the pointer position should be re-calibrated. The master will be notified of an overvoltage event via the SO pin if the device status is selected. Overvoltage detection and notification occurs regardless of whether the gauge(s) are enabled or disabled.

#### **Overcurrent Fault Requirements**

Output currents are limited to safe levels allowing the device to rely on thermal shutdown to protect itself.

#### **Undervoltage Fault Requirements**

Undervoltage  $V_{PWR}$  conditions may result in uncertain pointer positions. Therefore, the internal clock and the pointer position may require re-calibration. The state machine continues with  $V_{PWR}$  voltage levels as low as 4.0 V; however, the coil voltages may be clipped. The master can be notified of an undervoltage event via the SO pin. Undervoltage detection and notification are disabled if both outputs are disabled.

### Reset (Sleep Mode)

The device can reset internally or externally. If the V<sub>DD</sub> level falls below the V<sub>DDUV</sub> level (refer to the Static Electrical Characteristics table under <u>POWER INPUT</u>, page 5), the device resets and powers up in the Default mode. Similarly, If

the  $\overline{\text{RST}}$  pin is driven to a logic [0], the device resets to its default state. The device consumes the least amount of current (I\_DD and I\_PWR) when the  $\overline{\text{RST}}$  pin is logic 0]. This is also referred to as the Sleep mode.

### **APPLICATION INFORMATION**

The 33970 is an extremely versatile device used in a variety of applications. <u>Table 18</u> provides a step-by-step example of configuring and using many of the features designed into the IC.

This example is intended to give a generic overview how the device could be used. Further, it is intended to familiarize users with some of its capabilities.

|   | Step    | Command | Description                                                                                                                                                                                                                                                                                                                                                                                                                         | Reference Table<br>and or Figure                       |       |                                        |                   |
|---|---------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------|----------------------------------------|-------------------|
|   |         |         | <ul><li>(a) Enable Gauges</li><li>- Bit PE0: Gauge 0</li><li>- Bit PE1: Gauge 1</li></ul>                                                                                                                                                                                                                                                                                                                                           |                                                        |       |                                        |                   |
|   | 1       | PECCR   | <ul> <li>(b) Clock Calibration</li> <li>Bit PE3: Enables Calibration Procedure</li> <li>Bit PE4: Set clock f = 1.0 MHz maximum or nominal</li> </ul>                                                                                                                                                                                                                                                                                | <u>Table 3</u> (page 13),<br><u>Figure 7</u> (page 27) |       |                                        |                   |
|   |         |         | (c) Send 8.0 $\mu$ s pulse on $\overline{CS}$ to calibrate 1.0 MHz clock                                                                                                                                                                                                                                                                                                                                                            |                                                        |       |                                        |                   |
|   |         |         | (a) Set RTZ Full Step Time<br>- Bits RC3:RC0                                                                                                                                                                                                                                                                                                                                                                                        | <u>Table 8</u> (page 17),                              |       |                                        |                   |
|   | 0       | DTTOD   | DTTOD                                                                                                                                                                                                                                                                                                                                                                                                                               | DIJOD                                                  | DITOD | (b) Set RTZ Blanking Time<br>- Bit RC4 | Table 9 (page 17) |
|   | 2 RTZCR | RIZUR   | (c) Preload RTZ Accumulator<br>- Bits RC12:RC11 and RC10:RC5                                                                                                                                                                                                                                                                                                                                                                        | <u>Table 10</u> (page 17)                              |       |                                        |                   |
|   |         |         | <ul><li>(d) Check SO for an Out-of-Range Clock Calibration</li><li>- Is bit CAL logic [1]? If so, then repeat Steps 1 and 2</li></ul>                                                                                                                                                                                                                                                                                               |                                                        |       |                                        |                   |
| ĺ | 3       | POS0R   | (a) Move pointer to position 12 prior to RTZ                                                                                                                                                                                                                                                                                                                                                                                        | Table 5 (page 15)                                      |       |                                        |                   |
|   |         |         | (a) Move pointer to position 12 prior to RTZ                                                                                                                                                                                                                                                                                                                                                                                        | <u>Table 6</u> (page 15)                               |       |                                        |                   |
|   | 4       | POS1R   | <ul> <li>(b) Check SO to see if Gauge 0 has moved</li> <li>- Is bit MOV0 (OD4) logic [1]? If so then the Gauge 0 has moved to the first microstep</li> </ul>                                                                                                                                                                                                                                                                        | <u>Table 3</u> (page 13),<br><u>Table 11</u> (page 18) |       |                                        |                   |
|   |         |         | <ul><li>(a) Send null command to see if gauges have moved</li><li>Bit PE12</li></ul>                                                                                                                                                                                                                                                                                                                                                | Table 3 (page 13)                                      |       |                                        |                   |
|   | 5 PECCR |         | <ul> <li>(b) Check SO to see if Gauge 0 (Gauge 1) has moved</li> <li>Is bit MOV0 (OD4) (MOV1 (OD5)) logic [1]? If so, then Gauge 0 (Gauge 1) moved another microstep. Keep track of movement and if 12 steps are finished and both gauges are at a static position, then RTZ. Otherwise, repeat steps (a) and (b)</li> <li>Bit CMD0 (OD10) (CMD1 (OD11)) could also be monitored to determine that the pointer is static</li> </ul> | <u>Table 3</u> (page 13),<br><u>Table 11</u> (page 18) |       |                                        |                   |

| Step | Command | Description                                                                                                                                                                                                                                                     | Reference Table<br>and or Figure                       |  |  |  |
|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|--|--|
| 6    | RTZ     | <ul> <li>(a) Return one gauge at a time to the zero stop using RTZ command</li> <li>Bit RZ0 selects the gauge</li> <li>Bit RZ1 is used to enable or disable an RTZ</li> <li>Bits RZ2 is used to select the direction (along with PE7)</li> </ul>                | <u>Table 7</u> (page 15)                               |  |  |  |
|      |         | (b) Select the RTZ accumulator bits to clock out on the SO bits using bits PE11:PE10. These will<br>be used if characterizing the RTZ.                                                                                                                          | <u>Table 3</u> (page 13),<br><u>Table 12</u> (page 20) |  |  |  |
| 7    | PECCR   | <ul> <li>(a) Check the Status of the RTZ by sending the null command to monitor SO bit RTZ0, RTZ1 of Device Status SO</li> <li>Bit PE12 is the null command</li> </ul>                                                                                          | <u>Table 3</u> (page 13),<br><u>Table 11</u> (page 18) |  |  |  |
|      |         | (b) Is RTZ0 (OD2) logic [0]? If not, Gauge 0 still returning and null command should be resent.                                                                                                                                                                 |                                                        |  |  |  |
| 8    | RTZ     | (a) Return the other gauge to the zero stop. If the second gauge is driving a different pointer than<br>the first, a new RTZCR command may be required to change the Full Step time.                                                                            | <u>Table 7</u> (page 15)                               |  |  |  |
| 9    | PECCR   | <ul> <li>(a) Check the Status of the RTZ by sending the null command to monitor SO, bit RTZ1 (OD3)</li> <li>Bit PE12 is the null command</li> </ul>                                                                                                             | <u>Table 3</u> (page 13),<br><u>Table 11</u> (page 18) |  |  |  |
|      |         | (b) Is RTZ1 (OD3) logic [0]? If not, Gauge 1 still returning and null command should be resent.                                                                                                                                                                 | Table II (page 10)                                     |  |  |  |
| 10   | VELR    | <ul> <li>(a) Change the maximum velocity of the gauge</li> <li>Bits V8:V9 determine which gauge(s) will change the maximum velocity</li> <li>Bits V7:V0 determine the maximum velocity position from <u>Table 17, Velocity Table</u></li> </ul>                 | <u>Table 3</u> (page 14),<br><u>Table 17</u> (page 24) |  |  |  |
|      |         | (a) Position Gauge 0 pointer<br>- Bits P011:P00: Desired Pointer Position                                                                                                                                                                                       |                                                        |  |  |  |
| 11   | POSOR   | <ul> <li>(b) Check SO for Out-of-Range V<sub>PWR</sub></li> <li>Bit OVUV (OD6) logic [1]? If so, use UV (OD8) and OV (OD9) to decide whether to RTZ after valid V<sub>PWR</sub></li> </ul>                                                                      | <u>Table 5</u> (page 15),<br><u>Table 17</u> (page 24) |  |  |  |
|      |         | <ul> <li>(c) Check SO for overtemperature</li> <li>Bit OT0 logic [1]? If so, enable driver again. If OT0 continues to indicate overtemperature, shut down Gauge 0</li> <li>If RTZ0 returns to normal, re-establish the zero reference by RTZ command</li> </ul> |                                                        |  |  |  |
|      |         | <ul><li>(a) Position Gauge 1 pointer</li><li>- Bits P1 11:P1 0: Desired Pointer Position</li></ul>                                                                                                                                                              |                                                        |  |  |  |
| 12   | POS1R   | <ul> <li>(b) Check SO for Out-of-Range V<sub>PWR</sub></li> <li>Bit OVUV logic [1]? If so, use UV (OD8) and OV (OD9) to decided whether to RTZ after valid V<sub>PWR</sub></li> </ul>                                                                           | <u>Table 6</u> (page 15),<br><u>Table 17</u> (page 24) |  |  |  |
|      |         | <ul> <li>(c) Check SO for overtemperature</li> <li>Bit OT1 logic [1]? If so, enable driver again. If OT1 continues to indicate overtemperature, shut down Gauge 1.</li> <li>If OT1 returns to normal, re-establish the zero reference by RTZ command</li> </ul> |                                                        |  |  |  |
|      |         |                                                                                                                                                                                                                                                                 |                                                        |  |  |  |
| 13   | POS0R   | POS0R (b) Move pointer position at least 12 microsteps CW to the nearest full step prior to RTZ                                                                                                                                                                 |                                                        |  |  |  |
|      | 1       |                                                                                                                                                                                                                                                                 |                                                        |  |  |  |

### Table 18. 33970 Setup, Configuration, and Usage Example (continued)

|                                                                                                                                                                                                                |                            |                    |                                                         |                          |                                                        |                | Do           | ference Tabl       | ~        |        |         |         |            |          |                                                |     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------------|---------------------------------------------------------|--------------------------|--------------------------------------------------------|----------------|--------------|--------------------|----------|--------|---------|---------|------------|----------|------------------------------------------------|-----|
| Description                                                                                                                                                                                                    |                            |                    |                                                         |                          |                                                        | -              | nd or Figure | e                  |          |        |         |         |            |          |                                                |     |
| (c) Return the pointers close to zero position using POS1R                                                                                                                                                     |                            | Та                 | <u>Table 6</u> (page 15)                                |                          |                                                        |                |              |                    |          |        |         |         |            |          |                                                |     |
| (d) Move pointer position at least 12 microsteps CW to the nearest full step position prior to RTZ                                                                                                             |                            |                    |                                                         |                          |                                                        |                |              |                    |          |        |         |         |            |          |                                                |     |
| ee if Ga                                                                                                                                                                                                       |                            | •                  |                                                         |                          |                                                        |                |              |                    |          |        |         |         |            |          | <u>ole 6</u> (page 15                          |     |
| - Bit MOV0 logic [1]? If so, Gauge 0 moved to the first microstep                                                                                                                                              |                            |                    |                                                         |                          |                                                        |                | Tab          | Table 11 (page 18) |          |        |         |         |            |          |                                                |     |
| mand to                                                                                                                                                                                                        | and to                     | o see i            | e if gau                                                | uges                     | have                                                   | e mov          | /ed          |                    |          |        |         |         |            |          |                                                |     |
|                                                                                                                                                                                                                |                            |                    | - /-                                                    |                          |                                                        |                |              |                    |          |        |         |         |            | _        |                                                |     |
| ee if Ga                                                                                                                                                                                                       |                            | •                  | •                                                       | •                        | ,                                                      |                |              |                    |          |        |         |         |            | Tat      | ole 3 (page 13                                 | i). |
| CCR - Bit MOV0 (MOV1) logic [1]? If so, Gauge 0 (Gauge 1) moved another microstep. Ke of movement. If 12 steps are finished, and both gauges are at a static position, ther Otherwise repeat steps (a) and (b) |                            | -                  | Table 11 (page 1                                        |                          |                                                        |                |              |                    |          |        |         |         |            |          |                                                |     |
| - Bit CMD0 (OD10) (CMD1 (OD1)) could also be monitored to determine that the p static                                                                                                                          |                            | pointer is         |                                                         |                          |                                                        |                |              |                    |          |        |         |         |            |          |                                                |     |
| uge at a                                                                                                                                                                                                       | je at a                    | a time             | e to th                                                 | he zer                   | ro sto                                                 | op us          | ing R        | TZ cor             | mman     | nd     |         |         |            |          |                                                |     |
| - Bit RZ0 selects the gauge                                                                                                                                                                                    |                            |                    |                                                         |                          |                                                        |                |              |                    |          |        |         |         |            |          |                                                |     |
|                                                                                                                                                                                                                |                            |                    |                                                         |                          | <u>Table 3</u> (page 13),<br><u>Table 7</u> (page 15), |                |              |                    |          |        |         |         |            |          |                                                |     |
| - Bit RZ2 is used to select the direction (along with PE7)                                                                                                                                                     |                            |                    | <u>Table 12</u> (page 15),<br><u>Table 12</u> (page 20) |                          |                                                        |                |              |                    |          |        |         |         |            |          |                                                |     |
| accum<br>characte                                                                                                                                                                                              |                            |                    |                                                         |                          | -                                                      | out o          | n the        | SO bi              | its usir | ng bit | s PE1′  | 1:PE10. | These      |          |                                                |     |
| (a) Check the status of the RTZ by sending the null command to monitor SO bit RTZ0                                                                                                                             |                            |                    |                                                         |                          |                                                        |                |              |                    |          |        |         |         |            |          |                                                |     |
| he null c                                                                                                                                                                                                      | e null c                   | comm               | mand                                                    | ł                        |                                                        |                |              |                    |          |        |         |         |            |          | <u>ole 3</u> (page 13<br><u>ole 11</u> (page 1 |     |
| [0]? If no                                                                                                                                                                                                     | ]? If no                   | not, Ga            | Gauge                                                   | e 0 stil                 | ll retu                                                | urning         | g and        | null co            | omma     | and sh | nould b | e reser | nt         | <u> </u> | <u>he m</u> (page n                            | 0)  |
| er gauge<br>RTZCR                                                                                                                                                                                              | 0 0                        |                    |                                                         |                          | •                                                      |                |              | 0 0                |          |        |         | •       | inter thar |          | <u>ole 7</u> (page 15<br><u>ole 10</u> (page 1 |     |
| us of the                                                                                                                                                                                                      | s of the                   | ne RTZ             | ΓZ by s                                                 | sendi                    | ing th                                                 | he nu          | II com       | mand               | l to mo  | onitor | SO bi   | t RTZ1  |            |          | <u>ole 3</u> (page 13                          |     |
| - Bit PE12 is the null command                                                                                                                                                                                 |                            |                    |                                                         |                          | Tab                                                    | ole 11 (page 1 | 8)           |                    |          |        |         |         |            |          |                                                |     |
| 0]? If no                                                                                                                                                                                                      | ? If no                    | iot, Ga            | auge                                                    | 1 still                  | l retu                                                 | ırning         | and i        | null co            | ommai    | nd sh  | ould be | e resen | t          | Ta       | <u>ble 7</u> (page 15                          | 5)  |
| (a) Disable both gauges and go to standby                                                                                                                                                                      |                            |                    |                                                         |                          |                                                        |                |              |                    |          |        |         |         |            |          |                                                |     |
| - Bit PE0:PE1 are used to disable the gauges                                                                                                                                                                   |                            |                    | Та                                                      | <u>Table 3</u> (page 13) |                                                        |                |              |                    |          |        |         |         |            |          |                                                |     |
| to sleep                                                                                                                                                                                                       | sleep                      | ep                 |                                                         |                          |                                                        |                |              |                    |          |        |         |         |            |          | uic o (page 1)                                 | ,   |
| ulled to I                                                                                                                                                                                                     | ed to I                    | logic              | c [0]                                                   |                          |                                                        |                |              |                    |          |        |         |         |            |          |                                                |     |
| auges a<br>are use<br>to sleep                                                                                                                                                                                 | iges a<br>ire use<br>sleep | and go<br>sed to o | go to s<br>o disat                                      | standl                   | by                                                     |                |              |                    |          |        |         |         |            |          |                                                |     |

# PACKAGE DIMENSIONS



NOTES

NOTES

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other appl ication in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

MOTOROLA and the Stylized M Logo are registered in the US Patent and Trademark Office. All other product or service names are the property of their respective owners.

© Motorola, Inc. 2004

#### HOW TO REACH US:

USA/EUROPE/LOCATIONS NOT LISTED: Motorola Literature Distribution: P.O. Box 5405, Denver, Colorado 80217.

1-303-675-2140 or 1-800-441-2447

JAPAN: Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1 Minami-Azabu. Minato-ku, Tokyo 106-8573 Japan. 81-3-3440-3569

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tao Po, N.T., Hong Kong. 852-26668334

TECHNICAL INFORMATION CENTER: 1-800-521-6274

