|                                |                                                                                                                      |                     |                     |                                  |                    |                   |                     | ŀ                                                                | REVISI   | ONS                                                                                  |                |      |               |                   |                |                    |                   |       |       |          |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|----------------------------------|--------------------|-------------------|---------------------|------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------|----------------|------|---------------|-------------------|----------------|--------------------|-------------------|-------|-------|----------|
| LTR                            |                                                                                                                      |                     |                     |                                  | [                  | DESCF             | RIPTIO              | N                                                                |          |                                                                                      |                |      | DA            | TE (YI            | R-MO-I         | DA)                |                   | APPF  | ROVED | 1        |
| А                              | Chan                                                                                                                 | iges in             | accord              | lance w                          | ith NO             | R 5962            | 2-R010-             | -98.                                                             |          |                                                                                      |                |      | 97-12-12      |                   |                | Monica L. Poelking |                   |       |       |          |
| В                              | Incor<br>requi                                                                                                       | porate<br>rement    | revisio<br>s. Edit  | n A.  U<br>torial cł             | pdate k<br>nanges  | oilerpl<br>throug | ate to N<br>hout. – | ∕IIL-PR<br>∙ LTG                                                 | F-3853   | 35                                                                                   | 04-02-02       |      |               | 1                 | Thomas M. Hess |                    |                   |       |       |          |
| С                              | Update radiation features in section 1.5 and SEP table IB. U paragraphs to MIL-PRF-38535. Delete class M requirement |                     |                     |                                  |                    |                   |                     |                                                                  |          |                                                                                      |                | 14-0 | )7-24         |                   | 7              | Thomas M. Hess     |                   |       |       |          |
| D                              | Upda<br>to the                                                                                                       | ite Sup<br>e currei | plier C.<br>nt MIL- | AGE 34<br>PRF-38                 | 4371 na<br>3535 re | ame ch<br>quirem  | ange.<br>ients      | Update<br>TTM                                                    | e boiler | rplate paragraphs 21-03-24                                                           |                |      | Mu            | Muhammad A. Akbar |                |                    |                   |       |       |          |
|                                |                                                                                                                      |                     |                     |                                  |                    |                   |                     |                                                                  |          |                                                                                      |                |      |               |                   |                |                    |                   |       |       |          |
| REV                            |                                                                                                                      |                     |                     |                                  |                    |                   |                     |                                                                  |          |                                                                                      |                |      |               |                   |                |                    |                   |       |       |          |
| SHEET                          |                                                                                                                      |                     |                     |                                  |                    |                   |                     |                                                                  |          |                                                                                      |                |      |               |                   |                |                    |                   |       |       |          |
| REV                            | D                                                                                                                    | D                   | D                   | D                                | D                  | D                 |                     |                                                                  |          |                                                                                      |                |      |               |                   |                |                    |                   |       |       |          |
| SHEET                          | 15                                                                                                                   | 16                  | 17                  | 18                               | 19                 | 20                |                     |                                                                  |          |                                                                                      |                |      |               |                   |                |                    |                   |       |       |          |
| REV STATUS                     |                                                                                                                      |                     |                     | REV                              | /                  |                   | D                   | D                                                                | D        | D                                                                                    | D              | D    | D             | D                 | D              | D                  | D                 | D     | D     | D        |
| OF SHEETS                      |                                                                                                                      |                     |                     | SHE                              | ET                 |                   | 1                   | 2                                                                | 3        | 4                                                                                    | 5              | 6    | 7             | 8                 | 9              | 10                 | 11                | 12    | 13    | 14       |
| PMIC N/A                       |                                                                                                                      |                     |                     |                                  | PARE               |                   | . Kelleł            | her                                                              |          |                                                                                      | -              |      | DLAI          |                   | ) ANC          | ) MAF              | RITIM             |       | _     | <u> </u> |
| STAN<br>MICRO<br>DRA           |                                                                                                                      | UIT                 |                     | CHECKED BY<br>Monica L. Poelking |                    |                   |                     | COLUMBUS, OHIO 43218-3990<br>https://www.dla.mil/LandandMaritime |          |                                                                                      |                |      |               |                   |                |                    |                   |       |       |          |
| THIS DRAWIN<br>FOR US<br>DEPAR | SE BY /                                                                                                              | ALL<br>TS           |                     |                                  |                    | onica L           | . Poelk             | -                                                                |          | MICROCIRCUIT, DIGITAL, RADIATION<br>HARDENED CMOS, HEX BUFFER, MONOLITHIC<br>SILICON |                |      |               |                   | IIC            |                    |                   |       |       |          |
| AND AGEN<br>DEPARTMEN          |                                                                                                                      |                     |                     | DRA                              | WING               |                   | DVAL E<br>2-27      | DATE                                                             |          |                                                                                      |                |      |               |                   |                |                    |                   |       |       |          |
| AMS                            | SC N/A                                                                                                               |                     |                     | REV                              | ISION              |                   | D                   |                                                                  |          |                                                                                      | ZE<br><b>A</b> |      | GE CC<br>6726 |                   |                |                    | 5962 <sup>.</sup> | -9664 | 3     |          |
|                                |                                                                                                                      |                     |                     |                                  |                    |                   |                     |                                                                  |          |                                                                                      | •              |      | SHE           | ET 1              | OF 20          |                    |                   |       |       |          |

## 1. SCOPE

1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability device classes Q and space application device class V. A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN.

1.2 <u>PIN</u>. The PIN is as shown in the following example:



1.2.1 <u>RHA designator</u>. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.

1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number | Circuit function                                                |
|-------------|----------------|-----------------------------------------------------------------|
| 01          | 4503B          | Radiation hardened CMOS, hex buffer                             |
| 02          | 4503BN         | Radiation hardened CMOS, hex buffer with neutron irradiated die |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows:

| <u>Device cla</u>  | <u>ss</u>                                                                                       | Device requ               | uirements documentation |  |  |  |  |  |  |
|--------------------|-------------------------------------------------------------------------------------------------|---------------------------|-------------------------|--|--|--|--|--|--|
| Q or V             | Certi                                                                                           | ification and qualificati | on to MIL-PRF-38535     |  |  |  |  |  |  |
| 1.2.4 Case outline | e <u>(s)</u> . The case outline(s) are as                                                       | designated in MIL-STI     | D-1835 and as follows:  |  |  |  |  |  |  |
| Outline let        | er Descriptive designator                                                                       | Terminals                 | Package style           |  |  |  |  |  |  |
| E                  | CDIP2-T16                                                                                       | 16                        | Dual-in-line package    |  |  |  |  |  |  |
| Х                  | CDFP4-F16                                                                                       | 16                        | Flat package            |  |  |  |  |  |  |
| 1.2.5 Lead finish. | 1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V. |                           |                         |  |  |  |  |  |  |

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96643 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | D              | 2          |

# 1.3 Absolute maximum ratings. 1/ 2/ 3/

| Supply voltage range (V <sub>DD</sub> )                                          |                         |
|----------------------------------------------------------------------------------|-------------------------|
| Input voltage range                                                              | 0.5 V dc to + 20.5 V dc |
| DC input current, any one input                                                  | ±10 mA                  |
| Device dissipation per output transistor                                         | 100 mW                  |
| Storage temperature range (Tstg)                                                 |                         |
| Lead temperature (soldering, 10 seconds)                                         | +265°C                  |
| Thermal resistance, junction-to-case (θ <sub>JC</sub> ):                         |                         |
| Case E                                                                           | 24°C/W                  |
| Case X                                                                           | 29°C/W                  |
| Thermal resistance, junction-to-ambient ( $\theta_{JA}$ ):                       |                         |
| Case E                                                                           |                         |
| Case X                                                                           | 114°C/W                 |
| Junction temperature (T <sub>J</sub> )                                           | +175°C                  |
| Maximum power dissipation at $T_A = +125^{\circ}C$ (P <sub>D</sub> ): <u>4</u> / |                         |
| Case E                                                                           | 0.68 W                  |
| Case X                                                                           | 0.44 W                  |

### 1.4 Recommended operating conditions.

| Supply voltage range (V <sub>DD</sub> )            | . 3.0 V dc to +18 V dc |
|----------------------------------------------------|------------------------|
| Case operating temperature range (T <sub>c</sub> ) |                        |
| Input voltage (V <sub>IN</sub> ).                  |                        |
| Output voltage (Vour)                              |                        |

## 1.5 Radiation features.

| Maximum total dose available (dose rate = 50 – 300 rads (Si)/s). | 100 krads(Si)                                            |
|------------------------------------------------------------------|----------------------------------------------------------|
| Single event phenomenon (SEP):                                   |                                                          |
| No SEL occurs at effective LET (see 4.4.4.3)                     | ≤ 75 MeV/(mg/cm²) <u>5</u> / <u>6</u> /                  |
| No SEU observes at effective LET (see 4.4.4.3)                   | ≤ 75 MeV/(mg/cm²) <u>5</u> / <u>6</u> /                  |
| Neutron irradiated (for device type 02)                          | 1 x 10 <sup>14</sup> neutrons/cm <sup>2</sup> <u>7</u> / |

- 1/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.
- 2/ Unless otherwise specified, all voltages are referenced to Vss.
- 3/ The limits for the parameters specified herein shall apply over the full specified V<sub>DD</sub> range and case temperature range of -55°C to +125°C unless otherwise noted.
- <u>4</u>/ If device power exceeds package dissipation capability, provide heat sinking or derate linearly (the derating is based on θ<sub>JA</sub>) at the following rate:

5/ Radiation testing is performed on the standard evaluation circuit.

- 6/ Limits are guaranteed by design or process but not production tested unless specified by the customer through the purchase order or contract.
- <u>7/</u> Device type 02 is neutron irradiated at the wafer level to the indicated level.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-96643 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |           | D              | 3          |

### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

#### DEPARTMENT OF DEFENSE STANDARDS

| MIL-STD-883 - Test Method Standard Microcircuits. | MIL-STD-883 | ethod Standard Microcircuits. |  |
|---------------------------------------------------|-------------|-------------------------------|--|
|---------------------------------------------------|-------------|-------------------------------|--|

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

### DEPARTMENT OF DEFENSE HANDBOOKS

| MIL-HDBK-103 | - | List of Standard Microcircuit Drawings. |
|--------------|---|-----------------------------------------|
| MIL-HDBK-780 | - | Standard Microcircuit Drawings.         |

(Copies of these documents are available online at https://quicksearch.dla.mil/.)

2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents are the issues of the documents cited in the solicitation or contract.

### ASTM INTERNATIONAL (ASTM)

ASTM F1192 - Standard Guide for the Measurement of Single Event Phenomena (SEP) Induced by Heavy Ion Irradiation of Semiconductor Devices.

(Copies of these documents are available online at https://www.astm.org/.)

(Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents may also be available in or through libraries or other informational services.)

2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

### 3. REQUIREMENTS

3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.

3.1.1 Microcircuit die. For the requirements for microcircuit die, see appendix A to this document.

3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V.

3.2.1 <u>Case outlines</u>. The case outlines shall be in accordance with 1.2.4 herein.

3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.

3.2.3 <u>Truth table</u>. The truth table shall be as specified on figure 2.

3.2.4 <u>Radiation exposure circuit</u>. The radiation exposure circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing and acquiring activity upon request.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-96643 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |           | D              | 4          |

3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range.

3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table IA.

3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535.

3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535.

3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). The certificate of compliance submitted to DLA Land and Maritime -VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein.

3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 shall be provided with each lot of microcircuits delivered to this drawing.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-96643 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |           | D              | 5          |

|                  | ٦               | ABLE IA. Electrical performance c                        | haracteris | tics.           |      |      |       |
|------------------|-----------------|----------------------------------------------------------|------------|-----------------|------|------|-------|
| Test             | Symbol          | $Conditions \\ -55^{\circ}C \le T_{C} \le +125^{\circ}C$ | Device     | Group A         |      | nits | Units |
|                  |                 | unless otherwise specified                               | type       | subgroups       | Min  | Max  |       |
| Supply current   | I <sub>DD</sub> | $V_{DD} = 5 V$<br>$V_{IN} = 0.0 V \text{ or } V_{DD}$    | All        | 1, 3 <u>1</u> / |      | 1.0  | μA    |
|                  |                 |                                                          |            | 2 <u>1</u> /    |      | 30   |       |
|                  |                 | $V_{DD} = 10 V$                                          | All        | 1, 3 <u>1</u> / |      | 2.0  |       |
|                  |                 | $V_{IN} = 0.0 V \text{ or } V_{DD}$                      |            | 2 <u>1</u> /    |      | 60   |       |
|                  |                 | $V_{DD} = 15 V$                                          | All        | 1, 3 <u>1</u> / |      | 2.0  |       |
|                  |                 | $V_{IN} = 0.0 V \text{ or } V_{DD}$                      |            | 2 <u>1</u> /    |      | 120  |       |
|                  |                 | $V_{DD}$ = 20 V, $V_{IN}$ = 0.0 V or $V_{DD}$            | All        | 1               |      | 2.0  |       |
|                  |                 |                                                          |            | 2               |      | 200  |       |
|                  |                 | M, D, P, L, R <u>2</u> /                                 | All        | 1               |      | 7.5  |       |
|                  |                 | $V_{DD}$ = 18 V, $V_{IN}$ = 0.0 V or $V_{DD}$            | All        | 3               |      | 2.0  |       |
| Low level output | lol             | $V_{DD} = 5 V$<br>$V_0 = 0.4 V$                          | All        | 1               | 2.1  |      | mA    |
| current (sink)   |                 | $V_{\rm IN} = 0.0$ V or $V_{\rm DD}$                     |            | 2 <u>1</u> /    | 1.3  |      |       |
|                  |                 |                                                          |            | 3 <u>1</u> /    | 2.6  |      |       |
|                  |                 | V <sub>DD</sub> = 10 V<br>V <sub>O</sub> = 0.5 V         | All        | 1               | 5.5  |      |       |
|                  |                 | $V_{\rm IN} = 0.0$ V or $V_{\rm DD}$                     |            | 2 <u>1</u> /    | 3.8  |      |       |
|                  |                 |                                                          |            | 3 <u>1</u> /    | 6.5  |      |       |
|                  |                 | V <sub>DD</sub> = 15 V<br>Vo = 1.5 V                     | All        | 1               | 16.1 |      |       |
|                  |                 | $V_{\rm IN} = 0.0$ V or $V_{\rm DD}$                     |            | 2 <u>1</u> /    | 11.2 |      |       |
|                  |                 |                                                          |            | 3 <u>1</u> /    | 19.2 |      |       |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-96643 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |           | D              | 6          |

| Test                     | Symbol                                     | $Conditions \\ -55^{\circ}C \leq T_{C} \leq +125^{\circ}C$                            | Device  | Group A      | Limits |       | Unit |
|--------------------------|--------------------------------------------|---------------------------------------------------------------------------------------|---------|--------------|--------|-------|------|
|                          |                                            | unless otherwise specified                                                            | type    | subgroups    | Min    | Max   | 1    |
| High level output        | I <sub>OH</sub>                            | $V_{DD} = 5 V$                                                                        | All     | 1            |        | -1.02 | mA   |
| current (source)         |                                            | $V_{O} = 4.6 V$<br>$V_{IN} = 0.0 V \text{ or } V_{DD}$                                |         | 2 <u>1</u> / |        | -0.7  | 1    |
|                          |                                            |                                                                                       |         | 3 <u>1</u> / |        | -1.2  |      |
|                          |                                            | $V_{DD} = 5 V$                                                                        | All     | 1            |        | -4.8  |      |
|                          |                                            | $V_{O} = 2.5 V$<br>$V_{IN} = 0.0 V \text{ or } V_{DD}$                                |         | 2 <u>1</u> / |        | -3.0  |      |
|                          |                                            |                                                                                       |         | 3 <u>1</u> / |        | -5.8  | ]    |
|                          |                                            | $V_{DD} = 10 V$                                                                       | All     | 1            |        | -2.6  |      |
|                          |                                            | $V_{O} = 9.5 V$<br>$V_{IN} = 0.0 V \text{ or } V_{DD}$                                |         | 2 <u>1</u> / |        | -1.8  | ]    |
|                          |                                            |                                                                                       |         | 3 <u>1</u> / |        | -3.1  |      |
|                          |                                            | $V_{DD} = 15 V$                                                                       | All     | 1            |        | -6.8  |      |
|                          |                                            | V <sub>o</sub> = 13.5 V<br>V <sub>IN</sub> = 0.0 V or V <sub>DD</sub>                 |         | 2 <u>1</u> / |        | -4.8  | -    |
|                          |                                            |                                                                                       |         | 3 <u>1</u> / |        | -8.2  |      |
| Output voltage, high Vон | V <sub>OH</sub>                            | $V_{DD} = 5 \text{ V}, \text{ no load } \underline{1}/$                               | All     | 1, 2, 3      | 4.95   |       | V    |
|                          |                                            | V <sub>DD</sub> = 10 V, no load <u>1</u> /                                            |         | 1, 2, 3      | 9.95   |       |      |
| VD                       | V <sub>DD</sub> = 15 V, no load <u>3</u> / |                                                                                       | 1, 2, 3 | 14.95        |        | ]     |      |
| Output voltage, low      | Vol                                        | $V_{DD} = 5 \text{ V}, \text{ no load } \underline{1}/$                               | All     | 1, 2, 3      |        | 0.05  | V    |
|                          |                                            | V <sub>DD</sub> = 10 V, no load <u>1</u> /                                            |         | 1, 2, 3      |        | 0.05  |      |
|                          |                                            | V <sub>DD</sub> = 15 V, no load                                                       |         | 1, 2, 3      |        | 0.05  |      |
| Input voltage, low       | VIL                                        | V <sub>DD</sub> = 5 V<br>V <sub>OH</sub> > 4.5 V, V <sub>OL</sub> < 0.5 V             | All     | 1, 2, 3      |        | 1.5   | V    |
|                          |                                            | V <sub>DD</sub> = 10 V<br>V <sub>OH</sub> > 9.0 V, V <sub>OL</sub> < 1.0 V <u>1</u> / |         | 1, 2, 3      |        | 3     |      |
|                          |                                            | $V_{DD}$ = 15 V<br>$V_{OH}$ > 13.5 V, $V_{OL}$ < 1.5 V                                |         | 1, 2, 3      |        | 4     |      |
| Input voltage, high      | Vih                                        | $V_{DD} = 5 V$<br>$V_{OH} > 4.5 V$ , $V_{OL} < 0.5 V$                                 | All     | 1, 2, 3      | 3.5    |       | V    |
|                          |                                            | $V_{DD} = 10 V$<br>$V_{OH} > 9.0 V$ , $V_{OL} < 1.0 V$ <u>1</u> /                     |         | 1, 2, 3      | 7      |       |      |
|                          |                                            | V <sub>DD</sub> = 15 V<br>V <sub>OH</sub> > 13.5 V, V <sub>OL</sub> < 1.5 V           |         | 1, 2, 3      | 11     |       |      |
| ee footnotes at end of   | table.                                     |                                                                                       |         |              |        |       |      |

REVISION LEVEL D SHEET

7

DLA LAND AND MARITIME COLUMBUS, OHIO 43216-5000

| Test                                                    | Symbol               |                                                                  | Conditions<br>≤ Tc ≤ +125°C                                  | Device | Group A   | Limits             |                                         | Units |
|---------------------------------------------------------|----------------------|------------------------------------------------------------------|--------------------------------------------------------------|--------|-----------|--------------------|-----------------------------------------|-------|
|                                                         |                      |                                                                  | therwise specified                                           | type   | Subgroups | Min                | Min Max                                 |       |
| Input leakage current,                                  | lı.                  | V <sub>IN</sub> = V <sub>DD</sub> or G                           | GND, V <sub>DD</sub> = 20 V                                  | All    | 1         | -100               |                                         | nA    |
| Low                                                     |                      | V <sub>IN</sub> = V <sub>DD</sub> or G                           | GND, V <sub>DD</sub> = 20 V                                  |        | 2         | -1000              |                                         |       |
|                                                         |                      | V <sub>IN</sub> = V <sub>DD</sub> or G                           | GND, V <sub>DD</sub> = 18 V                                  |        | 3         | -100               |                                         |       |
| Input leakage current,                                  | Ін                   | V <sub>IN</sub> = V <sub>DD</sub> or G                           | GND, V <sub>DD</sub> = 20 V                                  | All    | 1         |                    | 100                                     |       |
| High                                                    |                      | V <sub>IN</sub> = V <sub>DD</sub> or G                           | GND, V <sub>DD</sub> = 20 V                                  |        | 2         |                    | 1000                                    |       |
|                                                         |                      | $V_{IN} = V_{DD}$ or G                                           | $_{\rm IN}$ = V <sub>DD</sub> or GND, V <sub>DD</sub> = 18 V |        | 3         |                    | 100                                     |       |
| N threshold voltage                                     | VNTH                 | V <sub>DD</sub> = 10 V, Is                                       | DD = 10 V, Iss = -10 μA                                      |        | 1         | -0.7               | -2.8                                    | V     |
|                                                         |                      |                                                                  | M, D, P, L, R <u>2</u> /                                     | All    | 1         | -0.2               | -2.8                                    |       |
| N threshold voltage,<br>Delta                           | $\Delta V_{\sf NTH}$ | V <sub>DD</sub> = 10 V, Is<br>M, D, P, L, R                      |                                                              | All    | 1         |                    | ±1.0                                    |       |
| P threshold voltage                                     | Vpth                 | Vss = 0.0 V, I                                                   | μΑ = 10 μ                                                    | All    | 1         | 0.7                | 2.8                                     |       |
|                                                         |                      |                                                                  | M, D, P, L, R <u>2</u> /                                     | All    | 1         | 0.2                | 2.8                                     |       |
| P threshold voltage,<br>Delta                           | ΔVρth                | Vss = 0.0 V, Ir<br>M, D, P, L, R                                 |                                                              | All    | 1         |                    | ±1.0                                    |       |
| Three-state output I <sub>OZL</sub><br>leakage current, | lozl                 | V <sub>IN</sub> = V <sub>DD</sub> or G<br>V <sub>OUT</sub> = 0 V | GND, V <sub>DD</sub> = 20 V                                  | All    | 1         | -0.4               |                                         | nA    |
| low                                                     |                      | $V_{IN} = V_{DD} \text{ or } G$<br>$V_{OUT} = 0 V$               | GND, V <sub>DD</sub> = 20 V                                  |        | 2         | -12                |                                         |       |
|                                                         |                      | $V_{IN} = V_{DD}$ or $G$<br>$V_{OUT} = 0$ V                      | GND, V <sub>DD</sub> = 18 V                                  |        | 3         | -0.4               |                                         |       |
| Three-state output<br>leakage current,                  | Іогн                 | $V_{IN} = V_{DD} \text{ or } G$<br>$V_{OUT} = V_{DD}$            | GND, V <sub>DD</sub> = 20 V                                  | All    | 1         |                    | 0.4                                     |       |
| high                                                    |                      | $V_{IN} = V_{DD} \text{ or } G$<br>$V_{OUT} = V_{DD}$            | SND, V <sub>DD</sub> = 20 V                                  | _      | 2         |                    | 12                                      |       |
|                                                         |                      | $V_{IN} = V_{DD} \text{ or } G$<br>$V_{OUT} = V_{DD}$            | GND, V <sub>DD</sub> = 18 V                                  |        | 3         |                    | 0.4                                     |       |
| Input capacitance                                       | C <sub>IN 1</sub> /  | Any input, See                                                   | e 4.4.1c                                                     | All    | 4         |                    | 7.5                                     | pF    |
| Functional tests                                        |                      | V <sub>DD</sub> = 2.8 V, V                                       | / <sub>IN</sub> = V <sub>DD</sub> or GND                     | All    | 7         | V <sub>OH</sub> >  | V <sub>OL</sub> <<br>V <sub>DD</sub> /2 | V     |
|                                                         |                      | V <sub>DD</sub> = 20 V, V                                        | <sub>IN</sub> = V <sub>DD</sub> or GND                       |        | 7         | V <sub>DD</sub> /2 | V DD/Z                                  |       |
|                                                         |                      | V <sub>DD</sub> = 18 V, V                                        | $_{\rm IN}$ = V <sub>DD</sub> or GND                         | All    | 8A        |                    |                                         |       |
|                                                         |                      |                                                                  | M, D, P, L, R <u>2</u> /                                     | All    | 7         |                    |                                         |       |
|                                                         |                      | $V_{DD} = 3.0 V, V$                                              | / <sub>IN</sub> = V <sub>DD</sub> or GND                     | All    | 8B        |                    |                                         |       |
|                                                         |                      |                                                                  | M, D, P, L, R <u>2</u> /                                     | All    | 7         |                    |                                         |       |

|                                      | TA                 | BLE IA. Electrical performance char                                                     | acteristics –                           | Continued.           |        |     |       |
|--------------------------------------|--------------------|-----------------------------------------------------------------------------------------|-----------------------------------------|----------------------|--------|-----|-------|
| Test                                 | Symbol             | $\begin{array}{c} Conditions \\ -55^{\circ}C \leq T_{C} \leq +125^{\circ}C \end{array}$ | Device<br>type                          | Group A<br>Subgroups | Limits |     |       |
|                                      |                    | unless otherwise specified                                                              | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |                      | Min    | Max | Units |
| Transition time <u>4</u> /           | tтнL               | $V_{DD}$ = 5.0 V, $V_{IN}$ = $V_{DD}$ or GND                                            | All                                     | 9                    |        | 70  | ns    |
|                                      |                    |                                                                                         |                                         | 10, 11               |        | 95  |       |
|                                      |                    | $V_{DD}$ = 10 V, $V_{IN}$ = $V_{DD}$ or GND                                             |                                         | 9 <u>1</u> /         |        | 40  |       |
|                                      |                    | $V_{DD}$ = 15 V, $V_{IN}$ = $V_{DD}$ or GND                                             |                                         | 9 <u>1</u> /         |        | 25  |       |
| Transition time <u>4</u> /           | t <sub>TLH</sub>   | $V_{DD}$ = 5.0 V, $V_{IN}$ = $V_{DD}$ or GND                                            | All                                     | 9                    |        | 90  | ns    |
|                                      |                    |                                                                                         |                                         | 10, 11               |        | 122 |       |
|                                      |                    | $V_{DD}$ = 10 V, $V_{IN}$ = $V_{DD}$ or GND                                             |                                         | 9 <u>1</u> /         |        | 45  |       |
|                                      |                    | $V_{DD}$ = 15 V, $V_{IN}$ = $V_{DD}$ or GND                                             |                                         | 9 <u>1</u> /         |        | 35  |       |
| Propagation delay                    | <b>t</b> PHL       | $V_{DD}$ = 5.0 V, $V_{IN}$ = $V_{DD}$ or GND                                            | All                                     | 9                    |        | 110 | ns    |
| time <u>4</u> /                      |                    |                                                                                         |                                         | 10, 11               |        | 149 |       |
|                                      |                    | M, D, P, L, R <u>2</u>                                                                  | / All                                   | 9                    |        | 149 |       |
|                                      |                    | V <sub>DD</sub> = 10 V, V <sub>IN</sub> = V <sub>DD</sub> or GND                        | All                                     | 9 <u>1</u> /         |        | 50  |       |
|                                      |                    | $V_{DD}$ = 15 V, $V_{IN}$ = $V_{DD}$ or GND                                             |                                         | 9 <u>1</u> /         |        | 35  |       |
| Propagation delay<br>time <u>4</u> / | tPLH               | $V_{DD}$ = 5.0 V, $V_{IN}$ = $V_{DD}$ or GND                                            | All                                     | 9                    |        | 150 | ns    |
|                                      |                    |                                                                                         |                                         | 10, 11               |        | 203 |       |
|                                      |                    | M, D, P, L, R <u>2</u>                                                                  | All                                     | 9                    |        | 203 |       |
|                                      |                    | $V_{DD}$ = 10 V, $V_{IN}$ = $V_{DD}$ or GND                                             | All                                     | 9 <u>1</u> /         |        | 70  |       |
|                                      |                    | $V_{DD}$ = 15 V, $V_{IN}$ = $V_{DD}$ or GND                                             |                                         | 9 <u>1</u> /         |        | 50  |       |
| Propagation delay                    | t <sub>PHZ</sub> , | $V_{DD}$ = 5.0 V, $V_{IN}$ = $V_{DD}$ or GND                                            | All                                     | 9                    |        | 140 | ns    |
| time, three-state <u>5</u> /         | tрzн               |                                                                                         |                                         | 10, 11               |        | 189 |       |
|                                      |                    | $V_{DD}$ = 10 V, $V_{IN}$ = $V_{DD}$ or GND                                             |                                         | 9 <u>1</u> /         |        | 60  |       |
|                                      |                    | $V_{DD}$ = 15 V, $V_{IN}$ = $V_{DD}$ or GND                                             |                                         | 9 <u>1</u> /         |        | 50  |       |
| Propagation delay                    | t <sub>PZL</sub> , | $V_{DD}$ = 5.0 V, $V_{IN}$ = $V_{DD}$ or GND                                            | All                                     | 9                    |        | 180 | ns    |
| time, three-state <u>5</u> /         | <b>t</b> PLZ       |                                                                                         |                                         | 10, 11               |        | 243 |       |
|                                      |                    | $V_{DD}$ = 10 V, $V_{IN}$ = $V_{DD}$ or GND                                             |                                         | 9 <u>1</u> /         |        | 80  |       |
|                                      |                    | $V_{DD}$ = 15 V, $V_{IN}$ = $V_{DD}$ or GND                                             |                                         | 9 <u>1</u> /         |        | 70  |       |

1/ These tests are controlled via design or process and are not directly tested. These parameters are characterized on initial design release and upon design changes which affect these characteristics.

2/ Devices supplied to this drawing will meet all levels M, D, P, L, R of irradiation. However, this device is only tested at the 'R' level. When performing post irradiation electrical measurements for any RHA level, T<sub>A</sub> = +25°C.

 $\underline{3}/$  For accuracy, voltage is measured differentially to  $V_{\text{DD}}.$  Limit is 0.050 V Max.

 $\frac{4}{C_L}$  = 50 pF, R<sub>L</sub> = 200k $\Omega$ , input t<sub>r</sub>, t<sub>f</sub> < 20 ns.

 $\overline{\underline{5}}$ / C<sub>L</sub> = 50 pF, R<sub>L</sub> = 1k $\Omega$ , input t<sub>r</sub>, t<sub>f</sub> < 20 ns.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-96643 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |           | D              | 9          |

TABLE IB. SEP test limits. 1/ 2/ 3/

| Device<br>type | V <sub>DD</sub> = 3.0 V<br>No SEU observed at<br>effective LET | Bias V <sub>DD</sub> = 18 V for SEL test <u>3</u> /<br>No SEL occurs at<br>effective LET |
|----------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------|
| All            | LET ≤ 75 MeV/(mg/cm²)                                          | LET ≤ 75 MeV/(mg/cm²)                                                                    |

<u>1/</u> <u>2</u>/ For SEP test conditions, see 4.4.4.3 herein.

Technology characterization and model verification supplemented by in-line data may be used in lieu of end-of-line testing. Test plan must be approved by TRB and qualifying activity.

<u>3</u>/ Tested for worst case operating temperature,  $T_A = +25^{\circ}C \pm 10^{\circ}C$  for SEU and for latch up  $T_A = +125^{\circ}C \pm 10^{\circ}C.$ 

| Device types                                                                        | 01 and 02                                                                                                        |
|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| Case outlines                                                                       | E and X                                                                                                          |
| Terminal number                                                                     | Terminal symbol                                                                                                  |
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16 | DIS A<br>D1<br>Q1<br>D2<br>Q2<br>D3<br>Q3<br>Vss<br>Q4<br>D4<br>Q5<br>D5<br>Q6<br>D5<br>Q6<br>D6<br>DIS B<br>VDD |

FIGURE 1. Terminal connections.

| Dn | DIS A (B) | Qn     |
|----|-----------|--------|
| 0  | 0         | 0      |
| 1  | 0         | 1      |
| х  | 1         | High Z |

X = Irrelevant

FIGURE 2. Truth table.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-96643 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |           | D              | 10         |

#### 4. VERIFICATION

4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.

4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection.

- 4.2.1 Additional criteria for device classes Q and V.
  - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883.
  - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
  - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B or as modified in the device manufacturer's quality management (QM) plan.

4.3 <u>Qualification inspection for device classes Q and V</u>. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein (see 4.4.1 through 4.4.4).

### 4.4.1 Group A inspection.

- a. Tests shall be as specified in table IIA herein.
- b. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device.
- c. Subgroup 4 (C<sub>IN</sub> measurement) shall be measured only for the initial qualification and after process or design changes which may affect capacitance. C<sub>IN</sub> shall be measured between the designated terminal and GND at a frequency of 1 MHz. Tests shall be sufficient to validate the limits defined in table I herein.

4.4.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.

4.4.2.1 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.

4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-96643 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |           | D              | 11         |

4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).

- a. End-point electrical parameters shall be as specified in table IIA herein.
- For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table IIA herein.
  - $I_A = +25^{\circ} \text{C} \pm 5^{\circ} \text{C}$ , after exposure, to the subgroups specified in table IIA herein.
- c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied.

4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883, method 1019, condition A and as specified herein.

4.4.4.1.1 <u>Accelerated annealing test</u>. Accelerated annealing tests shall be performed on all devices requiring a RHA level greater than 5k rads (Si). The post-anneal end-point electrical parameter limits shall be as specified in table IA herein and shall be the pre-irradiation end-point electrical parameter limit at 25°C ±5°C. Testing shall be performed at initial qualification and after any design or process changes which may affect the RHA response of the device.

4.4.4.2 <u>Neutron irradiation</u>. Neutron irradiation for device type 02 shall be conducted in wafer level by using a neutron fluence of approximately 1 x  $10^{14}$  neutrons/cm<sup>2</sup>.

4.4.4.3 <u>Single event phenomena (SEP)</u>. When specified in the purchase order or contract, SEP testing shall be performed on class V devices. SEP testing shall be performed on the Standard Evaluation Circuit (SEC) or alternate SEP test vehicle as approved by the qualifying activity at initial qualification and after any design or process changes which may affect the upset or latchup characteristics. Test four devices with zero failures. ASTM F1192 may be used as a guideline when performing SEP testing. The test conditions for SEP are as follows:

- a. The ion beam angle of incidence shall be between normal to the die surface and  $60^{\circ}$  to the normal, inclusive (i.e.  $0^{\circ} \le$  angle  $\le 60^{\circ}$ ). No shadowing of the ion beam due to fixturing or package related affects is allowed.
- b. The fluence shall be  $\geq 100 \text{ errors or} \geq 10^7 \text{ ions/cm}^2.$
- c. The flux shall be between 10<sup>2</sup> and 10<sup>6</sup> ions/cm<sup>2</sup>/s. The cross-section shall be verified to be flux independent by measuring the cross-section at two flux rates which differ by at least an order of magnitude.
- d. The particle range shall be  $\geq$  20 micron in silicon.
- e. The test temperature shall be +25°C for the upset measurements and the maximum rated operating temperature  $\pm 10$ °C for the latchup measurements.
- f. Bias conditions shall be defined by the manufacturer for the latchup measurements.
- g. For SEP test limits, see table IB herein.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-96643 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |           | D              | 12         |

| Test requirements                                    | Subgroups<br>(in accordance with MIL-PRF-38535,<br>table III) |                                            |
|------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------|
|                                                      | Device class Q                                                | Device class V                             |
| Interim electrical parameters (see 4.2)              | 1,7,9                                                         | 1,7,9                                      |
| Final electrical parameters (see 4.2)                | 1,2,3,7,8,9,10,11<br><u>1</u> /                               | 1,2,3,7,8,9,10,11<br><u>2</u> / <u>3</u> / |
| Group A test requirements (see 4.4)                  | 1,2,3,4,7,8,9,10,11                                           | 1,2,3,4,7,8,9,10,11                        |
| Group C end-point electrical<br>parameters (see 4.4) | 1,2,3,7,8,9,10,11                                             | 1,2,3,7,8,9,10,11<br><u>3</u> /            |
| Group D end-point electrical<br>parameters (see 4.4) | 1,7,9                                                         | 1,7,9                                      |
| Group E end-point electrical<br>parameters (see 4.4) | 1,7,9                                                         | 1,7,9                                      |

# TABLE IIA. Electrical test requirements.

 <u>1</u>/ PDA applies to subgroups 1 and 7.
<u>2</u>/ PDA applies to subgroups 1, 7, 9, and deltas.
<u>3</u>/ Delta limits, as specified in table IIB, shall be required where specified, and the delta limits shall be completed with reference to the zero hour electrical parameters (see table I).

| Parameter                                                                    | Symbol | Delta Limits |
|------------------------------------------------------------------------------|--------|--------------|
| Supply current                                                               | IDD    | ±0.2 μA      |
| Output current (sink)<br>V <sub>DD</sub> = 5.0 V                             | lol    | ±20%         |
| Output current (source)<br>V <sub>DD</sub> = 5.0 V, V <sub>OUT</sub> = 4.6 V | Іон    | ±20%         |

# TABLE IIB. Burn-in and operating life test Delta parameters (+25°C).

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-96643 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |           | D              | 13         |

4.5 <u>Methods of inspection</u>. Methods of inspection shall be as specified as follows:

4.5.1 <u>Voltage and current</u>. Unless otherwise specified, all voltages given are referenced to the microcircuit GND terminal. Currents given are conventional current and positive when flowing into the referenced terminal.

5. PACKAGING

5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V.

6. NOTES

6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.

6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.

6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.

6.3 <u>Record of users</u>. Military and industrial users should inform DLA Land and Maritime when a system application requires configuration control and which SMD's are applicable to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DLA Land and Maritime -VA, telephone (614) 692-8108.

6.4 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime -VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0591.

6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.

6.6 Sources of supply.

6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in MIL-HDBK-103 and QML-38535. The vendors listed in MIL-HDBK-103 and QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DLA Land and Maritime -VA and have agreed to this drawing.

6.7 <u>Additional information</u>. A copy of the following additional data shall be maintained and available from the device manufacturer:

a. RHA levels test conditions of SEP.

b. Number of upsets observes (SEU).

c. Number of transients (SET).

d. Occurrence of latch-up (SEL).

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-96643 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |           | D              | 14         |

# A.1 SCOPE

A.1.1 <u>Scope</u>. This appendix establishes minimum requirements for microcircuit die to be supplied under the Qualified Manufacturers List (QML) Program. QML microcircuit die meeting the requirements of MIL-PRF-38535 and the manufacturers approved QM plan for use in monolithic microcircuits, multi-chip modules (MCMs), hybrids, electronic modules, or devices using chip and wire designs in accordance with MIL-PRF-38534 are specified herein. Two product assurance classes consisting of military high reliability (device class Q) and space application (device Class V) are reflected in the Part or Identification Number (PIN). When available a choice of Radiation Hardiness Assurance (RHA) levels are reflected in the PIN.

A.1.2 <u>PIN</u>. The PIN is as shown in the following example:



A.1.2.1 <u>RHA designator</u>. Device classes Q and V RHA identified die shall meet the MIL-PRF-38535 specified RHA levels. A dash (-) indicates a non-RHA die.

A.1.2.2 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows:

| Device type | Generic number | Circuit function                                                 |
|-------------|----------------|------------------------------------------------------------------|
| 01          | 4503B          | Radiation hardened, CMOS, hex buffer                             |
| 02          | 4503BN         | Radiation hardened, CMOS, hex buffer with neutron irradiated die |

# A.1.2.3 Device class designator.

| Device class | Device requirements documentation                                        |
|--------------|--------------------------------------------------------------------------|
| Q or V       | Certification and qualification to the die requirements of MIL-PRF-38535 |

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-96643  |
|----------------------------------------------------|------------------|---------------------|-------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>D | SHEET<br>15 |

A.1.2.4 Die details. The die details designation shall be a unique letter which designates the die's physical dimensions,

| bonding pad l                                                                         |                                                   | on(s), interface materials, and other assembly related information, for each                                                                        |  |  |
|---------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| A.1.2.4.1 [                                                                           | Die physical dimensions.                          |                                                                                                                                                     |  |  |
|                                                                                       | <u>Die type</u>                                   | Figure number                                                                                                                                       |  |  |
|                                                                                       | 01, 02                                            | A-1                                                                                                                                                 |  |  |
| A.1.2.4.2 [                                                                           | Die bonding pad locations and electric            | al functions.                                                                                                                                       |  |  |
|                                                                                       | <u>Die type</u>                                   | Figure number                                                                                                                                       |  |  |
|                                                                                       | 01, 02                                            | A-1                                                                                                                                                 |  |  |
| A.1.2.4.3 <u>I</u>                                                                    | Interface materials.                              |                                                                                                                                                     |  |  |
|                                                                                       | <u>Die type</u>                                   | Figure number                                                                                                                                       |  |  |
|                                                                                       | 01, 02                                            | A-1                                                                                                                                                 |  |  |
| A.1.2.4.4 <u>A</u>                                                                    | Assembly related information.                     |                                                                                                                                                     |  |  |
|                                                                                       | <u>Die type</u>                                   | Figure number                                                                                                                                       |  |  |
|                                                                                       | 01, 02                                            | A-1                                                                                                                                                 |  |  |
| A.1.3 Absolute maximum ratings. See paragraph 1.3 herein for details.                 |                                                   |                                                                                                                                                     |  |  |
| A.1.4 <u>Recommended operating conditions</u> . See paragraph 1.4 herein for details. |                                                   |                                                                                                                                                     |  |  |
| A.2 APPLI                                                                             | CABLE DOCUMENTS                                   |                                                                                                                                                     |  |  |
|                                                                                       | awing to the extent specified herein. I           | handbooks. The following specification, standard, and handbooks form a Jnless otherwise specified, the issues of these documents are those cited in |  |  |
| DEPARTM                                                                               | ENT OF DEFENSE SPECIFICATION                      |                                                                                                                                                     |  |  |
| MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.        |                                                   |                                                                                                                                                     |  |  |
| DEPARTMENT OF DEFENSE STANDARD                                                        |                                                   |                                                                                                                                                     |  |  |
| MIL-STD-                                                                              | MIL-STD-883 - Test Method Standard Microcircuits. |                                                                                                                                                     |  |  |
| DEPARTM                                                                               | ENT OF DEFENSE HANDBOOKS                          |                                                                                                                                                     |  |  |
|                                                                                       |                                                   |                                                                                                                                                     |  |  |

List of Standard Microcircuit Drawings. MIL-HDBK-103 -

MIL-HDBK-780 -Standard Microcircuit Drawings.

(Copies of these documents are available online at https://quicksearch.dla.mil/.)

A.2.2 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-96643 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | D              | 16         |

### A.3 REQUIREMENTS

A.3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit or function as described herein.

A.3.2 <u>Design, construction and physical dimensions</u>. The design, construction and physical dimensions shall be as specified in MIL-PRF-38535 and the manufacturer's QM plan, for device classes Q and V and herein.

A.3.2.1 Die physical dimensions. The die physical dimensions shall be as specified in A.1.2.4.1 and on figure A-1.

A.3.2.2 <u>Die bonding pad locations and electrical functions</u>. The die bonding pad locations and electrical functions shall be as specified in A.1.2.4.2 and on figure A-1.

A.3.2.3 Interface materials. The interface materials for the die shall be as specified in A.1.2.4.3 and on figure A-1.

A.3.2.4 Assembly related information. The assembly related information shall be as specified in A.1.2.4.4 and figure A-1.

A.3.2.5 Truth table. The truth table shall be as defined within paragraph 3.2.3 of the body of this document.

A.3.2.6 <u>Radiation exposure circuit</u>. The radiation exposure circuit shall be as defined in paragraph 3.2.4 herein.

A.3.3 <u>Electrical performance characteristics and post-irradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and post-irradiation parameter limits are as specified in table I of the body of this document.

A.3.4 <u>Electrical test requirements</u>. The wafer probe test requirements shall include functional and parametric testing sufficient to make the packaged die capable of meeting the electrical performance requirements in table I.

A.3.5 <u>Marking</u>. As a minimum, each unique lot of die, loaded in single or multiple stack of carriers, for shipment to a customer, shall be identified with the wafer lot number, the certification mark, the manufacturer's identification and the PIN listed in A.1.2 herein. The certification mark shall be a "QML" or "Q" as required by MIL-PRF-38535.

A.3.6 <u>Certification of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 60.4 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply for this appendix shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and the requirements herein.

A.3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 shall be provided with each lot of microcircuit die delivered to this drawing.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-96643 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |           | D              | 17         |

### A.4 VERIFICATION

A.4.1 <u>Sampling and inspection</u>. For device classes Q and V, die sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modifications in the QM plan shall not affect the form, fit, or function as described herein.

A.4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and as defined in the manufacturer's QM plan. As a minimum it shall consist of:

- a) Wafer lot acceptance for class V product using the criteria defined in MIL-STD-883, test method 5007.
- b) 100% wafer probe (see paragraph A.3.4 herein).
- c) 100% internal visual inspection to the applicable class Q or V criteria defined in MIL-STD-883, test method 2010 or the alternate procedures allowed in MIL-STD-883, test method 5004.

### A.4.3 Conformance inspection.

A.4.3.1 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be identified as radiation assured (see A.3.5 herein). RHA levels for device classes Q and V shall be as specified in MIL-PRF-38535. End point electrical testing of packaged die shall be as specified in table IIA herein. Group E tests and conditions are as specified in paragraphs 4.4.4 herein.

### A.5 DIE CARRIER

A.5.1 <u>Die carrier requirements</u>. The requirements for the die carrier shall be accordance with the manufacturer's QM plan or as specified in the purchase order by the acquiring activity. The die carrier shall provide adequate physical, mechanical and electrostatic protection.

### A.6 NOTES

A.6.1 <u>Intended use</u>. Microcircuit die conforming to this drawing are intended for use in microcircuits built in accordance with MIL-PRF-38535 or MIL-PRF-38534 for government microcircuit applications (original equipment), design applications, and logistics purposes.

A.6.2 <u>Comments</u>. Comments on this appendix should be directed to DLA Land and Maritime-VA, Columbus, Ohio, 43218-3990 or telephone (614) 692-0591.

A.6.3 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.

A.6.4 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in MIL-HDBK-103 and QML-38535. The vendors listed within MIL-HDBK-103 and QML-38535 have submitted a certificate of compliance (see A.3.6 herein) to DLA Land and Maritime-VA and have agreed to this drawing.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-96643 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |           | D              | 18         |



# Die physical dimensions:

| Die size:                      | 1803 x 2057 microns.                   |
|--------------------------------|----------------------------------------|
| Die thickness:                 | 20 ±1 mils.                            |
| Interface materials.           |                                        |
| Top metallization:             | AI                                     |
| Thickness                      | 11.0kÅ – 14.0kÅ                        |
| Backside metallization:        | None                                   |
| <u>Glassivation.</u>           |                                        |
| Туре:                          | PSG                                    |
| Thickness:                     | 10.4kÅ – 15.6kÅ                        |
| <u>Substrate:</u>              | Single Crystal Silicon.                |
| Assembly related information.  |                                        |
| Substrate potential:           | Floating or tied to V <sub>DD</sub> .  |
| Special assembly instructions: | Bond pad #16 (V <sub>DD</sub> ) first. |

FIGURE A-1 Die bonding locations and electrical functions.- Continued.

| STANDARD<br>MICROCIRCUIT DRAWING<br>DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43216-5000 | SIZE<br>A |                     | 5962-96643  |
|----------------------------------------------------------------------------------------|-----------|---------------------|-------------|
|                                                                                        |           | REVISION LEVEL<br>D | SHEET<br>20 |

#### STANDARD MICROCIRCUIT DRAWING BULLETIN

### DATE: 21-03-24

Approved sources of supply for SMD 5962-96643 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="https://landandmaritimeapps.dla.mil/programs/smcr/">https://landandmaritimeapps.dla.mil/programs/smcr/</a>.

| Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / |
|----------------------------------------------------|--------------------------|-------------------------------------|
| 5962R9664301VEC                                    | 34371                    | CD4503BDMSR                         |
| 5962R9664301VXC                                    | 34371                    | CD4503BKMSR                         |
| 5962R9664301V9A                                    | <u>3</u> /               | CD4503BHSR                          |
| 5962R9664302VEC                                    | <u>3</u> /               | CD4503BDNSR                         |
| 5962R9664302VXC                                    | <u>3</u> /               | CD4503BKNSR                         |
| 5962R9664302V9A                                    | <u>3</u> /               | CD4503BHNSR                         |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source of supply.

Vendor CAGE <u>number</u> Vendor name and address

34371

Renesas Electronics America, Inc. 1650 Robert J. Conlan Blvd. NE Palm Bay, FL 32905-3406

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.