# **Frequency Synthesizers** ### **Features** - New proprietary crystal oscillator circuitry provides low REFOUT jitter, excellent duty cycle - Power-on delay feature ensures full VDD is reached prior to output activation - 3.3V and 5V operation supported including the VRE (Voltage Regulated Extended) specification for Pentium™ processor - Pin and function compatible with AV9154/AV9155 - Integral PLL loop filter components ensures stable PLL operation in noisy system environment - · Smooth frequency transition of CPU and 2XCPU outputs - Compatible with Intel X86 and other high performance processors - · Up to eight outputs for CPU and peripherals - Supports Green PC and notebook designs - · Custom options available with metal layer change - · High Performance, low power CMOS - · Available in 16 and 20-pin SOIC package (300 mil) #### **Block Diagram** #### **Order Information** | Part<br>Number | Freq. Mask<br>Code | Package | |----------------|--------------------|----------------------------| | W48C54A | 05, 08, 09, 59 | G = Plastic SOIC (300 mil) | | W48C55A | 61 | G = Plastic SOIC (300 mil) | #### Pin Diagram # W48C54A/55A ## **Pin Definitions** | Pin Name | Pin<br>Type | Pin #<br>-05, -09 | Pin #<br>-08 | Pin #<br>-59 | Pin #<br>-61 | Pin Description | |-----------|-------------|-------------------|------------------|--------------|--------------|---------------------------------------------------------------------------| | 1.843 MHz | 0 | N/A | N/A | 1 | 1 | Fixed 1.843MHz output for serial I/O clock application | | 12MHz | 0 | N/A | N/A | 7 | 8 | Fixed 12MHz output for keyboard clock application | | 16MHz | 0 | N/A | N/A | N/A | 6 | Fixed 16MHz output for APIC or bus clock application | | REF | 0 | 11 | 11 | 11 | 13, 14 | Fixed Reference output. | | 24MHz | 0 | N/A | N/A | 6 | 7 | Fixed 24MHz output for floppy drive or super I/O application | | 32MHz | 0 | 7 | 7 | N/A | N/A | Fixed 32MHz output for ISA or PCI bus clock application | | 40MHz | 0 | 6 | N/A | N/A | N/A | Fixed 40MHz output for SCSI clock application | | 47.059MHz | 0 | N/A | 15 | N/A | N/A | Fixed 47.059MHz output | | 2XCPU | 0 | N/A | N/A | N/A | 17 | 2X Clock Output (refer to Frequency Selection table) | | CPU | 0 | 15 | N/A | 14 | 18 | Clock Output (refer to Frequency Selection table) | | NC | | 10, 14 | 1,6,10,<br>14,16 | N/A | N/A | No Connect | | OE | I | 9 | 9 | 9 | 10 | Output Enable, puts all outputs in high impedance state when low | | PD | I | N/A | N/A | 10 | 12 | Power Down input, puts device in power down mode when low | | FS0 | ı | 1 | N/A | 15 | 20 | Frequency Selection input, LSB | | FS1 | ı | 16 | N/A | 16 | 19 | Frequency Selection input | | FS2 | ı | N/A | N/A | N/A | 11 | Frequency Selection input | | VDD | Р | 4, 13 | 4, 13 | 4, 13 | 4, 16 | Power supply connection | | GND | G | 5, 8, 12 | 5, 8, 12 | 5, 8, 12 | 5, 9, 15 | Ground connection | | X1 | ı | 3 | 3 | 3 | 3 | Crystal connection or external clock frequency input | | X2 | 0 | 2 | 2 | 2 | 2 | Crystal connection, leave unconnected when driving X1 with external clock | ### Overview The W48C54A and W48C55A are general purpose clock generator ICs. Some of the standard device options described in this document are designed for PC motherboard and embedded applications. Backward compatible with the W48C54 and W48C55, these dual-PLL clock devices incorporate an improved crystal oscillator as well as other refinements. On-chip loop filter components ensure stable operation even with the noise typical of a digital system. Device functionality, including input/output options and frequency selection is determined by a single metal mask that allows quick-turn customization capability. Both 3.3 and 5 volt operation are supported. The improved crystal oscillator of the W48C54A and W48C55A most notably provides improved duty cycle at the reference output(s). With this new design, duty cycle is not affected by varying operating conditions such as with the addition of external crystal load capacitors. Clock jitter from the 14.318MHz output(s) is also improved, as is the crystal oscillation frequency accuracy. Like the W48C54 and W48C55, the W48C54A and W48C55A have a unique power-on delay circuit. This feature allows compatibility with certain microprocessor devices that cannot withstand clock input toggling until full supply voltage is reached. Upon application of power to the VDD pins, the W48C54A/55A output clocks are delayed (held low) for approximately 15 msec, after which they assume normal operation. ## **Functional Description** The Functional Block Diagram shows the reference clock source can be a crystal connected across the X1 and X2 input pins, alternatively input clock connected to the X1 input pin. In the latter case, the X2 pin is left open. With either source as reference, both the W48C54A and W48C55A generate all necessary clocks at their respective frequencies to drive the specified clocks. To provide the broadest possible range of frequencies typically required for CPU mother-board designs, the target frequencies can be selected via up to four select inputs. Consult the appropriate tables for the clock selection range. In addition, the W48C54A/55A can provide rebuffered reference clock outputs. Both with the W48C54A and W48C55A offer smooth transitions when changing CPU/2XCPU output frequency. This feature can best be used by power management systems where it is frequently necessary to slow down the clock to conserve power. By controlling the rate of frequency transition, both devices are designed to be compatible with Intel cycle-to-cycle processor timing specifications. Power down capability is available in selected versions of the W48C54A and W48C55A. When PD is active (low), the device is placed in a standby mode during which power dissipation is at its minimum; all clock outputs are forced low. Par- tial power is also an available option, wherein selected outputs are disabled or enabled according to a logic input. Table 1 Frequency Selection for W48C54A | | | -05 | -09 | -59 | |-------|-----------|-----------|-----------|-----------| | FS1 | FS0 | CPU (MHz) | CPU (MHz) | CPU (MHz) | | 0 | 0 | 47.000 | 54.000 | 50.113 | | 0 | 1 | 47.000 | 18.800 | 40.568 | | 1 | 0 | 27.000 | 27.000 | 66.817 | | 1 | 1 | 36.000 | 36.000 | 33.409 | | Input | Input/REF | | 20 | 14.318 | Table 2 Frequency Selection for W48C55A | | | | -6 | 1 | |-----|-----|-----|------------------|-----------------| | FS2 | FS1 | FS0 | 2XCPU<br>(MHz) | CPU<br>(MHz) | | 0 | 0 | 0 | 8 | 4 | | 0 | 0 | 1 | 16 | 8 | | 0 | 1 | 0 | 32 | 16 | | 0 | 1 | 1 | 40 | 20 | | 1 | 0 | 0 | 50 | 25 | | 1 | 0 | 1 | 66.66 | 33.33 | | 1 | 1 | 0 | 80 | 40 | | 1 | 1 | 1 | 100 <sup>1</sup> | 50 <sup>1</sup> | Note: 1. Not guaranteed when VDD < 4.5V. ## W48C54A/55A # **Absolute Maximum Ratings** Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other con- ditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability. | Symbol | Parameter | Rating | Unit | |------------------|-----------------------|--------------------|------| | VDD | VDD referenced to GND | 7.0 | V | | T <sub>STG</sub> | Storage Temperature | -40 to +150 | °C | | T <sub>A</sub> | Operating Temperature | 0 to +70 | °C | | V <sub>IN</sub> | V on I/O ref to GND | GND-5.0 to VDD+5.0 | V | | P <sub>D</sub> | Power Dissipation | 0.5 | W | ## **Electrical Characteristics** Table 3 5.0V DC Characteristics (0 °C < $T_A$ < 70 °C, VDD = 5.0V±10%) | Symbol | Parameter | Min | Тур | Max | Unit | Test Condition | |---------------------|-------------------------------------|---------|-------|------|------|--------------------------------| | V <sub>IL</sub> | Input Low Voltage | | | 0.8 | V | VDD = 5.0V | | V <sub>IH</sub> | Input High Voltage | 2.0 | | | V | VDD = 5.0V | | I <sub>IL</sub> | Input Low Current (Note 1) | | | -100 | μА | V <sub>IN</sub> = 0V | | I <sub>IH</sub> | Input High Current | | | 10 | μА | V <sub>IN</sub> = VDD | | V <sub>OL</sub> | Output Low Voltage | | | 0.4 | V | I <sub>OL</sub> = 4mA | | V <sub>OH</sub> | Output High Voltage | VDD-0.4 | | | V | I <sub>OH</sub> = -1mA, VDD=5V | | V <sub>OH</sub> | Output High Voltage | VDD-0.8 | | | V | I <sub>OH</sub> = -4mA, VDD=5V | | I <sub>DD</sub> | Supply Current (Note 2) | | 25 | 40 | mA | No load | | F <sub>D</sub> | Output Frequency Change (Note 3) | | 0.002 | 0.01 | % | Over supply and temperature | | I <sub>SC</sub> | Short Circuit Current | 25 | 40 | | mA | Each output clock | | I <sub>DDSTBY</sub> | Supply Current, Power Down (Note 4) | | 30 | | μА | | | C <sub>IN</sub> | Input Capacitance | | | 10 | pF | Except pins X1, X2 | | C <sub>L</sub> | Load Capacitance | | 20 | | pF | Pins X1 and X2 | | R <sub>P</sub> | Pull-up Resistor Value | | 250 | | kΩ | Except X1, X2 | Notes: 1. Includes pull-up resistor - 2. No output load capacitance, CPU or 2XCPU running at 50MHz. Power supply current can change with different mask configuration. - 3. Consideration of reference crystal shift only. - 4. With full chip power down pin low. Table 4 5.0V AC Characteristics: $(0 \,^{\circ}\text{C} < \text{T}_{\text{A}} < 70 \,^{\circ}\text{C}, \text{VDD} = 5.0\text{V} \pm 10\%)$ | Symbol | Parameter | Min | Тур | Max | Unit | Conditions | |------------------|------------------------------------------|-------|--------|-------|------|------------------| | T <sub>ICR</sub> | Input Clock Rise Time | | | 20 | ns | | | T <sub>ICF</sub> | Input Clock Fall Time | | | 20 | ns | | | T <sub>R</sub> | Output Rise Time, 0.8 to 2.0V | | 1 | 2 | ns | 25pF load | | T <sub>R</sub> | Rise Time, 20% to 80% VDD | | 2 | 4 | ns | 25pF load | | T <sub>F</sub> | Output Fall Time, 2.0 to 0.8V | | 1 | 2 | ns | 25pF load | | T <sub>F</sub> | Fall Time, 80% to 20% VDD | | 2 | 4 | ns | 25pF load | | D <sub>T</sub> | Duty Cycle, All Outputs | 40/60 | 50/50 | 60/40 | % | 25pF load | | T <sub>JAB</sub> | Jitter, Absolute | | | 700 | ps | 16-100MHz clocks | | F <sub>I</sub> | Input Frequency | | 14.318 | | MHz | | | T <sub>SK</sub> | Clock Skew between CPU and 2XCPU outputs | | | 1.0 | ns | | | T <sub>FT</sub> | Frequency Transition Time | | 40 | 50 | ms | From 8-100MHz | Table 5 3.3V DC Characteristics ( $0^{\circ}$ C < $T_A$ < $70^{\circ}$ C, VDD = 3.3V±10%) | Symbol | Parameter | Min | Тур | Max | Unit | Test Condition | |---------------------|-------------------------------------|---------|-------|--------------|------|----------------------------------| | V <sub>IL</sub> | Input Low Voltage | | | 0.15*VD<br>D | ٧ | VDD = 3.3V | | V <sub>IH</sub> | Input High Voltage | 0.7*VDD | | | ٧ | VDD = 3.3V | | I <sub>IL</sub> | Input Low Current (Note 1) | | | -100 | μА | V <sub>IN</sub> = 0V | | I <sub>IH</sub> | Input High Current | | | 10 | μА | V <sub>IN</sub> = VDD | | V <sub>OL</sub> | Output Low Voltage | | | 0.4 | ٧ | I <sub>OL</sub> = 4mA | | V <sub>OH</sub> | Output High Voltage | 2.4 | | | ٧ | I <sub>OH</sub> = -4mA, VDD=3.3V | | I <sub>DD</sub> | Supply Current (Note 2) | | 20 | 35 | mA | No load | | F <sub>D</sub> | Output Frequency Change (Note 3) | | 0.002 | 0.01 | % | Over supply and temperature | | I <sub>SC</sub> | Short Circuit Current | 25 | 40 | | mA | Each output clock | | I <sub>DDSTBY</sub> | Supply Current, Power Down (Note 4) | | 300 | | μΑ | | | C <sub>IN</sub> | Input Capacitance | | | 10 | pF | Except pins X1, X2 | | C <sub>L</sub> | Load Capacitance | | 20 | | pF | Pins X1 and X2 | | R <sub>P</sub> | Pull-up Resistor Value | | 250 | | kΩ | Except X1, X2 | Notes: 1. Includes pull-up resistor - 2. No output load capacitance, CPU or 2XCPU running at 50MHz. Power supply current can change with different mask configuration. - 3. Consideration of reference crystal shift only. - 4. With full chip power down pin low. 3.3V AC Characteristics: $0 \,^{\circ}$ C < $T_A$ < $70 \,^{\circ}$ C, VDD = 3.3V ±10% Table 6 | Symbol | Parameter | Min | Тур | Max | Unit | Conditions | |------------------|------------------------------------------|-------|--------|-------|------|-----------------| | T <sub>ICR</sub> | Input Clock Rise Time | | | 20 | ns | | | T <sub>ICF</sub> | Input Clock Fall Time | | | 20 | ns | | | T <sub>R</sub> | Rise Time, 20% to 80% VDD | | 2 | 4 | ns | 15pF load | | T <sub>F</sub> | Fall Time, 80% to 20% VDD | | 2 | 4 | ns | 15pF load | | D <sub>T</sub> | Duty Cycle, All Outputs | 40/60 | 50/50 | 60/40 | % | 15pF load | | T <sub>JAB</sub> | Jitter, Absolute | | | 700 | ps | 16-80MHz clocks | | F <sub>I</sub> | Input Frequency | | 14.318 | | MHz | | | T <sub>SK</sub> | Clock Skew between CPU and 2XCPU outputs | | | 1.0 | ns | | | T <sub>FT</sub> | Frequency Transition Time | | 40 | 50 | ms | From 8-100MHz | ## Recommended Board Layout: W48C54A/55A For optimum performance in system applications, the power supply decoupling scheme shown in Figure 1 should be used. All GND pins are connected to the ground plane. VDD decoupling is important to both reduce phase jitter and EMI radiation. The Quf decoupling capacitors should be placed as close to the VDD pins as possible, otherwise the increased trace inductance will negate its decoupling capability. theµf0 decoupling capacitor shown should be a tantalum type. For further EMI protection, the VDD connection can be made via a ferrite bead, as shown. Figure 1 Recommended Circuit Configuration Page 6 Frequency Synthesizers Revision 1.1 ## **Mechanical Package Outlines** Figure 2 16 and 20 pin SOIC (Small Outline Integrated Circuit) #### THIS TABLE IN MILLIMETERS | S | COMMON | | | | NOTE | | 3 | | 5 | |----------------|------------------|-----------|----------|-----------------|-------|-------|-------|-------|----| | M<br>B | DIMENSIONS | | 1ENSIONS | | VARI- | | D | | N | | 0 | MIN. | NOM. | MAX. | N <sub>OT</sub> | | MIN. | NOM. | MAX. | | | Α | 2.46 | 2.56 | 2.64 | | AA | 10.21 | 10.34 | 10.46 | 16 | | A | 0.127 | 0.22 | 0.29 | | AB | 11.46 | 11.58 | 11.71 | 18 | | A <sub>2</sub> | 2.29 | 2.34 | 2.39 | | AC | 12.70 | 12.83 | 12.95 | 20 | | В | 0.35 | 0.41 | 0.48 | | AD | 15.29 | 15.42 | 15.54 | 24 | | С | 0.23 | 0.25 | 0.32 | | AE | 17.81 | 17.93 | 18.06 | 28 | | D | D SEE VARIATIONS | | 3 | | | | | | | | E | 7.42 | 7.52 | 7.59 | | | | | | | | е | | 1.27 BSC | | | | | | | | | Н | 10.16 | 10.31 | 10.41 | | | | | | | | h | 0.25 | 0.33 | 0.41 | | | | | | | | L | 0.61 | 0.81 | 1.02 | | | | | | | | Ŋ<br>∞ | SEE | VARIATION | IS | 5 | | | | | | | 00 | 0° | 5° | 8° | | | | | | | | X | 2.16 | 2.36 | 2.54 | | | | | | | | | | | | | | | | | | IC WORKS, Inc. reserves the right to amend or discontinue this product without notice. Circuit and timing diagrams used the describe IC WORKS product operations and applications are included as a means of illustrating a typical product application. Complete information for design purposes is not necessarily given. This information has been carefully checked and is believed to be entirely reliable. IC WORKS, however, will not assume any responsibility for inaccuracies. Life Support Applications: IC WORKS products are not designed for use in life support applications, devices, or systems where malfunctions of the IC WORKS product can reasonably be expected to result in personal injury. IC WORKS customers using or selling IC WORKS products for use in such applications do so at their own risk and agree to fully indemnify IC WORKS for any damages resulting in such improper use or sale.