### **SN74ALVCH16373 16-BIT TRANSPARENT D-TYPE LATCH** WITH 3-STATE OUTPUTS SCES020C - JULY 1995 - REVISED FEBRUARY 1999 | <ul> <li>Member of the Texas Instruments</li> <li>Widebus™ Family</li> </ul> | DGG OR DL PACKAGE<br>(TOP VIEW) | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------| | <ul> <li>EPIC<sup>™</sup> (Enhanced-Performance Implanted<br/>CMOS) Submicron Process</li> </ul> | 1 <del>0E</del> | | <ul> <li>ESD Protection Exceeds 2000 V Per<br/>MIL-STD-833, Method 3015; Exceeds 200 V<br/>Using Machine Model (C = 200 pF, R = 0)</li> </ul> | 1Q2 | | Latch-Up Performance Exceeds 250 mA Per JESD 17 | 1Q4 | | <ul> <li>Bus Hold on Data Inputs Eliminates the<br/>Need for External Pullup/Pulldown<br/>Resistors</li> </ul> | 1Q5 | | <ul> <li>Package Options Include Plastic 300-mil<br/>Shrink Small-Outline (DL) and Thin Shrink<br/>Small-Outline (DGG) Packages</li> </ul> | 1Q7 | | description | 2Q2 [ 14 35 ] 2D2<br>GND [ 15 34 ] GND<br>2Q3 [ 16 33 ] 2D3 | | This 16-bit transparent D-type latch is designed for 1.65-V to 3.6-V V <sub>CC</sub> operation. | 2Q4 [ 17 32 ] 2D4<br>V <sub>CC</sub> | | The SN74ALVCH16373 is particularly suitable for implementing buffer registers, I/O ports, | 2Q5 | | bidirectional bus drivers, and working registers. This device can be used as two 8-bit latches or one 16-bit latch. When the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched | 2Q7 [ 22 27 ] 2D7<br>2Q8 [ 23 26 ] 2D8<br>2OE [ 24 25 ] 2LE | A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components. OE does not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. The SN74ALVCH16373 is characterized for operation from -40°C to 85°C. ISTRUMENTS at the levels set up at the D inputs. ### FUNCTION TABLE (each 8-bit section) | | ОИТРИТ | | | |----|--------|---|-------| | OE | LE | D | Q | | L | Н | Н | Н | | L | Н | L | L | | L | L | Χ | $Q_0$ | | Н | Χ | Χ | Z | ### logic symbol† <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. #### logic diagram (positive logic) #### SN74ALVCH16373 16-BIT TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS SCES020C - JULY 1995 - REVISED FEBRUARY 1999 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | |--------------------------------------------------------------------|----------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | | Output voltage range, V <sub>O</sub> (see Notes 1 and 2) | 0.5 V to V <sub>CC</sub> + 0.5 V | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | | | Continuous output current, IO | ±50 mA | | Continuous current through each V <sub>CC</sub> or GND | ±100 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 3): DGG package | 89°C/W | | DL package | 94°C/W | | Storage temperature range, T <sub>sto</sub> | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. - 2. This value is limited to 4.6 V maximum. - 3. The package thermal impedance is calculated in accordance with JESD 51. #### recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | | |----------------|------------------------------------|----------------------------------------------|----------------------|----------------------|------|--| | VCC | Supply voltage | | 1.65 | 3.6 | V | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | $0.65 \times V_{CC}$ | | | | | $V_{IH}$ | High-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | V | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | | $0.35 \times V_{CC}$ | | | | $V_{IL}$ | Low-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | V | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 0.8 | | | | ٧ <sub>I</sub> | Input voltage | | 0 | Vcc | V | | | ٧o | Output voltage | | 0 | Vcc | V | | | | | V <sub>CC</sub> = 1.65 V | | -4 | | | | la | High-level output current | V <sub>CC</sub> = 2.3 V | | -12 | m Λ | | | IOH | | V <sub>CC</sub> = 2.7 V | | -12 | mA | | | | | V <sub>CC</sub> = 3 V | | -24 | | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | | | 1 | Low-level output current | V <sub>CC</sub> = 2.3 V | | 12 | mA | | | lOL | | V <sub>CC</sub> = 2.7 V | | 12 | | | | | | V <sub>CC</sub> = 3 V | | 24 | | | | Δt/Δν | Input transition rise or fall rate | | | 10 | ns/V | | | T <sub>A</sub> | Operating free-air temperature | - | -40 | 85 | °C | | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCES020C - JULY 1995 - REVISED FEBRUARY 1999 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | TEST CONDITIONS | vcc | MIN | TYP† | MAX | UNIT | | |----------------------|-----------------------------|------------------------------------------------------------------------------|-----------------|---------------------|--------|------|------|--| | | | I <sub>OH</sub> = -100 μA | 1.65 V to 3.6 V | V <sub>CC</sub> -0. | .2 | | | | | | | $I_{OH} = -4 \text{ mA}$ | 1.65 V | 1.2 | | | | | | VOH | $I_{OH} = -6 \text{ mA}$ | 2.3 V | 2 | | | | | | | | | 2.3 V | 1.7 | | | V | | | | | | I <sub>OH</sub> = -12 mA | 2.7 V | 2.2 | | | | | | | | | 3 V | 2.4 | | | | | | | | I <sub>OH</sub> = -24 mA | 3 V | 2 | | | | | | | | I <sub>OL</sub> = 100 μA | 1.65 V to 3.6 V | | | 0.2 | | | | | | I <sub>OL</sub> = 4 mA | 1.65 V | | | 0.45 | | | | \/ | | I <sub>OL</sub> = 6 mA | 2.3 V | | | 0.4 | ., | | | VOL | L- 40 mA | 2.3 V | | | 0.7 | V | | | | | | I <sub>OL</sub> = 12 mA | 2.7 V | | | 0.4 | | | | | | I <sub>OL</sub> = 24 mA | 3 V | | | 0.55 | | | | IĮ | | $V_I = V_{CC}$ or GND | 3.6 V | | | ±5 | μΑ | | | | | V <sub>I</sub> = 0.58 V | 1.65 V | 25 | | | | | | | | V <sub>I</sub> = 1.07 V | 1.65 V | -25 | | | | | | | | V <sub>I</sub> = 0.7 V | 2.3 V | 45 | | | 1 | | | I <sub>I(hold)</sub> | | V <sub>I</sub> = 1.7 V | 2.3 V | -45 | | | μΑ | | | ` ´ | | V <sub>I</sub> = 0.8 V | 3 V | 75 | | | | | | loz | | V <sub>I</sub> = 2 V | 3 V | -75 | | | | | | | | $V_{I} = 0 \text{ to } 3.6 \text{ V}^{\ddagger}$ | 3.6 V | | | ±500 | | | | | | $V_O = V_{CC}$ or GND | 3.6 V | | | ±10 | μΑ | | | Icc | | $V_I = V_{CC}$ or GND, $I_O = 0$ | 3.6 V | | | 40 | μΑ | | | Δl <sub>CC</sub> | | One input at V <sub>CC</sub> – 0.6 V, Other inputs at V <sub>CC</sub> or GND | 3 V to 3.6 V | | | 750 | μΑ | | | Ci | Control inputs Data inputs | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V | | 3<br>6 | | pF | | | Со | Outputs | $V_O = V_{CC}$ or GND | 3.3 V | | 7 | | pF | | <sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . # timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 through 3) | | | | 1.8 V | V <sub>CC</sub> = | 2.5 V<br>2 V | V <sub>CC</sub> = | 2.7 V | V <sub>CC</sub> = | 3.3 V<br>3 V | UNIT | |-----------------|--------------------------------|-----|-------|-------------------|--------------|-------------------|-------|-------------------|--------------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>W</sub> | Pulse duration, LE high or low | § | | 3.3 | | 3.3 | | 3.3 | | ns | | t <sub>su</sub> | Setup time, data before LE↓ | § | | 1 | | 1 | | 1.1 | | ns | | th | Hold time, data after LE↓ | § | | 1.5 | | 1.7 | | 1.4 | | ns | $<sup>\</sup>mbox{\S}$ This information was not available at the time of publication. <sup>‡</sup> This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to another. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 through 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | V VCC = 3.3 V<br>± 0.3 V | | UNIT | |------------------|-----------------|----------------|-------------------------|------------------------------------|-----|------------------------------------|-----|-------------------------|-----|------------------------------------|--|--------------------------|--|------| | | (INFOT) | (0011-01) | TYP | MIN | MAX | MIN | MAX | MIN | MAX | | | | | | | | D | Q | † | 1 | 4.5 | | 4.3 | 1.1 | 3.6 | 20 | | | | | | <sup>t</sup> pd | LE | y | † | 1 | 4.9 | | 4.6 | 1 | 3.9 | ns | | | | | | t <sub>en</sub> | ŌĒ | Q | † | 1 | 6 | | 5.7 | 1 | 4.7 | ns | | | | | | t <sub>dis</sub> | ŌĒ | Q | † | 1.2 | 5.1 | | 4.5 | 1.4 | 4.1 | ns | | | | | <sup>†</sup> This information was not available at the time of publication. ### operating characteristics, $T_A = 25^{\circ}C$ | PARAMETER | | TEST CONDITIONS | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | UNIT | | |-----------|-------------------|------------------|--------------------------------------------|-------------------------|-------------------------|------|------| | | FARAWIETER | | TEST CONDITIONS | TYP | TYP | TYP | UNIT | | | Power dissipation | Outputs enabled | C <sub>1</sub> = 50 pF. f = 10 MHz | † | 19 | 22 | pF | | Cpd | capacitance | Outputs disabled | $C_L = 50 \text{ pF}, f = 10 \text{ MHz}$ | † | 4 | 5 | рг | <sup>†</sup> This information was not available at the time of publication. ## PARAMETER MEASUREMENT INFORMATION V<sub>CC</sub> = 1.8 V NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50~\Omega$ , $t_f \leq$ 2 ns, $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms # PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 2.5 V $\pm$ 0.2 V NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \ \Omega$ , $t_f \leq$ 2 ns. $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 2. Load Circuit and Voltage Waveforms #### PARAMETER MEASUREMENT INFORMATION $V_{CC} = 2.7 \text{ V AND } 3.3 \text{ V} \pm 0.3 \text{ V}$ NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 3. Load Circuit and Voltage Waveforms