# LOW POWER SCHOTTKY INTEGRATED CIRCUITS 67C 15241 D T-45-23-05 #### LS160/160A/162/162A: BCD DECADE COUNTERS LS161/161A/163/163A: 4-BIT BINARY COUNTERS #### **DESCRIPTION** The LS160/160A/161/161A/162/162A/163/163A are high-speed 4-bit synchronous counters. They are edge-triggered, synchronously presettable, and cascadable MSI building, blocks for counting, memory addressing, frequency division and other applications. The LS160 and LS162 count modulo 10 (BCD). The LS161 and LS163 count modulo 16 (binary). The LS160/160A and LS161/161A have an asynchronous Master Reset (Clear) input that overrides, and is independent of, the clock and all other control inputs. The LS162/162A and LA163/163A have a Synchronous Reset (Clear) input that overrides all other control inputs, but is active only during the rising clock edge. - SYNCHRONOUS COUNTING AND LOADING - TWO COUNT ENABLE INPUTS FOR HIGH-SPEED SYNCHRONOUSLY EXPANSION - EDGE-TRIGGERED OPERATION - TYPICAL COUNT RATE OF 35 MHz - FULLY TTL AND CMOS COMPATIBLE - VERSION "A" PRELIMINARY DATA | | BCD Modulo 10 | Binary (Modulo 16) | |--------------------|---------------|--------------------| | Asynchronous Reset | LS160/160A | LS161/161A | | Synchronous Reset | L\$162/162A | LS163/163A | #### **PIN NAMES** | PE | Parallel Enable (Active LOW) Input | |--------------------------------|--------------------------------------| | P <sub>0</sub> -P <sub>3</sub> | Parallel Inputs | | CEP | Count Enable Parallel Input | | CET | Count Enable Trickle Input | | СР | Clock (Active HIGH Going Edge) Input | | MR | Master Reset (Active LOW) Input | | SR | Synchronous Reset (Active LOW) Input | | Q <sub>0</sub> -Q <sub>3</sub> | Parallel Outputs | | тс | Terminal Count Output | 67C 16242 D'-T-45-23-05 #### LOGIC SYMBOL AND TRUTH TABLE - \* MR for LS160/160A/161/161A \* SR for LS162/162A/163/163A - 14 13 12 11 | *SR | PE | CET | CEP | Action on the Rising Clock Edge ( I ) | |-----|----|-----|-----|---------------------------------------| | L | X | х | Х | RESET (Clear) | | H | L | Х | X | LOAD $(P_0 \rightarrow Q_0)$ | | H | н | H | Н | COUNT (Increment) | | н | н | L | x | NO CHANGE (Hold) | | Н | Н | X | L | NO CHANGE (Hold) | \* For the LS162/162A and LS163/163A only H = HIGH Voltage Level L = LOW Voltage Level X = Don't Care V<sub>CC</sub> = Pin 16 GND = Pin 8 #### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |-----------------|-----------------------------------|------------|------| | V <sub>CC</sub> | Supply Voltage | -0.5 to 7 | V | | VI | Input Voltage, Applied to Input | -0.5 to 15 | V | | Vo | Output Voltage, Applied to Output | -0.5 to 10 | V | | lj | Input Current, Into Inputs | -30 to 5 | mA | | lo | Output Current, Into Outputs | 50 | mA | Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **GUARANTEED OPERATING RANGES** | | | Temperature | | | |------------------------|--------|-------------|--------|-----------------| | Part Numbers | Min | Тур | Max | remperature | | T54LS160/161/162/163D2 | 4.5 V | 5.0 V | 5.5 V | -55°C to +125°C | | T74LS160/161/162/163XX | 4.75 V | 5.0 V | 5.25 V | 0°C to +70°C | XX = package type. 3052 A-09 T54LS160/161/162/163 T54LS160A/161A/162A/163A T74LS160/161/162/163 T74LS160A/161A/162A/163A #### **FUNCTIONAL DESCRIPTION** The LS160/160A/161/161A/162/162A/163/163A are 4-bit synchronous counters with a synchronous Parallel Enable (Load) feature. These counters consist of four edge-triggered D flip-flops with the appropriate data routing networks feeding the D inputs. All changes of the Q outputs (except due to the asynchronous Master Reset in the LS160/160A and LS161/161A) occur as a result of, and synchronous with, the LOW to HIGH transition of the Clock input (CP). As long as the set-up time requirements are met, there are no special timing or activity constraints on any of the mode control or data inputs. Three control inputs - Parallel Enable (PE), Count Enable Parallel (CEP) and Count Enable Trickle (CET) - select the mode of operation as shown in the tables. The Count Mode is enabled when the CEP, CET, and PE inputs are HIGH. When the PE is LOW, the counters will synchronously load the data from the parallel inputs into the flip-flops on the LOW to HIGH transition of the clock. Either the CEP or CET inputs can be used to inhibit the count sequence. With the PE held HIGH, a LOW on either the CEP or CET inputs at least one set-up time prior to the LOW to HIGH clock transition will cause the existing output states to be retained. The AND feature of the two Count Enable inputs (CET-CEP) allows synchronous cascading without external gating and without delay accumulation over any pratical number of bits or digits. The Terminal Count (TC) output is HIGH when the Count Enable Trickle (CET) input is HIGH while the counter is in its maximum count state (HLLH for the BCD counters, HHHH for the Binary counters). Note that TC is fully decoded and will, therefore, be HIGH only for one count state. The LS160/160A and LS162/162A count modulo 10 following a binary coded decimal (BCD) sequence. They generate a TC output when the CET input is HIGH while the counter is in state 9 (HLLH). From this state they increment to state 0 (LLLL). If loaded with a code in excess of 9 they return to their legitimate sequence within two counts, as explained in the state diagram. States 10 through 15 do not generated a TC output. The LS161/161A and LS163/163A count modulo 16 following a binary sequence. They generated a TC when the CET input is HIGH while the counter is in state 15 (HHHH). From this state they increment to state 0 (LLLL). The Master Reset (MR) of the LS160/160A and LS161/161A is asynchronous. When the MR is LOW, it overrides all other input conditions and sets the outputs LOW. The MR pin should never be left open. If not used, the MR pin should be tied through a resistor to V<sub>CC</sub>, or to a gate output which is permanently set to a HIGH logic level. The active LOW Synchronous Reset (SR) input of the LS162/162A and LS163/163A acts as an edge-triggered control input, overriding CET, CEP and PE, and resetting the four counter flip-flops on the LOW to HIGH transition of the clock. This simplifies the design from race-free logic controlled reset circuits, e.g. to reset the counter synchronously after reaching a predetermined value. #### STATE DIAGRAMS #### LOGIC EQUATIONS Count Enable = CEP•CET•PE TC for LS160 & LS162 = CET•Q $_0$ • $\overline{Q_1}$ • $\overline{Q_2}$ • $Q_3$ TC for LS161 & LS163 = CET•Q $_0$ • $Q_1$ • $Q_2$ • $Q_3$ Preset = $\overline{PE}$ •CP + (rising clock edge) Reset = $\overline{MR}$ (LS160 & LS161) Reset = $\overline{SR}$ •CP + (rising clock edge) (LS162 & LS163) #### LOGIC EQUATIONS Count Enable = CEP+CET+PE TC for LS160A & LS162A = CET+Q0+Q1+Q2+Q3 TC for LS161A & LS163A = CET+Q0+Q1+Q2+Q3 Preset = $\overrightarrow{PE}$ +CP+ (rising clock edge) Reset = $\overrightarrow{MR}$ (LS160A & LS161A) Reset = $\overrightarrow{SR}$ +CP+ (rising clock edge (LS162A & LS163A) NOTE: The LS160/160A and LS162/162A can be preset to any state, but will not count beyond 9. If preset to state 10, 11, 12, 13, 14 or 15, it will return to its normal sequence within two clock pulses. ### DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (LS160/161/162/163). | | Parameter | | | Limits | | Test Conditions | Units | | |-----------------|----------------------------------------------------------------------------|---------|------|----------------|-------------------------|----------------------------------------------|-------------------------------------------------------------|-------| | Symbol | | | Min. | lin. Typ. Max. | | | (Note 1) | Units | | VIH | Input HIGH Voltage | | 2.0 | | | Guaranteed input HIGH Voltage for all inputs | | V | | V <sub>IL</sub> | Input LOW Voltage | 54 | | | 0.7 | | nput LOW Voltage | l v | | _ | | 74 | | | 0.8 | for all Inputs | | | | V <sub>CD</sub> | Input Clamp Diode Vo | ltage | | -0.65 | -1.5 | V <sub>CC</sub> = MIN,I <sub>IN</sub> | = - 18mA | V | | VoH | Output HIGH Voltage | 54 | 2.5 | 3.4 | | V <sub>CC</sub> = MIN,I <sub>OI</sub> | $_{H} = -400 \mu A, V_{IN} = V_{IH} \text{ or }$ | V | | | | 74 | 2.7 | 3.4 | | VIL per Truth | Truth Table | | | V <sub>OL</sub> | Output LOW Voltage | 54,74 | | 0.25 | 0.4 | $I_{OL} = 4.0 \text{mA}$ | V <sub>CC</sub> = MIN, V <sub>IN</sub> = V <sub>IH</sub> or | l v | | <b>02</b> | | 74 | | 0.35 | 0.5 | I <sub>OL</sub> = 8.0mA | V <sub>IL</sub> per Truth Table | L | | 1 <sub>IH</sub> | Input HIGH Current P <sub>0*</sub> P <sub>3</sub> , MR, SR PE, CEP, CP CET | | | | 20<br>24<br>40 | V <sub>CC</sub> = MAX, \ | / <sub>IN</sub> = 2.7V | μΑ | | | P <sub>0</sub> -P <sub>3</sub> , MR, SR, PE,<br>CEP, CP<br>CET | | | | 0.1<br>0.2 | V <sub>CC</sub> =MAX, \ | / <sub>IN</sub> = 7.0V | mA | | I <sub>IL</sub> | Input LOW Current P <sub>0</sub> -P <sub>3</sub> , MR, SR PE, CEP, CP CET | | | | -0.40<br>-0.48<br>-0.80 | V <sub>CC</sub> = MAX, \ | √ <sub>IN</sub> = 0.4V | mA | | los | Output Short Circuit C<br>(Note 2) | Current | -20 | | - 100 | V <sub>CC</sub> = MAX, \ | / <sub>OUT</sub> = 0V | m/ | | ICCH | Power Supply Current | | | 18<br>19 | 31<br>32 | V <sub>CC</sub> = MAX | | m/ | AC CHARACTERISTICS: TA = 25°C (LS160/161/162/163) | | | | Limits | | Test Conditions | | Units | |--------------------------------------|-----------------------------------------------------|------|-----------|----------|-----------------|-------------------------------------------------|--------| | Symbol | Parameter | Min. | Тур. | Max. | rest | Conditions | Jillis | | t <sub>PLH</sub> | Turn Off Delay CP to Q<br>Turn On Delay CP to Q | | 13<br>18 | 25<br>27 | Fig. 1 | | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Turn Off Delay CP to TC<br>Turn On Delay CP to TC | | 15<br>14 | 25<br>21 | Fig. 4 | V5 0V | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Turn Off Delay CET to TC<br>Turn On Delay CET to TC | | 9.0<br>16 | 14<br>23 | Fig. 3 | V <sub>CC</sub> = 5.0V<br>C <sub>L</sub> = 15pF | ns | | t <sub>PHL</sub> | Turn On Delay MR to Q<br>(LS160 and LS161 only) | | 18 | 28 | Fig. 2 | | ns | | fcount | Input Count Frequency | 25 | 35 | | Fig. 1 | ] | MHz | ### Notes: Notes: 1) Conditions for testing, not shown in the Table, are chosen to guarantee operation under "worst case" conditions. 2) Not more than one output should be shorted at a time. 3) Typical values are at V<sub>CC</sub>=5.0V, T<sub>A</sub>=25°C 67C 15245 D' T-45-23-05 T54LS160/161/162/163 T54LS160A/161A/162A/163A T74LS160/161/162/163 T74LS160A/161A/162A/163A AC SET-UP REQUIREMENTS: TA = 25°C (LS160/161/162/163) | Sumba! | B | | Limits | | Test Conditions | | Units | |----------------------------------------------|-------------------------------------------------------------------------------------|------------|--------|------|-----------------|------------------------|-------| | Symbol | Parameter | Min. | Тур. | Max. | lest Co | Units | | | t <sub>rec</sub> | Recovery Time for MR<br>(LS160 and LS161 Only) | 20 | | | . Fig. 1 | | ns | | t <sub>W</sub> MR(L) | Master Reset Pulse width (LS160 and LS161 Only) | 15 | | | Fig. 2 | | ns | | t <sub>W</sub> CP(H)<br>t <sub>W</sub> CP(L) | Clock Pulse Width (HiGH)<br>Clock Pulse Width (LOW) | 15<br>25 | | | Fig. 1 | | ns | | t <sub>s</sub> (H) | Set-up Time (HIGH),<br>Data to Clock<br>Set-up Time (LOW),<br>Data to Clock | 20<br>20 | | | | | ns | | t <sub>h</sub> (H) | Hold Time (HIGH),<br>Data to Clock<br>Hold Time (LOW),<br>Data to Clock | 3.0<br>3.0 | | | Fig. 5 | | ns | | t <sub>s</sub> (H) | Set-up Time (HIGH),<br>PE or SR to Clock<br>Set-up Time (LOW),<br>PE or SR to Clock | 25<br>25 | | | Fi- 0 | V <sub>CC</sub> = 5.0V | ns | | t <sub>h</sub> (H) | Hold Time (HIGH), PE or SR to Clock Hold Time (LOW), PE or SR to Clock | 0 | | | Fig. 6 | | ns | | t <sub>s</sub> (H) | Set-up Time (HIGH),<br>CE to Clock<br>Set-up Time (LOW),<br>CE to Clock | 25<br>25 . | | | 5to 7 | | ns | | t <sub>h</sub> (H) | Hold Time (HIGH),<br>CE to Clock<br>Hold Time (LOW),<br>CE to Clock | 0 | | | Fig. 7 | | ns | #### **DEFINITION OF TERMS:** SET-UP TIME (t<sub>s</sub>) - is defined as the minimum time required for the correct logic level to be present at the logic input prior to the clock transition from LOW to HIGH in order to be recognized and transferred to the outputs. HOLD TIME $(t_h)$ - is defined as the minimum time following the clock transition from LOW to HIGH that the logic level must be maintained at the input in order to ensure continued recognition. A negative HOLD TIME indicates that the correct logic level may be released prior to the clock transition from LOW to HIGH and still be recognized. RECOVERY TIME ( $t_{rec}$ ) - is defined as the minimim time required between the end of the reset pulse and the clock transition from LOW to HIGH in order to recognize and transfer HIGH Data to the Q outputs. ### CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE | | _ | | | Limits | | Test Conditions | | Units | |------------------|---------------------------------------------------------------|---------|-----------|----------|--------------|----------------------------------------------|-----------------------------------------------------|----------| | Symbol | Parameter | | Min. Typ. | | Max. | | (Note 1) | V | | V <sub>JH</sub> | Input HIGH Voltage | | 2.0 | | | Guaranteed input HIGH Voltage for all Inputs | | | | V <sub>IL.</sub> | Input LOW Voltage | 54 | | | 0.7 | | put LOW Voltage | V | | | | 74 | | | 0.8 | for all Inputs | | ļ | | V <sub>CD</sub> | Input Clamp Diode Vo | Itage | | - 0.65 | 1.5 | V <sub>CC</sub> = MIN,IIN | = - 18mA | ٧ | | VoH | Output HIGH Voltage | 54 | 2.5 | 3,5 | | | $_{I} = -400 \mu A_{r} V_{IN} = V_{IH} \text{ or }$ | l v | | | | 74 | 2.7 | 3.5 | | V <sub>IL</sub> per Truth | Table | <u> </u> | | VoL | Output LOW Voltage | 54,74 | | 0.25 | 0.4 | I <sub>OL</sub> = 4.0mA | $V_{CC} = MIN$ , $V_{IN} = V_{IL}$ or | V | | | | 74 | | 0.35 | 0.5 | $I_{OL} = 8.0 \text{mA}$ | V <sub>IH</sub> per Truth Table | <u>`</u> | | Ін | Input HIGH Current<br>MR, Data, CEP, Clo<br>PE, CET (LS160A/1 | | | | 20<br>40 | V <sub>CC</sub> = MAX, V | CC = MAX, V <sub>IN</sub> = 2.7V | | | | MR, Data, CEP, Clo<br>PE, CET (LS160A/1 | | | | 0.1<br>0.2 | V <sub>CC</sub> = MAX, V | ′ <sub>IN</sub> = 7.0V | mA | | [IH | Input HIGH Current<br>Data, CEP, Clock<br>PE, CET, SR (LS160) | A/161A) | | | 20<br>40 | V <sub>CC</sub> =MAX, V | 7 <sub>IN</sub> = 2.7V | μА | | | Data, CEP, Clock<br>PE, CET, SR (LS162) | A/163A) | | | 0.1<br>0.2 | V <sub>CC</sub> =MAX, V | $I_{\rm IN} = 7.0 \text{V}$ | mA | | I <sub>IL</sub> | Input LOW Current<br>MR, Data, CEP, Clo<br>PE, CET (LS160A/1 | | | | -0.4<br>-0.8 | 1 -00 - 7 111 | | mA | | I <sub>IL</sub> | Input LOW Current<br>Data, CEP, Clock<br>PE, CET, SR (LS162 | A/163A) | | | -0.4<br>-0.8 | 1 .00 | | μА | | los | Output Short Circuit (Note 2) | Current | - 20 | | -100 | V <sub>CC</sub> = MAX, \ | / <sub>OUT</sub> = 0V | mA | | ICCH<br>ICCL | Power Supply Current | | | 18<br>19 | 31<br>32 | V <sub>CC</sub> = MAX | | mA | 1) Conditions for testing, not shown in the Table, are chosen to guarantee operation under "worst case" conditions. 2) Not more than one output should be shorted at a time. 3) Typical values are at $V_{CC} = 5.0V$ , $T_A = 25^{\circ}C$ #### AC CHARACTERISTICS: TA = 25°C (LS160A/161A/162A/163A) | O | B | Limits | | | <b>7</b> 4 0401 | | | |--------------------------------------|-----------------------------------|--------|------------|----------|------------------------|-------|--| | Symbol | Parameter | Min. | Тур. | Max. | Test Conditions | Units | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay,<br>Clock to TC | | 20<br>18 | 35<br>35 | | ns | | | t <sub>PLH</sub> | Propagation Delay,<br>Clock to Q | | 13<br>18 | 24<br>27 | V <sub>CC</sub> = 5.0V | ns | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay,<br>CET to TC | | 9.0<br>9.0 | 14<br>14 | C <sub>L</sub> = 15pF | ns | | | t <sub>PHL</sub> | MR or SR to Q | | 20 | 28 | | ns | | | fMAX | Maximum Clock Frequency | 25 | 32 | | | MHz | | #### AC CHARACTERISTICS: TA = 25°C (LS160A/161A/162A/163A) | Symbol | Parameter | | Limits | | Tank Canadistana | 11-14- | |----------------|------------------------|------|--------|------|------------------|--------| | | | Min. | Тур. | Max. | Test Conditions | Units | | twCP | Clock Pulse Width | 25 | | | | ns | | tw | MR or SR Pulse Width | 20 | | | V <b>5</b> 0V | ns | | ts | Set-up Time, Any Input | 20 | | | $V_{CC} = 5.0V$ | пѕ | | t <sub>h</sub> | Hold Time, Any Input | 0 | | | | ns | #### **DEFINITION OF TERMS:** SET-UP TIME (t<sub>s</sub>) - is defined as the minimum time required for the correct logic level to be present at the logic input prior to the clock transition from LOW to HIGH in order to be recognized and transferred to the outputs. HOLD TIME (t<sub>h</sub>) - is defined as the minimum time following the clock transition from LOW to HIGH that the logic level must be maintained at the input in order to ensure continued recognition. A negative HOLD TIME indicates that the correct logic level may be released prior to the clock transition from LOW to HIGH and still be recognized. RECOVERY TIME (trec) - is defined as the minimim time required between the end of the reset pulse and the clock transition from LOW to HIGH in order to recognized and transfer HIGH Data to the Q outputs. #### **AC WAVEFORMS** Fig. 1 Clock to Output Delays, Count Frequency, and Clock Pulse Width Other Conditions: PE = MR (SR) = H CEP = CET = H Fig. 2 Master Reset to Output Delay, Master Reset Pulse Width, and Master Reset Recovery Time Other Conditions: PE=L $P_0 = P_1 = P_2 = P_3 = H$ Fig. 3 Count Enable Trickle Input to Terminal Count Output Delays The positive TC pulse occurs when the outputs are in the $(Q_0 \bullet \overline{Q_1} \bullet \overline{Q_2} \bullet Q_3)$ state for the LS160/160A and LS162/162A and the (Q0 • Q1 • Q2 • Q3) state for the LS161/161A and LS163/163A. Other Conditions: CP = PE = CEP = MR = H Fig. 4 Clock to Terminal Count Delays The positive TC pulse in coincident with the output state $(Q_0 \bullet \overline{Q_1} \bullet \overline{Q_2} \bullet Q_3)$ for the LS160/160A and LS162/162A and $(Q_0 \bullet Q_1 \bullet Q_2 \bullet Q_3)$ state for the LS161/161A and LS163/163A. Other Conditions: PE=CEP=CET=MR=H T54LS160/161/162/163 T54LS160A/161A/162A/163A T74L\$160/161/162/163 T74LS160A/161A/162A/163A D 7-45-23-05 67C 16249 ### 14-LEAD PLASTIC DIP #### 14-LEAD CERAMIC DIP #### 16-LEAD PLASTIC DIP 0606 A-13 16-LEAD CERAMIC DIP ### **20-LEAD PLASTIC DIP** ### **20-LEAD CERAMIC DIP** 0607 A-14 ### 24-LEAD PLASTIC DIP #### 24-LEAD CERAMIC DIP ### CHIP CARRIER 20 LEAD PLASTIC 0608 B-01 S G Z-THOMSON 07E D 7929237 0016418 1 **Packages** 67C 16547 D T-90-20 14-LEAD PLASTIC DIP MICROPACKAGE 16-LEAD PLASTIC DIP MICROPACKAGE NOTE: FOR 20-LEAD PLASTIC DIP MICROPACKAGE CONTACT SGS 0609 B-02 ## **Surface Mounted** 67C 16548 T-90-20 One possible solution to the important problem of PWB minimization, is that of using surface mounted components. Integrated circuits in SO (Small Outline) packages are made up of standard chips mounted in very small plastic packages. The advantages given by using these devices are: #### **PWB Reduction** This is by far the most important advantage since the reduction of PWB size varies from 40 to 60% in comparison with standard board types. (See page 584 for package dimensions.) #### **Assembly Cost Reduction** SO Devices require no preliminary operation prior to mounting and can therefore be easily utilized in fully automatic equipment. #### Increasing Reliability The following characteristics lead to a higher level of reliability with respect to their standard packaged counter parts: - The mounting system is fully automatic D - PWB number and the interconnections between them are reduced when the same number of devices are used. - The high density of components on the board makes it thermally much more stable. #### Noise Reduction and Improved Frequency Response The reduction of the length of the connecting wires between the leads and the silicon guarantees a more homogeneous propogation delay between the external pins, with respect to the standard type. #### Assembly Without Board Holes The devices are placed on the board and soldered. This technology permits a higher level of tolerance in the positioning (automatic) of the device. For the standard DIP types this must be done with great accuracy due to the insertion of the leads into their holes.