

## Dual Very Low Noise Precision Operational Amplifier

**OP270** 

#### **FEATURES**

Very Low Noise 5nV/\hstar{Hz} @ 1 kHz Max Excellent Input Offset Voltage 75 μV Max Low Offset Voltage Drift 1 μV/°C Max Very High Gain 1500 V/μV Min Outstanding CMR 106 dB Min Slew Rate 2.4V/ms Typ Gain-Bandwidth Product 5 μHz Typ Industry Standard 8-Lead Dual Pinout

#### **GENERAL DESCRIPTION**

The OP270 is a high-performance monolithic dual operational amplifier with exceptionally low voltage noise,  $5n\sqrt{Hz}$  at 1kHz Max, offering comparable performance to ADI's industry standard OP27. The OP270 features an input offset voltage below 75  $\mu V$  and an offset drift under 1  $\mu V/^{\circ}C$ , guaranteed over the full military temperature range. Open-loop gain of the OP270 is over 1,500,000 into a 10 k $\Omega$  load insuring excellent gain accuracy and linearity, even in high-gain applications. Input bias current is under 20 nA which reduces errors due to signal source resistance. The OP270's CMR of over 106 dB and PSRR of less than 3.2  $\mu V/V$  significantly reduce errors due to ground noise and power supply fluctuations. Power consumption of the dual OP270 is one-third less than two OP27s, a significant advantage for power conscious applications. The OP270 is unity-gain stable with a gain bandwidth product of 5 MHz and a slew rate of 2.4  $V/\mu s$ .

#### **CONNECTION DIAGRAMS**



The OP270 offers excellent amplifier matching which is important for applications such as multiple gain blocks, low noise instrumentation amplifiers, dual buffers, and low-noise active filters.

The OP270 conforms to the industry standard 8-lead DIP pinout. It is pin-compatible with the MC1458, SE5532/A, RM4558, and HA5102 dual op amps, and can be used to upgrade systems using these devices.

For higher speed applications the OP271, with a slew rate of 8 V/µs, is recommended. For a quad op amp, see the OP470.

#### FUNCTIONAL BLOCK DIAGRAM

(One of Two Amplifiers Is Shown)



REV. B

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700 www.analog.com
Fax: 781/326-8703 © Analog Devices, Inc., 2002

# $\label{eq:continuous} OP270—SPECIFICATIONS \text{ (Vs = $\pm$15 V, $T_A$ = $25^{\circ}$C, unless otherwise noted.)}$

|                                    |                    |                                                    | 0   | P270A | VE  | OP270F |       |     | OP270G |       |     |                   |
|------------------------------------|--------------------|----------------------------------------------------|-----|-------|-----|--------|-------|-----|--------|-------|-----|-------------------|
| PARAMETER                          | SYMBOL             | CONDITIONS                                         |     |       | MAX | MIN    |       | MAX | MIN    |       | MAX | UNIT              |
| Input Offset Voltage               | Vos                |                                                    |     | 10    | 75  |        | 20    | 150 |        | 50    | 250 | μV                |
| Input OffsetCurrent                | los                | $V_{CM} = 0 V$                                     |     | 1     | 10  |        | 3     | 15  |        | 5     | 20  | nA                |
| Input BiasCurrent                  | $I_{\mathrm{B}}$   | $V_{CM} = 0 V$                                     |     | 5     | 20  |        | 10    | 40  |        | 15    | 60  | nA                |
| Input Noise Voltage                | e <sub>n</sub> p-p | 0.1 Hz to 10 Hz                                    |     | 80    | 200 |        | 80    | 200 |        | 80    |     | nV p-p            |
|                                    |                    | $f_0 = 10 \text{ Hz}$                              |     | 3.6   | 6.5 |        | 3.6   | 6.5 |        | 3.6   |     |                   |
| Input Noise                        |                    | $f_0 = 100 \text{ Hz}$                             |     | 3.2   | 5.5 |        | 3.2   | 5.5 |        | 3.2   |     | nV√ <del>Hz</del> |
| Voltage Density                    | e <sub>n</sub>     | $f_O = 1 \text{ kHz}$ (Note 2)                     |     | 3.2   | 5.0 |        | 3.2   | 5.0 |        | 3.2   |     |                   |
| Input Noise                        |                    | $f_0 = 10 \text{ Hz}$                              |     | 1.1   |     |        | 1.1   |     |        | 1.1   |     |                   |
| Current Density                    | <sup>i</sup> n     | $f_0 = 100 \text{ Hz}$                             |     | 0.7   |     |        | 0.7   |     |        | 0.7   |     | pA√ <del>Hz</del> |
| •                                  |                    | $f_O = 1 \text{ kHz}$                              |     | 0.6   |     |        | 0.6   |     |        | 0.6   |     |                   |
| Large-Signal                       |                    | $V_O = \pm 10 \text{ V}$                           |     |       |     |        |       |     |        |       |     |                   |
| Voltage Gain                       | $A_{vo}$           | $R_L = 10 \text{ k}\Omega$                         |     | 2300  |     |        | 1700  |     | 750    | 1500  |     |                   |
|                                    |                    | $R_L = 2 k\Omega$                                  | 750 | 1200  |     | 500    | 900   |     | 350    | 700   |     | V/mV              |
| Input Voltage Range                | IVR                | (Note3)                                            | +12 | ±12.  |     | ±12    | +12.5 |     | 1      | ±12.5 |     | V                 |
| Output Voltage Swing Common-Mode   | Vo                 | $R_L \ge 2 k\Omega$                                | +12 | ±13.  | 5   | ±12    | +13.5 |     | +12    | ±13.5 |     | V                 |
| Rejection                          | CMR                | $V_{CM} = \pm 11 \text{ V}$                        | 106 | 125   |     | 100    | 120   |     | 90     | 110   |     | dB                |
| Power Supply                       |                    |                                                    |     |       |     |        |       |     |        |       |     |                   |
| Rejection Ratio                    | PSRR               | $V_S = \pm 4.5 \text{ V}$<br>to $\pm 18 \text{ V}$ |     | 0.56  | 3.2 |        | 1.0   | 5.6 |        | 1.5   | 6   | μV/V              |
| Slew Rate                          | SR                 |                                                    | 1.7 | 2.4   |     | 1.7    | 2.4   |     | 1.7    | 2.4   |     | V/µs              |
| Supply Current (All Amplifiers)    | $I_{SY}$           | No Load                                            |     | 4     | 6.5 |        | 4     | 6.5 |        | 4     | 6.5 | mA                |
| Gain Bandwidth                     | GBW                |                                                    |     | 5     |     |        | 5     |     |        | 5     |     | MHz               |
|                                    | Product            |                                                    |     |       |     |        |       |     |        |       |     |                   |
| Channel Separation                 | CS                 | $V_0 = \pm 20 \text{ V P-P}$                       |     |       |     |        |       |     |        |       |     |                   |
| _                                  |                    | $f_0 = 10 \text{ Hz}$<br>(Note 1)                  | 125 | 175   |     | 125    | 175   |     |        | 175   |     | dB                |
| Input Capacitance                  | $C_{IN}$           |                                                    |     | 3     |     |        | 3     |     |        | 3     |     | PF                |
| Input Resistance Differential-Mode | $R_{\rm IN}$       |                                                    |     | 0 4   |     |        | 0.4   |     |        | 0.4   |     | ΜΩ                |
| Input Resistance Common-Mode       | R <sub>INCM</sub>  |                                                    |     | 20    |     |        | 20    |     |        | 20    |     | GΩ                |
| SettlingTime                       | $t_S$              | AV = + t, 10 V<br>Step to 0.01%                    |     | 5     |     |        | 5     |     |        | 5     |     | μs                |

#### NOTES

Specifications subject to change without notice.

-2-REV. B

Guaranteed by not 100% tested.
 Sample tested.

<sup>3.</sup> Guaranteed by CMR test.

|                      |                   |                             | О    | P2701 | E   |     | OP27  | 0 <b>F</b> |     | OP2700 | <del></del> |       |
|----------------------|-------------------|-----------------------------|------|-------|-----|-----|-------|------------|-----|--------|-------------|-------|
| PARAMETER            | SYMBOL            | CONDITIONS                  | MIN  | TYP   | MAX | MIN | TYP   | MAX        | MIN | TYP    | MAX         | UNIT  |
| Input Offset Voltage | $V_{OS}$          |                             |      | 25    | 150 |     | 45    | 275        |     | 100    | 400         | μV    |
| Average Input        |                   |                             |      |       |     |     |       |            |     |        |             |       |
| Offset Voltage Drift | TCVos             |                             |      | 0.2   | 1   |     | 0.4   | 2          |     | 0.7    | 3           | μV/°C |
| Input Offset Current | $I_{OS}$          | $V_{CM} = 0 V$              |      | 1.5   | 30  |     | 5     | 40         |     | 15     | 50          | nA    |
| Input Bias Voltage   | $I_{\mathrm{B}}$  | $V_{CM} = 0 V$              |      | 6     | 60  |     | 15    | 70         |     | 19     | 80          | nA    |
| Large-Signal         |                   | $V_0 = \pm 10 \text{ V}$    |      |       |     |     |       |            |     |        |             |       |
| Voltage Gain         | $A_{VO}$          | $R_L = 10 \text{ k}\Omega$  | 1000 | 1800  | )   | 600 | 1400  |            | 400 | 1250   |             | V/mV  |
|                      | $R_L = 2 k\Omega$ |                             | 500  | 900   |     | 300 | 700   |            | 225 | 670    |             |       |
| Input Voltage Range* | IVR               |                             | +12  | ±12.  | 5   | ±12 | +12.5 | ;          | ±12 |        | ±12.5       | V     |
| Output Voltage Swing | $V_{O}$           | $R_L \ge 2 k\Omega$         | +12  | ±13.  | 5   | ±12 | +13.5 |            | ±12 |        | ±13.5       | V     |
| Common-Mode          |                   |                             |      |       |     |     |       |            |     |        |             |       |
| Rejection            | CMR               | $V_{CM} = \pm 11 \text{ V}$ | 100  | 120   |     | 94  | 115   |            | 90  | 100    |             | dB    |
| Power Supply         |                   |                             |      |       |     |     |       |            |     |        |             |       |
| Rejection Ratio      | PSRR              | $V_S = \pm 4.5 \text{ V}$   |      | 0.7   | 5.6 |     | 1.8   | 10         |     | 2.0    | 1.5         | μV/V  |
|                      |                   | to ±18 V                    |      |       |     |     |       |            |     |        |             |       |
| Supply Current       | $I_{SY}$          | No Load                     |      | 4.4   | 7.2 |     | 4.4   | 7.2        |     | 4.4    | 7.2         | mA    |
| (All Amplifiers)     |                   |                             |      |       |     |     |       |            |     |        |             |       |

<sup>\*</sup> Guaranteed by CMR test.

## $\begin{tabular}{ll} \textbf{ELECTRICAL SPECIFICATIONS} (Vs = \pm 15 \ V, -55^{\circ}C \le \ T_{A} \le 125^{\circ}C \ for \ OP270A, \ unless \ otherwise \ noted.) \\ \end{tabular}$

|                                       |                  |                             |     | <b>OP</b> 270A |     |       |
|---------------------------------------|------------------|-----------------------------|-----|----------------|-----|-------|
| PARAMETER                             | SYMBOL           | CONDITIONS                  | MIN | TYP            | MAX | UNIT  |
| Input Offset Voltage<br>Average Input | Vos              |                             |     | 30             | 175 | μV    |
| Offset Voltage Drift                  | TCVos            |                             |     | 0.1            | 1   | μV/°C |
| Input Offset Current                  | $I_{OS}$         | $V_{CM} = 0 V$              |     | 2              | 30  | nA    |
| Input Bias Voltage                    | $I_{\mathrm{B}}$ | $V_{CM} = 0 V$              |     | 6              | 60  | nA    |
| Large-Signal                          |                  | $V_O = \pm 10$              |     |                |     |       |
| Voltage Gain                          | $A_{VO}$         | $R_L = 10 \text{ k}\Omega$  | 750 | 1600           |     | V/mV  |
|                                       |                  | $R_L = 2 k\Omega$           | 400 | 800            |     |       |
| Input Voltage Range*                  | IVR              |                             | ±12 | $\pm 12.5$     |     | V     |
| Output Voltage Swing Common-Mode      | $V_{O}$          | $R_L \ge 2 \text{ k}\Omega$ | ±12 | ±13            |     | V     |
| Rejection                             | CMR              | $V_{CM} = \pm 11 \text{ V}$ | 100 | 120            |     | dB    |
| Power Supply                          |                  |                             |     |                |     |       |
| Rejection Ratio                       | PSSR             | $V_s = \pm 4.5 \text{ V}$   |     | 1.0            | 5.6 | μV/V  |
|                                       |                  | to ±18 V                    |     |                |     |       |
| Supply Current<br>(All Amplifiers)    | $I_{SY}$         | No Load                     |     | 4.5            | 7.5 | mA    |

 $<sup>\</sup>ensuremath{^{*}}$  Guaranteed by CMR test.

REV. B -3-

Specifications subject to change without notice.

Specifications subject to change without notice.

## **OP270—SPECIFICATIONS**

## **WAFER LIMITS** ( $Vs = \pm 15 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ , unless otherwise noted.)

| PARAMETER                          | SYMBOL  | CONDITIONS                                      | LIMIT | TYP      |
|------------------------------------|---------|-------------------------------------------------|-------|----------|
| Input OffsetVoltage                | Vos     |                                                 | 150   | μV MAX   |
| Input OffsetCurrent                | los     | VCM = 0 V                                       | 15    | nA MAX   |
| Input Bias Current                 | IB      | VCM = 0 V                                       | 40    | nA MAX   |
| Large-Signal A <sub>vo</sub>       |         | $Vo = \pm 10 V$                                 | 500   | V/mV MIN |
| Voltage Gain                       |         | $RL = 2 k\Omega$                                |       |          |
| Input VoltageRange                 | IVR     | (Note1)                                         | ±12   | V MIN    |
| Output Voltage Swing               | $V_{O}$ | $R_L \ge 2 \ 2 \ k\Omega$                       | ±12   | V MIN    |
| Common-ModeRejection               | CMR     | $V_{CM} = \pm 12V$                              | 100   | dB MIN   |
| Power Supply                       | PSRR    | $V_S = \pm 4.5 \text{ V to } \pm 1.8 \text{ V}$ | 5.6   | μV/V MAX |
| Rejection Ratio                    |         |                                                 |       |          |
| Supply Current<br>(All Amplifiers) | ISY     | No Load                                         | 6.5   | mA MAX   |

#### NOTE:

Specifications subject to change without notice.

## **DICE CHARACTERISTICS**



DIE SIZE 0.094 x 0.092 inch, 8,648 sq. mils (2.39 x 2.34 mm, 5.60 sq. mm)

- 1. OUT A
- 2. -IN A
- 3. +INA
- 4. V-
- 5. +IN B
- 6. -IN B=
- 7. OUT B
- 8. V+

Substrate is internally connected to V-

-4- REV. B

<sup>1.</sup>Guaranteed by CMR test. Electrical tests are performed at wafer probe to the limits shown. Due to variations in assembly methods and normal yields loss, yield afler packaging is not guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualifications through sample lot assembly and testing.

SPECIFICATIONS 0P270

#### ABSOLUTE MAXIMUM RATINGS1

| Supply Voltage                                  |
|-------------------------------------------------|
| Differential Input Voltage <sup>2</sup> ±1.0 V  |
| Differential Input Current <sup>2</sup> ±25 mA  |
| Input Voltage Supply Voltage                    |
| Output Short-Circuit DurationContinuous         |
| Storage Temperature Range                       |
| P, S. Z-Package                                 |
| Lead Temperature Range (Soldering, 60 sec)300°C |
| Junction Temperature ( $T_J$ )                  |
| Operating Temperature change                    |
| OP270A                                          |
| OP270E, OP270F, OP270G                          |

#### NOTES:

<sup>1</sup>Absolute maximum ratings apply to both DICE and packaged pans, unless otherwise noted.

 $^2$ The OP270's inputs are protected by back-to-back diodes. Current limiting resistors are not used in order to achieve low noise performance. If differential voltage exceeds +10 V, the input current should be limited to  $\pm$  25 mA.

#### **ORDERING GUIDE**

| Model                | $TA = +25 V$ $V_{OS} MAX$ $(\mu V)$ | $\theta_{\mathrm{JC}}^{2}$ | $\theta_{\mathrm{JA}}^{2}$ | Temperature<br>Range (°C) | Package<br>Description | Package<br>Option      | Unit |
|----------------------|-------------------------------------|----------------------------|----------------------------|---------------------------|------------------------|------------------------|------|
| OP270AZ <sup>1</sup> | 75                                  | 12                         | 134                        | MIL                       | Cerdip                 | 8-Lead HermeticDIP(Z)  | °C/W |
| OP270EZ              | 75                                  | 12                         | 134                        | XIND                      | Cerdip                 | 8-Lead HermeticDIP(Z)  | °C/W |
| OP270FZ              | 150                                 | 12                         | 134                        | XIND                      | Cerdip                 | 8-Lead HermeticDIP(Z)  | °C/W |
| OP270GP              | 250                                 | 37                         | 96                         | XIND                      | Plastic                | 8-Lead Plastic DIP (P) | °C/W |
| OP270GS              | 250                                 | 27                         | 92                         | XIND                      | Plastic                | 16-Lead SOL (S)        | °C/W |

<sup>&</sup>lt;sup>1</sup>Not for new design, obsolete April 2002

For Military processed devices, please refer to the Standard Microcircuit Drawing (SMD) available at www.dscc.dla.mil/programs/milspec/default.asp

| SMD Part Number | ADI Equivalent |
|-----------------|----------------|
| 5962-88721012A* | OP270ARCMDA    |
| 5962-8872101PA  | OP270AZMDA     |

<sup>\*</sup>Not for new designs; obsolete April 2002.

#### CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the OP270 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



REV. B -5-

<sup>&</sup>lt;sup>2</sup>θJA is specified for worst-case mounting conditions, i.e., θJA is specified for device in socket for Cerdip and P-DIP packages; θJA is specified for device soldered to printed circuit board for SOL package.

## **OP270**—Typical Performance Characteristics



TPC 1. Voltage Noise Density vs. Frequency



TPC 2. Voltage Noise Density vs. Supply Voltage



TPC 3. TBD



TPC 4. Current Noise Density vs. Frequency



TPC 5. Input Offset Voltage vs. Temperature



TPC 6. Warm-Up Offset Voltage Drift



TPC 7. Input Bias Current vs. Temperature



TPC 8. Input Offset Current vs. Temperature



TPC 9. Input Bias Current vs. Common-Mode Voltage

-6- REV. B



TPC 10. CMR vs. Frequency



TPC 11. Total Supply Current vs. Supply Voltage



TPC 12. Total Supply Current vs. Temperature



TPC 13. PSR vs. Frequency



TPC 14. Open-Loop Gain vs. Frequency



TPC 15. Closed-Loop Gain vs. Frequency



TPC 16. Open-Loop Gain Phase Shift vs. Frequency



TPC 17. Open-Loop Gain vs. Supply Voltage



TPC 18. Gain-Bandwidth Phase Margin vs. Temperature

REV. B -7-



TPC 19. Maximum Output Swing vs. Frequency



TPC 20. Maximum OUTPUT Voltage vs. Load Resistance



TPC 21. Small-Signal Overshoot vs. Capacitive Load



TPC 22. Output Impedance vs. Frequency



TPC 23. Slew Rate vs. Temperature



TPC 24. Channel Separation vs. Frequency



TPC 25. Total Harmonic Distortion vs. Frequency



TPC 26. Large Signal Transcient Response



 $T_A = 25^{\circ}\text{C}$   $V_S = \pm 15\text{V}$   $A_V = +1$   $R_L = 2k\Omega$ 

TPC 27. Small-Signal Transient Response

SPECIFICATIONS 0P270



Figure 1. Channel Separation Test Circuit



Figure 2. Burn-In Circuit

## APPLICATIONS INFORMATION VOLTAGE AND CURRENT NOISE

The OP270 is a very low-noise dual op amp, exhibiting atypical voltage noise of only  $3.2~\text{nV/}\overline{\text{Hz}}$  @ 1 kHz. The exceptionally low noise characteristics of the OP270 is in part achieved by operating the input transistors at high collector currents since the voltage noise is inversely proportional to the square root of the collector current. Current noise, however, is directly proportional to the square root of the collector current. As a result, the outstanding voltage noise performance of the OP270 is gained at the expense of current noise performance, which is normal for low noise amplifiers.

To obtain the best noise performance in a circuit it is vital to understand the relationship between voltage noise  $(e_n)$ , current noise  $(i_n)$ 1 and resistor noise  $(e_t)$ .

TOTAL NOISE AND SOURCE RESISTANCE The total noise of an op amp can be calculated by:

where:

$$E_n = \sqrt{\left(e_n\right)^2 + \left(i_n R_S\right)^2 + \left(e_t\right)^2}$$

 $E_n$  = total input referred noise

 $e_n$  = up amp voltage noise

 $i_n$  = op amp current noise

 $e_t$  = source resistance thermal noise

 $R_S$  = source resistance

The total noise is referred to the input and at the output would be amplified by the circuit gain.

Figure 3 shows the relationship between total noise at 1 kHz and source resistance. For  $R_S \! < \! 1$  k $\Omega$  the total noise is dominated by the voltage noise of the OP270. As  $R_S$  rises above 1 k $\Omega$ , total noise increases and is dominated by resistor noise rather than by voltage or current noise of the OP270. When  $R_S$  exceeds 20 k $\Omega$ , current noise of the OP270 becomes the major contributor to total noise.



Figure 3. Total Noise vs Source Resistance (Including Resistor Noise) at 1kHz

Figure 4 also shows the relationship between total noise and source resistance, but at 10 Hz. Total noise increases more quickly than shown in Figure 1 because current noise is inversely proportional to the square root of frequency. In Figure 4, current noise of the OP270 dominates the total noise when  $R_S > 5 \ k\Omega$ .

From Figures 3 and 4 it can be seen that to reduce total noise, source resistance must be kept to a minimum. In applications with a high source resistance, the OP200, with lower current noise than the OP270, will provide lower total noise.



Figure 4. Total Noise vs Source Resistance (Including Resistor Noise) at 10Hz



Figure 5. Peak-To-Peak Noise (0.1Hz To 10Hz) vs Source Resistance (Includes Resistor Noise)

Figure 5 shows peak-to-peak noise versus source resistance over the 0.1 Hz to 10Hz range. Once again, at low values of  $R_{\rm S}$ , the voltage noise of the OP270 is the major contributor to peak-to-peak noise with current noise the major contributor as  $R_{\rm S}$  increases. The crossover point between the OP270 and the OP200 for peak-to-peak noise is at  $R_{\rm S}$  = 17 k $\Omega$ .

The OP271 is a higher speed version of the OP270, with a slew rate of  $8V/\mu s$ . Noise of the OP271 is slightly higher than the OP270. Like the OP270, the OP271 is unity-gain stable.

For reference, typical source resistances of some signal sources are listed in Table I.

TABLE I

| DEVICE                                         | SOURCE<br>IMPEDANCE | COMMENTS                                                                                                                                     |
|------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Strain gauge                                   | <500Ω               | Typically used in low frequency applications.                                                                                                |
| Magnetic<br>tapehead,<br>microphone            | <1500Ω              | Low I <sub>B</sub> very important to reduce self-magnetization problems when direct coupling is used. OP270 I <sub>B</sub> can be neglected. |
| Magnetic<br>phonograph<br>cartridge            | <1500Ω              | Similar need for low $I_B$ in direct coupled applications. OP270 will not introduce any self-magnetization problem.                          |
| Linear variable<br>differential<br>transformer | <1500Ω              | Used in rugged servo-feedback applications. Bandwidth of interest is 400 Hz to 5 kHz.                                                        |

For further information regarding noise calculations, see "Minimization of Noise in Op-Amp Applications", Application Note AN15.



Figure 6. Peak-To-Peak Voltage Noise Test Circuit (0.1 Hz To 10Hz)

–10– REV. B

#### **NOISE MEASUREMENTS**

#### PEAK-TO-PEAK VOLTAGE NOISE

The circuit of Figure 6 is a test setup for measuring peak-to-peak voltage noise. To measure the 200 nV peak-to-peak noise specification of the OP270 in the 0.1 Hz to 10 Hz range, the following precautions must be observed:

- 1. The device has to be warmed up for at least five minutes. As shown in the warm-up drift curve, the offset voltage typically changes 2 µV due to increasing chip temperature after power-up. In the 10-second measurement interval, these temperature induced effects can exceed tens-of-nanovolts.
- 2. For similar reasons, the device has to be well-shielded from air currents. Shielding also minimizes thermocouple effects.
- Sudden motion in the vicinity of the device can also "feedthrough" to increase the observed noise.
- 4. The test time to measure 0.1 Hz-to-10 Hz noise should not exceed 10 seconds. As shown in the noise-tester frequency response curve of Figure 7, the 0.1 Hz corner is defined by only one pole. The test time of 10 seconds acts as an additional pole to eliminate noise contribution from the frequency band below 0.1 Hz.



Figure 7. 0.1 Hz To 10Hz Peak-To-Peak Voltage Noise Test Circuit Frequency Response

- 5. A noise-voltage-density test is recommended when measuring noise on a large number of units. A 10 Hz noise-voltage-density measurement will correlate well with a 0.1 Hz-to-10 Hz peak-to-peak noise reading, since both results are determined by the white noise and the location of the 1/f corner frequency.
- 6. Power should be supplied to the test circuit by well bypassed low-noise supplies, e.g., batteries. These will minimize output noise introduced via the amplifier supply pins.

#### NOISE MEASUREMENT—NOISE VOLTAGE DENSITY

The circuit of Figure 8 shows a quick and reliable method of measuring the noise voltage density of dual op amps. The first amplifier is in unity-gain, with the final amplifier in a noninverting gain of 101. Since the as noise voltages of each amplifier are uncorrelated, they add in rms fashion to yield:

$$e_{OUT} = 101 \left( \sqrt{e_{nA^2} + e_{nB^2}} \right)$$

The OP270 is a monolithic device with two identical amplifiers. The noise voltage density of each individual amplifier will match, giving:

$$e_{OUT} = 101 \left( \sqrt{2e_{n^2}} \right) = 101 \left( \sqrt{2e_n} \right)$$



Figure 8. Noise Voltage Density Test Circuit



Figure 9. Current Noise Density Test Circuit

#### NOISE MEASUREMENT — CURRENT NOISE DENSITY

The test circuit shown in Figure 9 can be used to measure current noise density. The formula relating the voltage output to current noise density is:

$$i_n = \frac{\sqrt{\left(\frac{e_{nOUT}}{G}\right)^2 - \left(40nV / \sqrt{H_Z}\right)^2}}{R_S}$$

where:

G = gain of 10000  $R_S = 100 \text{ k}\Omega$  source resistance

REV. B –11–

## CAPACITIVE LOAD DRIVING AND POWER SUPPLY CONSIDERATIONS

The OP270 is unity-gain stable and is capable of driving large capacitive loads without oscillating. Nonetheless, good supply bypassing is highly recommended. Proper supply bypassing reduces problems caused by supply line noise and improves the capacitive load driving capability of the OP270.

In the standard feedback amplifier, the op amp's output resistance combines with the load capacitance to form a lowpass filter that adds phase shift in the feedback network and reduces stability. A simple circuit to eliminate this effect is shown in Figure 10. The added components, C1 and R3, decouple the amplifier from the load capacitance and provide additional stability. The values of C1 and R3 shown in Figure 10 are for a load capacitance of up to 1000 pF when used with the OP270.



Figure 10. Driving Large Capacitive Loads

#### **UNITY-GAIN BUFFER APPLICATIONS**

When  $R_f \le 100\Omega$  and the input is driven with a fast, large signal pulse (>1 V), the output waveform will look as shown in Figure 11.

During the fast feedthrough-like portion of the output, the input protection diodes effectively short the output to the input, and a current, limited only by the output short-circuit protection, will be drawn by the signal generator. With  $R_{\rm f} \geq 500~\Omega$ , the output is capable of handling the current requirements ( $I_{\rm L} \leq 20~mA$  at 10~V); the amplifier will stay in its active mode and a smooth transition will occur.

When  $R_f > 3 \ k\Omega$ , a pole created by Rf and the amplifier's input capacitance (3 pF) creates additional phase shift and reduces phase margin. A small capacitor (20 pF to 50 pF) in parallel with  $R_f$  helps eliminate this problem.



Figure 11. Pulsed Operation

#### APPLICATIONS

#### LOW PHASE ERROR AMPLIFIER

The simple amplifier depicted in Figure 12 utilizes a monolithic dual operational amplifier and a few resistors to substantially reduce phase error compared to conventional amplifier designs. At a given gain, the frequency range for a specified phase accuracy is over a decade greater than for a standard single op amp amplifier.

The low phase error amplifier performs second-order frequency compensation through the response of op amp A2 in the feedback loop of A1. Both op amps must be extremely well matched in frequency response. At low frequencies, the A1 feedback loop forces  $V_2/(K1+1) = V_{\rm IN}$ . The A2 feedback loop forces  $V_0/(K1+1) = V_2/(K1+1)$  yielding an overall transfer function of  $V_0/V_{\rm IN} = K1+1$ . The DC gain is determined by the resistor divider at the output,  $V_0$ , and is not directly affected by the resistor divider around A2. Note, that like a conventional single op amp amplifier, the DC gain is set by resistor ratios only. Minimum gain for the low phase error amplifier is 10.



Figure 12. Low Phase Error Amplifier

Figure 12 compares the phase error performance of the low phase error amplifier with a conventional single op amp amplifier and a cascaded two-stage amplifier. The low phase error amplifier shows a much lower phase error, particularly for frequencies where  $\omega/\beta\omega_T < 0.1.$  For example, phase error of  $-0.1^\circ$  occurs at  $0.002~\omega/\beta\omega_T$  for the single op amp amplifier, but at  $0.11~\omega/\beta\omega_T$  for the low phase error amplifier.

For more detailed information on the low phase error amplifier, see Application Note AN-107.



Figure 13. Phase Error Comparison



Figure 14. 5-Band Low Noise Graphic Equalizer

#### FIVE-BAND LOW NOISE STEREO GRAPHIC EQUALIZER

The graphic equalizer circuit shown in Figure 14 provides 15dB of boost or cut over a 5-band range. Signal-to-noise ratio over a 20 kHz bandwidth is better than 100 dB referred to a 3 Vrms input. Larger inductors can be replaced by active inductors but this reduces the signal-to-noise ratio.

#### **DIGITAL PANNING CONTROL**

Figure 15 uses a DAC-8221, a dual 12-bit CMOS DAC, to pan a signal between two channels. One channel is formed by the current output of DAC A driving one-half of an OP270 in a current-to-voltage converter configuration. The other channel is formed by the complementary output current of DAC A which normally flows to ground though the AGND pin. This complementary current is converted to a voltage by the other half of the OP-270 which also holds AGND at virtual ground.

Gain error due to mismatching between the internal DAC ladder resistors and the current-to voltage feedback resistors is eliminated by using feedback resistors internal to the DAC8221. Only DAC A passes a signal; DAC B provides the second feedback resistor. With  $V_{REF}B$  unconnected, the current-to-voltage converter, using  $R_{FB}B$ , is accurate and not influenced by digital data reaching DAC B. Distortion of the digital panning control is less than 0.002% over the 20 Hz–20 kHz audio range. Figure 16 shows the complementary outputs for a 1 kHz input signal and a digital ramp applied to the DAC data input.

#### **DUAL PROGRAMMABLE GAIN AMPLIFIER**

The dual OP270 and the DAC-8221, a dual 12-bit CMOS DAC, can be combined to form a space-saving dual programmable amplifier. The digital code present at the DAC, which is easily set by a microprocessor, determines the ratio between the internal feedback resistor and the resistance the DAC ladder presents to the op amp feedback loop. Gain of each amplifier is:

$$\frac{V_{OUT}}{V_{IN}} = \frac{4096}{n}$$

where n equals the decimal equivalent of the 12-bit digital code present at the DAC. If the digital code present at the DAC consists of all zeros, the feedback loop will open causing the op amp output to saturate. A 20 M $\Omega$  resistor placed in parallel with the DAC feedback loop eliminates this problem with only a very small reduction in gain accuracy.

REV. B -13-



Figure 15. Digital Panning Control



Figure 16. Digital Panning Control Output



Figure 17. Dual Programmable Gain Amplifier

-14- REV. B

#### **OUTLINE DIMENSIONS**

#### 8-Lead Ceramic Dip-Glass Hermetic Seal [CERDIP]

(Q-8)

Dimensions shown in inches and (millimeters)



CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETERS DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

#### 8-Lead Plastic Dual-in-Line Package [PDIP]

(N-8)

Dimensions shown in inches and (millimeters)



COMPLIANT TO JEDEC STANDARDS MO-095AA
CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

#### 16-Lead Standard Small Outline Package [SOIC] Wide Body

(R-16)

Dimensions shown in millimeters and (inches)



COMPLIANT TO JEDEC STANDARDS MS-013AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

REV. B –15–

# C00325-0-11/02(B)

# PRINTED IN U.S.A.

## **OP270**

## **Revision History**

| Location                                        | Page |
|-------------------------------------------------|------|
| 11/02—Data Sheet changed from REV. A to REV. B. |      |
| Updated ORDERING GUIDE                          | 15   |
| 9/02—Data Sheet changed from REV. 0 to REV. A.  |      |
| Edits to ABSOLUTE MAXIMUM RATINGS               | 5    |
| Edits to ORDERING GUIDE                         | 15   |