# DAC80P AVAILABLE IN DIE FORM # **Monolithic 12-Bit DIGITAL-TO-ANALOG CONVERTERS** # **FEATURES** - INDUSTRY STANDARD PINOUT - LOW POWER DISSIPATION: 345mW - FULL ±10V SWING WITH Vcc = ±12VDC - DIGITAL INPUTS ARE TTL- AND CMOS-COMPATIBLE - GUARANTEED SPECIFICATIONS WITH ±12V AND ±15V SUPPLIES - SINGLE-CHIP DESIGN - ±1/2LSB MAXIMUM NONLINEARITY, 0°C to +70°C - GUARANTEED MONOTONICITY, 0°C to +70°C - TWO PACKAGE OPTIONS: Hermetic side-brazed ceramic and low-cost molded plastic - ullet SETTLING TIME: 4 $\mu$ s max to $\pm 0.01\%$ of Full Scale # DESCRIPTION This monolithic digital-to-analog converter is pinfor-pin equivalent to the industry standard DAC80, first introduced by Burr-Brown. Its single-chip design includes the output amplifier and provides a highly stable reference capable of supplying up to 2.5mA to an external load without degradation of D/A performance. This converter uses proven circuit techniques to provide accurate and reliable performance over temperature and power supply variations. The use of a buried zener diode as the basis for the internal reference contributes to the high stability and low noise of the device. Advanced methods of laser trimming result in precision output current and output amplifier feedback resistors, as well as low integral and differential linearity errors. Innovative circuit design enables the DAC80 to operate at supply voltages as low as ±11.4V with no loss in performance or accuracy over any range of output voltage. The lower power dissipation of this 118-mil by 121-mil chip results in higher reliability and greater long term stability. Burr-Brown has further enhanced the reliability of the monolithic DAC80 by offering a hermetic, sidebrazed, ceramic package. In addition, ease of use has been enhanced by eliminating the need for a +5V logic power supply. For applications requiring both reliability and low cost, the DAC80P in a molded plastic package offers the same electrical performance over temperature as the ceramic model. The DAC80P is available with either voltage or current output. For designs that require a wider temperature range, see Burr-Brown models DAC85H and DAC87H. For designs that require complementary coded decimal inputs, see Burr-Brown model DAC80-CCD-V International Airport Industrial Park - P.O. Sox 11400 - Tucson, Arizona 85734 - Tel. (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP - Telex: 66-6491 PDS-643B Burr-Brown IC Data Book 6.1-27 Vol. 33 6:1 **NSTRUMENTATION D/A CONVERTERS** # **SPECIFICATIONS** # **ELECTRICAL** Typical at $\pm 25^{\circ}$ C and $\pm V_{CC} = 12V$ or 15V unless otherwise noted. | MODEL DAC80 | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------------------------|-------------------------------------------|----------------------------------------------------------------------------| | PARAMETER | MIN | ТҮР | MAX | UNITS | | DIGITAL INPUT<br>Resolution | | | 12 | Bits | | Logic Levels (0°C to $+70^{\circ}$ C) <sup>(1)</sup> :<br>$V_{rt}$ (Logic "1")<br>$V_{tt}$ (Logic "0")<br>$I_{tt}$ ( $V_{tN}$ = $+2.4$ V)<br>$I_{tt}$ ( $V_{tN}$ = $+0.4$ V) | +2<br>0 | | +16.5<br>+0.8<br>+20<br>-180 | VDC<br>VDC<br>μA<br>μA | | ACCURACY (at +25°C) Linearity Error Differential Linearity Error Gain Error <sup>23</sup> Offset Error <sup>73</sup> | <b>3</b> , · | ±1/4<br>±1/2<br>±0.1<br>±0.05 | ±1/2<br>±3/4<br>±0.3<br>±0.15 | LSB<br>LSB<br>%<br>% of FSR <sup>(5)</sup> | | DRIFT (0°C to +70°C) <sup>(4)</sup> Total bipolar drift (includes gain, offset, and linearity drifts) Total Error Over 0°C to +70°C <sup>(5)</sup> | | ±10 | ±25 | ppm of FSR/°C | | Unipolar<br>Bipolar<br>Gain: Including Internal Reference<br>Excluding Internal Reference<br>Unipolar Offset<br>Bipolar Offset | | ±0.06<br>±0.06<br>±10<br>±5<br>±1<br>±7 | ±0.15<br>±0.12<br>±30<br>±10<br>±3<br>±15 | % of FSR<br>% of FSR<br>ppm/°C<br>ppm/°C<br>ppm of FSR/°C<br>ppm of FSR/°C | | Differential Linearity 0°C to +70°C Linearity Error 0°C to +70°C Monotonicity Guaranteed | 0 | ±1/2<br>±1/4 | ±3/4<br>±1/2<br>+70 | LSB<br>LSB<br>°C | | CONVERSION SPEED, V <sub>OUT</sub> models Settling Time to ±0.01% of FSR For FSR change (2kΩ 500pF load) with 10kΩ Feedback with 5kΩ Feedback For 1LSB Change Slew Rate | 10 | 3<br>2<br>1 | 4<br>3 | μ <b>s</b><br>μs<br>μs<br>V/μs | | CONVERSION SPEED, $l_{out}$ models<br>Settling Time to $\pm 0.01\%$ of FSR<br>For FSR change: $10\Omega$ to $100\Omega$ load<br>$1k\Omega$ load | | 300<br>1 | | ns<br>μs | | ANALOG OUTPUT, Vour models Ranges Output Current <sup>(a)</sup> Output Impedance (DC) Short Circuit to Common, Duration <sup>(7)</sup> | ±2.5, :<br>±5 | ±5, ±10, +<br>0.05<br>Indefinite | | V<br>mA<br>Ω | | ANALOG OUTPUT, lour models Ranges: Bipolar Unipolar Output Impedance: Bipolar Unipolar Compliance | ±0.96<br>-1.96<br>2.6<br>4.6<br>-2.5 | ±1.0<br>-2.0<br>3.2<br>6.6 | ±1.04<br>-2.04<br>3.7<br>8.6<br>+2.5 | mA<br>mA<br>kΩ<br>kΩ<br>V | | REFERENCE VOLTAGE OUTPUT External Current (constant load) Drift vs Temperature Output Impedance | +6.23 | +6.30<br>-<br>±10<br>1 | +6.37<br>2.5<br>±20 | V<br>mA<br>ppm/°C<br>Ω | | POWER SUPPLY SENSITIVITY<br>Vcc = ±12VDC or ±15VDC | | ±0.002 | ±0.006 | % FSR/ % V <sub>cc</sub> | | POWER SUPPLY REQUIREMENTS ±Vcc Supply Drain (no load): +Vcc -Vcc Power Dissipation (Vcc = ±15VDC) | ±11.4 | 8<br>15<br>345 | ±16.5<br>12<br>20<br>480 | VDC<br>mA<br>mA<br>mW | | TEMPERATURE RANGE Specification Operating Storage: Plastic DIP Ceramic DIP NOTES: (1) Refer to "I onic liquit Com | 0<br>25<br>60<br>65 | | +70<br>+85<br>+100<br>+150 | °C °C °C | NOTES: (1) Refer to "Logic Input Compatibility" section. (2) Adjustable to zero with external trim potentiometer. (3) FSR means full scale range and is 20V for ±10V range, 10V for ±5V range for Vour models; 2mA for lour models. (4) To maintain drift spec, internal feedback resistors must be used. (5) Includes the effects of gain, offset and linearity drift. Gain and offset errors externally adjusted to zero at +25°C. (6) For ±Vcc less than ±12VDC, limit output current load to ±2.5mA to maintain ±10V full scale output voltage swing. For output range of ±5V or less, the output current is ±5mA over entire ±Vcc range. (7) Short circuit current is 40mA, max. # T-51-09-12 # **MECHANICAL** # **BURN-IN SCREENING** Burn-in screening is an option available for the models indicated in the Ordering Information table. Burn-in duration is 160 hours at the maximum specified grade operating temperature (or equivalent combination of time and temperature). All units are tested after burn-in to ensure that grade specifications are met. To order burn-in, add "-BI" to the base model number. #### **ABSOLUTE MAXIMUM RATINGS** | +Vcc to Common | 0V to +18V | |-------------------------------------------|-----------------------------------| | -Vcc to Common | 0V to -18V | | Digital Data Inputs to Comm | ion1V to +18V | | Reference Output to Commo | on ±Vcc | | Reference Input to Commor | ±Vcc | | Bipolar Offset to Common | ±Vcc | | 10V Range R to Common | ±Vcc | | 20V Range R to Common | ±Vcc | | External Voltage to DAC Ou | tput5V to +5V | | Lead Temperature, Soldering | g +300°C, 10s | | Max Junction Temperature . | | | Thermal Resistance, θ <sub>JA</sub> : Pla | stic DIP 100°C/W | | Ce | ramic DIP 65°C/W | | Stresses above those listed under | "Absolute Maximum Ratings" may | | | levice. Exposure to absolute max- | #### **ORDERING INFORMATION** | Model | Package | Output | | | | |--------------------------|---------------------|-----------------------|--|--|--| | DAC80-CBI-I | Ceramic DIP Current | | | | | | DAC80Z-CBI-I | Ceramic DIP | Current | | | | | DAC80-CBI-V | Ceramic DIP | Voltage | | | | | DAC80Z-CBI-V | Ceramic DIP | Voltage | | | | | DAC80P-CBI-I | Plastic DIP | Current | | | | | DAC80P-CBI-V | Plastic DIP | Voltage | | | | | BURN-IN SCREENING OPTION | | | | | | | | | Burn-In Temp. | | | | | Model | Package | (160h) <sup>(1)</sup> | | | | | DAC80-CBI-V-BI | Ceramic DIP | +125°C | | | | | DAC80P-CBI-V-BI | Plastic DIP | +85°C | | | | NOTE: (1) Or equivalent combination. See text. # **DISCUSSION OF SPECIFICATIONS** #### DIGITAL INPUT CODES The DAC80 accepts complementary binary digital input codes. The CBI model may be connected by the user for any one of three complementary codes: CSB, COB, or CTC (see Table I). TABLE I. Digital Input Codes. | DIGITAL INPU | ANALOG OUTPUT | | | | |-----------------------------------------------------|---------------|---------------------------------------------|---------------------------------------------|--| | MSB LS | Binary | COB<br>Compl.<br>Offset<br>Binary | CTC*<br>Compl.<br>Two's<br>Compl. | | | 00000000000<br>01111111111<br>10000000000<br>111111 | ) +Full Scale | +Full Scale<br>Zero<br>-1LSB<br>-Full Scale | -1LSB<br>-Full Scale<br>-Full Scale<br>Zero | | **NSTRUMENTATION D/A CONVERTERS** Vol. 33 #### **ACCURACY** Linearity of a D/A converter is the true measure of its performance. The linearity error of the DAC80 is specified over its entire temperature range. This means that the analog output will not vary by more than ±1/2LSB, maximum, from an ideal straight line drawn between the end points (inputs all "1"s and all "0"s) over the specified temperature range of 0°C to +70°C. Differential linearity error of a D/A converter is the deviation from an ideal 1LSB voltage change from one adjacent output state to the next. A differential linearity error specification of ±1/2LSB means that the output voltage step sizes can range from 1/2LSB to 3/2LSB when the input changes from one adjacent input state to Monotonicity over a 0°C to +70°C range is guaranteed in the DAC80 to insure that the analog output will increase or remain the same for increasing input digital codes. #### DRIFT Gain Drift is a measure of the change in the full scale range output over temperature expressed in parts per million per °C (ppm/°C). Gain drift is established by: 1) testing the end point differences for each DAC80 model at 0°C, +25°C and +70°C; 2) calculating the gain error with respect to the 25°C value and; 3) dividing by the temperature change. This figure is expressed in ppm/°C and is given in the electrical specifications both with and without internal reference. Offset Drift is a measure of the actual change in output with all "1"s on the input over the specified temperature range. The offset is measured at 0°C, +25°C and +70°C. The maximum change in Offset is referenced to the Offset at 25°C and is divided by the temperature range. This drift is expressed in parts per million of full scale range per °C (ppm of FSR/°C). # **SETTLING TIME** Settling time for each DAC80 model is the total time (including slew time) required for the output to settle within an error band around its final value after a change in input (see Figure 1). FIGURE 1. Full Scale Range Settling Time vs Accuracy. # **Voltage Output Models** T-51-09-12 Three settling times are specified to $\pm 0.01\%$ of full scale range (FSR); two for maximum full scale range changes of 20V, 10V and one for a ILSB change. The ILSB change is measured at the major carry (0111...11 to 1000 ... 00), the point at which the worst case settling time occurs. # **Current Output Models** Two settling times are specified to ±0.01% of FSR. Each is given for current models connected with two different resistive loads: $10\Omega$ to $100\Omega$ and $1000\Omega$ to $1875\Omega$ . Internal resistors are provided for connecting nominal load resistances of approximately $1000\Omega$ to $1800\Omega$ for output voltage range of $\pm 1V$ and 0 to -2V (see Figures 11 and 12). #### COMPLIANCE Compliance voltage is the maximum voltage swing allowed on the current output node in order to maintain specified accuracy. The maximum compliance voltage of all current output models is ±2,5V. Maximum safe voltage range of $\pm 1$ V and 0 to -2 V. (See Figures 11 and 12). #### **POWER SUPPLY SENSITIVITY** Power supply sensitivity is a measure of the effect of a power supply change on the D/A converter output. It is defined as a percent of FSR per percent of change in either the positive or negative supplies about the nominal power supply voltages (see Figure 2). FIGURE 2. Power Supply Rejection vs Power Supply # REFERENCE SUPPLY All DAC80 models are supplied with an internal 6.3V reference voltage supply. This voltage (pin 24) has a tolerance of $\pm 1\%$ and must be connected to the Reference Input (pin 16) for specified operation. This reference may be used externally also, but external current drain is limited to 2.5mA. 1731365 0014319 3 T-51-09-12 If a varying load is to be driven, an external buffer amplifier is recommended to drive the load in order to isolate bipolar offset from load variations. Gain and bipolar offset adjustments should be made under constant load conditions. #### LOGIC INPUT COMPATIBILITY DAC80 digital inputs are TTL, LSTTL and 4000B, 54/74HC CMOS compatible. The input switching threshold remains at the TTL threshold over the entire supply range. Logic "0" input current over temperature is low enough to permit driving DAC80 directly from outputs of 4000B and 54/74C CMOS devices. # **OPERATING INSTRUCTIONS** # **POWER SUPPLY CONNECTIONS** Connect power supply voltages as shown in Figure 3. For optimum performance and noise rejection, power supply decoupling capacitors should be added as shown. These capacitors (lµF tantalum) should be located close to the DAC80. #### ±12V OPERATION All DAC80 models can operate over the entire power supply range of ±11.4V to ±16.5V. Even with supply levels dropping to ±11.4V, the DAC80 can swing a full ±10V range, provided the load current is limited to $\pm 2.5$ mA. With power supplies greater than $\pm 12$ V, the DAC80 output can be loaded up to ±5mA. For output swing of $\pm 5V$ or less, the output current is $\pm 5mA$ , min. over the entire Vcc range. No bleed resistor is needed from +Vcc to pin 24, as was needed with prior hybrid Z versions of DAC80. Existing ±12V applications that are being converted to the monolithic DAC80 must omit the resistor to pin 24 to insure proper operation. #### EXTERNAL OFFSET AND GAIN ADJUSTMENT Offset and gain may be trimmed by installing external Offset and Gain potentiometers. Connect these potentiometers as shown in Figure 3 and adjust as described below. TCR of the potentiometers should be 100ppm/°C or less. The $3.9 M\Omega$ and $10 M\Omega$ resistors (20% carbon or better) should be located close to the DAC80 to prevent noise pickup. If it is not convenient to use these high value resistors, an equivalent "T" network, as shown in Figure 4, may be substituted. FIGURE 4. Equivalent Resistances. Existing applications that are converting to the monolithic DAC80 must change the gain trim resistor on pin 23 from 33M $\Omega$ to 10M $\Omega$ to insure sufficient adjustment range. Pin 23 is a high impedance point and a 0.001 µ1F to 0.01µF ceramic capacitor should be connected from this pin to Common (pin 21) to prevent noise pickup. Refer to Figure 5 for relationship of Offset and Gain adjustments to unipolar and bipolar D/A operation. **NSTRUMENTATION D/A CONVERTERS** FIGURE 3. Power Supply and External Adjustment Connection Diagrams FIGURE 5. Relationship of Offset and Gain Adjustments for a Unipolar and Bipolar D/A Converter. #### Offset Adjustment For unipolar (CSB) configurations, apply the digital input code that should produce zero potential output and adjust the Offset potentiometer for zero output. For bipolar (COB, CTC) configurations, apply the digital input code that should produce the maximum negative output. Example: If the Full Scale Range is connected for 20V, the maximum negative output voltage is -10V. See Table II for corresponding codes. TABLE II. Digital Input/Analog Output. | | ANALOG OUTPUT | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------|-----------|-----------|--|--| | DIGITAL INPUT | VOLT | AGE * | CUR | CURRENT | | | | MSB LSB | 0 to +10V | ±10V | 0 to -2mA | ±1mA | | | | 00000000000 | +9.9976V | +9.9951V | -1.9995mA | -0.9995mA | | | | 011111111111 | +5.0000V | V00000 | -1.0000mA | 0.0000mA | | | | 100000000000 | +4.9976V | -0.0049V | -0.9995mA | +0.0005mA | | | | 111111111111 | V00000 | -10.0000V | 0.0000mA | +1.000mA | | | | One LSB | 2.44mV | 4.88mV | 0.488µA | 0.488µA | | | | *To obtain values for other binary ranges: 0 to +5V range divide 0 to +10V range values by 2. ±5V range: divide ±10V range values by 2. ±2.5V range: divide ±10V range values by 4. | | | | | | | # **Gain Adjustment** For either unipolar or bipolar configurations, apply the digital input that should give the maximum positive output. Adjust the Gain potentiometer for this positive full scale output. See Table II for positive full scale voltages and currents. # **VOLTAGE OUTPUT MODELS** # **Output Range Connections** Internal scaling resistors provided in the DAC80 may be connected to produce bipolar output voltage ranges of $\pm 10V$ , $\pm 5V$ or $\pm 2.5V$ or unipolar output voltage ranges of 0 to +5V or 0 to +10V. See Figure 6. FIGURE 6. Output Amplifier Voltage Range Scaling Circuit. Gain and offset drift are minimized because of the thermal tracking of the scaling resistors with other internal device components. Connections for various output voltage ranges are shown in Table III. Settling time for a full-scale range change is specified as 4µs for the 20V range and $3\mu s$ for the 10V range. TABLE III. Output Voltage Range Connections for Voltage Models. | Output<br>Range | Digital<br>Input Codes | | | Connect<br>Pin 19 to | | |--------------------|------------------------|----------|----------|----------------------|----------| | | COB or CTC | | 20 | 15 | 24 | | | COB or CTC | | 20 | NC | 24 | | ±2.5V<br>0 to +10V | COB or CTC | | 20<br>21 | 20<br>NC | 24<br>24 | | 0 to +5V | CSB | 18<br>18 | 21 | 20 | 24 | #### **CURRENT OUTPUT MODELS** The resistive scaling network and equivalent output circuit of the current model differ from the voltage model and are shown in Figures 7 and 8. FIGURE 7. Internal Scaling Resistors. FIGURE 8. Current Output Model Equivalent Output Circuit. Internal scaling resistors (Figure 7) are provided to scale an external op amp or to configure load resistors for a voltage output. These connections are described in the following sections. If the internal resistors are not used for voltage scaling, external R<sub>L</sub> (or R<sub>F</sub>) resistors should have a TCR of ±25ppm/°C or less to minimize drift. This will typically add ±50ppm/°C plus the TCR of R<sub>L</sub> (or R<sub>F</sub>) to the total # **Driving An External Op Amp** The current output model DAC80 will drive the summing iunction of an op amp used as a current-to-voltage converter to produce an output voltage. See Figure 9. FIGURE 9. External Op-Amp—Using Internal Feedback Resistors. $$V_{OUT} = I_{OUT} \times R_F$$ where $I_{\text{OUT}}$ is the DAC80 output current and $R_{\text{F}}$ is the feedback resistor. Using the internal feedback resistors of the current output model DAC80 provides output voltage ranges the same as the voltage model DAC80. To obtain the desired output voltage range when connecting an external op amp, refer to Table IV. TABLE IV. Voltage Range of Current Output | Output<br>Range | Digital<br>Input Codes | Connect<br>A to | | Connect<br>Pin 19 to | | |-----------------------------------------------|------------------------------------------------------|----------------------------|----------------------------|-----------------------------|----------------------------| | ±10V<br>±5V<br>±2.5V<br>0 to +10V<br>0 to +5V | COB or CTC<br>COB or CTC<br>COB or CTC<br>CSB<br>CSB | 19<br>18<br>18<br>18<br>18 | 15<br>15<br>15<br>21<br>21 | (A)<br>NC<br>15<br>NC<br>15 | 24<br>24<br>24<br>24<br>24 | # **Output Larger Than 20V Range** For output voltage ranges larger than ±10V, a high voltage op amp may be employed with an external feedback resistor. Use IOUT values of ±1mA for bipolar voltage ranges and -2mA for unipolar voltage ranges. See Figure 10. Use protection diodes when a high voltage op amp is used. The feedback resistor, R<sub>F</sub>, should have a temperature coefficient as low as possible. Using an external feedback resistor, overall drift of the circuit increases due to the lack of temperature tracking between RF and the internal scaling resistor network. This will typically add 50ppm/°C plus R<sub>F</sub> drift to total drift. FIGURE 10. External Op-Amp—Using External Feedback Resistors. ### **Driving a Resistive Load Unipolar** A load resistance, $R_L = R_{LI} + R_{LS}$ , connected as shown in Figure 11 will generate a voltage range, Vout, determined by: $$V_{OUT} = -2mA [(R_L \times R_O) \div (R_L + R_O)]$$ FIGURE 11. Current Output Model Equivalent Circuit Connected for Unipolar Voltage Output with Resistive Load. The unipolar output impedance $R_0$ equals $6.6k\Omega$ (typ) and $R_{LI}$ is the internal load resistance of 968 $\Omega$ (derived by connecting pin 15 to pin 20 and pin 18 to 19). By choosing $R_{LS} = 210\Omega$ , $R_L = 1178\Omega$ . $R_L$ in parallel with $R_0$ yields $1k\Omega$ total load. This gives an output range of 0to -2V. Since Ro is not exact, initial trimming per Figure 3 may be necessary; also R<sub>LS</sub> may be trimmed. ## **Driving a Resistive Load Bipolar** The equivalent output circuit for a bipolar output voltage range is shown in Figure 12, R<sub>L</sub> = R<sub>L1</sub> + R<sub>LS</sub>. V<sub>OUT</sub> is determined by: $$V_{OUT} = \pm 1 \text{mA} \left[ (R_0 \times R_L) \div (R_0 + R_L) \right]$$ By connecting pin 17 to 15, the output current becomes bipolar (±1mA) and the output impedance Ro becomes $3.2k\Omega$ (6.6k $\Omega$ in parallel with 6.3k $\!\Omega$ ). $R_{LI}$ is $1200\Omega$ (derived by connecting pin 15 to 18 and pin 18 to 19). By choosing $R_{LS} = 255\Omega$ , $R_L = 1455\Omega$ . $R_L$ in parallel with $R_0$ yields $lk\Omega$ total load. This gives an output range of ±1V. As indicated above, trimming may be necessary. 6.1 6.1 - 33 FIGURE 12. Current Output Model Connected for Bipolar Output Voltage with Resistive Load. T-51-09-12