## **General Description**

The 8V43042 is a two output LVPECL synthesizer optimized to generate low jitter reference clock sources. Using a 25MHz or 24MHz, 12pF parallel resonant crystal, it can generate 156.25MHz or 150MHz, The 8V43042 uses 8V43042's 3<sup>rd</sup> generation low phase noise VCO technology and can achieve 1ps or lower typical RMS phase jitter, easily meeting Ethernet jitter requirements. The 8V43042 is packaged in a small 20-pin TSSOP package.

### **Features**

- Two 3.3V differential LVPECL output pairs
- Selectable crystal oscillator interface or LVCMOS/LVTTL single-ended clock input
- Supports the following output frequencies: 156.25MHz, 150MHz
- RMS phase jitter @ 156.25MHz, using a 25MHz crystal (1.875MHz – 20MHz): 0.437ps (typical)
- Full 3.3V supply modes
- 0°C to 70°C ambient operating temperature
- Lead-free (RoHS 6) packaging

## **Block Diagram**



## **Pin Assignment**



20-Lead 4.4mm x 6.5mm TSSOP

# **Pin Descriptions and Characteristics**

### Table 1. Pin Descriptions

| Number      | Name                                                                                                                  | Ту     | ре                                                                                                                                                                                     | Description                                                                                                                                                                                                                                                 |
|-------------|-----------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 7, 9, 11 | nc                                                                                                                    | Unused |                                                                                                                                                                                        | No connect                                                                                                                                                                                                                                                  |
| 2, 20       | V <sub>CCO</sub>                                                                                                      | Power  |                                                                                                                                                                                        | Output supply pins.                                                                                                                                                                                                                                         |
| 3, 4        | Q0, nQ0                                                                                                               | Output |                                                                                                                                                                                        | Differential output pair. LVPECL interface levels.                                                                                                                                                                                                          |
| 5           | MR                                                                                                                    | Input  | Pulldown                                                                                                                                                                               | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs Qx to go low and the inverted outputs nQx to go high. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS/LVTTL interface levels. |
| 6           | nPLL_SEL                                                                                                              | Input  | Pulldown                                                                                                                                                                               | Selects either the PLL or the active input reference to be routed to the output dividers. When LOW, selects PLL (PLL Enable). When HIGH, selects the reference clock (PLL Bypass). LVCMOS/LVTTL interface levels.                                           |
| 8           | V <sub>CCA</sub>                                                                                                      | Power  |                                                                                                                                                                                        | Analog supply pin.                                                                                                                                                                                                                                          |
| 10, 16      | V <sub>CC</sub>                                                                                                       | Power  |                                                                                                                                                                                        | Core supply pins.                                                                                                                                                                                                                                           |
| 12, 13      | XTAL_OUT,<br>XTAL_IN                                                                                                  | Input  |                                                                                                                                                                                        | Parallel resonant crystal interface. XTAL_OUT is the output, XTAL_IN is the input.                                                                                                                                                                          |
| 17          | V <sub>EE</sub>                                                                                                       | Power  |                                                                                                                                                                                        | Negative supply pins.                                                                                                                                                                                                                                       |
| 14          | TEST_CLK                                                                                                              | Input  | Pulldown                                                                                                                                                                               | Single-ended clock input. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                    |
| 15          | 15     nXTAL_SEL     Input     Pulldown     Selects between the si<br>PLL reference source.<br>selects XTAL inputs. L |        | Selects between the single-ended TEST_CLK or crystal interface as the PLL reference source. When HIGH, selects TEST_CLK. When LOW, selects XTAL inputs. LVCMOS/LVTTL interface levels. |                                                                                                                                                                                                                                                             |
| 18, 19      | nQ1, Q1                                                                                                               | Output |                                                                                                                                                                                        | Differential output pair. LVPECL interface levels.                                                                                                                                                                                                          |

NOTE: Pulldown refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.

### Table 2. Pin Characteristics

| Symbol                | Parameter               | Test Conditions         | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-------------------------|---------|---------|---------|-------|
| C                     |                         | nPLL_SEL, nXTAL_SEL, MR |         | 4       |         | pF    |
| CIN                   | Input Capacitance       | TEST_CLK                |         | 2       |         | pF    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                         |         | 51      |         | kΩ    |

# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                                    | Rating                                                   |
|-------------------------------------------------------------------------|----------------------------------------------------------|
| Supply Voltage, V <sub>CC</sub>                                         | 4.6V                                                     |
| Inputs, V <sub>I</sub><br>XTAL_IN<br>Other Inputs                       | 0V to V <sub>CC</sub><br>-0.5V to V <sub>CC</sub> + 0.5V |
| Outputs, I <sub>O</sub> (LVPECL)<br>Continuous Current<br>Surge Current | 50mA<br>100mA                                            |
| Package Thermal Impedance, $\theta_{JA}$                                | 86.7°C/W (0 mps)                                         |
| Storage Temperature, T <sub>STG</sub>                                   | -65°C to 150°C                                           |

## **DC Electrical Characteristics**

Table 3A. Power Supply DC Characteristics,  $V_{CC} = V_{CCO} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = 0^{\circ}C$  to  $70^{\circ}C$ 

| Symbol           | Parameter             | rameter Test Conditions Minimum |                        |     |       | Units |
|------------------|-----------------------|---------------------------------|------------------------|-----|-------|-------|
| V <sub>CC</sub>  | Core Supply Voltage   |                                 | 3.135                  | 3.3 | 3.465 | V     |
| V <sub>CCA</sub> | Analog Supply Voltage |                                 | V <sub>CC</sub> - 0.15 | 3.3 | 3.465 | V     |
| V <sub>CCO</sub> | Output Supply Voltage |                                 | 3.135                  | 3.3 | 3.465 | V     |
| I <sub>EE</sub>  | Power Supply Current  |                                 |                        |     | 135   | mA    |
| I <sub>CCA</sub> | Analog Supply Current | Included in I <sub>EE</sub>     |                        |     | 15    | mA    |

### Table 3B. LVCMOS/LVTTL DC Characteristics, $V_{CC} = V_{CCO} = 3.3V \pm 5\%$ , $V_{EE} = 0V$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$

| Symbol          | Paramete                 | r                                       | Test Conditions                  | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------------|-----------------------------------------|----------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High               | Voltage                                 | $V_{CC} = 3.3V \pm 5\%$          | 2       |         | V <sub>CC</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low                | Voltage                                 | $V_{CC} = 3.3V \pm 5\%$          | -0.3    |         | 0.8                   | V     |
| I <sub>IH</sub> | Input<br>High<br>Current | TEST_CLK, MR,<br>nPLL_SEL,<br>nXTAL_SEL | $V_{CC} = V_{IN} = 3.465V$       |         |         | 150                   | μA    |
| I <sub>IL</sub> | Input<br>Low<br>Current  | TEST_CLK, MR,<br>nPLL_SEL,<br>nXTAL_SEL | $V_{CC} = 3.465 V, V_{IN} = 0 V$ | -5      |         |                       | μA    |

| Symbol             | Parameter                            | Test Conditions | Test Conditions Minimum |  |                        |   |  |
|--------------------|--------------------------------------|-----------------|-------------------------|--|------------------------|---|--|
| V <sub>OH</sub>    | Output High Voltage;<br>NOTE 1       |                 | V <sub>CCO</sub> -1.4   |  | V <sub>CCO</sub> – 0.9 | V |  |
| V <sub>OL</sub>    | Output Low Voltage;<br>NOTE 1        |                 | V <sub>CCO</sub> – 2.0  |  | V <sub>CCO</sub> – 1.7 | V |  |
| V <sub>SWING</sub> | Peak-to-Peak Output<br>Voltage Swing |                 | 0.6                     |  | 1.0                    | V |  |

## Table 3C. LVPECL DC Characteristics, V<sub>CC</sub> = V<sub>CCO</sub> = $3.3V \pm 5\%$ , V<sub>EE</sub> = 0V, T<sub>A</sub> = $0^{\circ}C$ to $70^{\circ}C$

NOTE 1: Outputs termination with 50  $\Omega$  to V\_{CCO} – 2V.

### **Table 4. Crystal Characteristics**

| Parameter                          | Test Conditions | Minimum | Typical     | Maximum | Units |
|------------------------------------|-----------------|---------|-------------|---------|-------|
| Mode of Oscillation                |                 |         | Fundamental |         |       |
| Frequency                          |                 | 24      |             | 25      | MHz   |
| Equivalent Series Resistance (ESR) |                 |         |             | 50      | Ω     |
| Shunt Capacitance                  |                 |         |             | 7       | pF    |
| Load Capacitance (C <sub>L</sub> ) |                 |         | 12          | 18      | pF    |

## **AC Electrical Characteristics**

Table 5. AC Characteristics,  $V_{CC} = V_{CCO} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = 0^{\circ}C$  to 70°C

| Symbol                          | Parameter              | rameter Test Conditions Minimum |     | Typical | Maximum | Units |  |  |
|---------------------------------|------------------------|---------------------------------|-----|---------|---------|-------|--|--|
| fout                            | Output Frequency Range |                                 | 150 |         | 156.25  | MHz   |  |  |
| <i>t</i> sk(0)                  | Output Skew; NOTE 1, 2 |                                 |     |         | 40      | ps    |  |  |
| fiit(Ø)                         | RMS Phase Jitter,      | 156.25MHz, (1.875MHz – 20MHz)   |     | 0.437   |         | ps    |  |  |
| git(Ø)                          | (Random); NOTE 3       | 150MHz, (1.875MHz – 20MHz)      |     | 0.436   |         | ps    |  |  |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time  | 20% to 80%                      | 300 |         | 650     | ps    |  |  |
| odc                             | Output Duty Cycle      |                                 | 48  |         | 52      | %     |  |  |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions

NOTE: Characterized using an 18pF parallel resonant crystal.

NOTE 1: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential crosspoint.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Please refer to the Phase Noise Plots.

## Typical Phase Noise at 156.25MHz



# **Typical Phase Noise at 150MHz**



**Parameter Measurement Information** 



3.3V LVPECL Output Load Test Circuit



**RMS Phase Jitter** 



Output Duty Cycle/Pulse Width/Period







**Output Rise/Fall Time** 

# **Applications Information**

## **Recommendations for Unused Input and Output Pins**

### Inputs:

#### **Crystal Inputs**

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from XTAL\_IN to ground.

### **TEST\_CLK** Input

For applications not requiring the use of the clock, it can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from the TEST\_CLK to ground.

### **LVCMOS Control Pins**

All control pins have internal pulldowns; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

# Outputs:

### LVPECL Outputs

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

### **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 



Figure 1A. 3.3V LVPECL Output Termination

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 1A and 1B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



Figure 1B. 3.3V LVPECL Output Termination

## **Overdriving the XTAL Interface**

The XTAL\_IN input can be overdriven by an LVCMOS driver or by one side of a differential driver through an AC coupling capacitor. The XTAL\_OUT pin can be left floating. The amplitude of the input signal should be between 500mV and 1.8V and the slew rate should not be less than 0.2V/ns. For 3.3V LVCMOS inputs, the amplitude must be reduced from full swing to at least half the swing in order to prevent signal interference with the power rail and to reduce internal noise. *Figure 2A* shows an example of the interface diagram for a high speed 3.3V LVCMOS driver. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be  $100\Omega$ . This can also be accomplished by removing R1 and changing R2 to  $50\Omega$ . The values of the resistors can be increased to reduce the loading for a slower and weaker LVCMOS driver. *Figure 2B* shows an example of the interface diagram for an LVPECL driver. This is a standard LVPECL termination with one side of the driver feeding the XTAL\_IN input. It is recommended that all components in the schematics be placed in the layout. Though some components might not be used, they can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a quartz crystal as the input.



Figure 2A. General Diagram for LVCMOS Driver to XTAL Input Interface



Figure 2B. General Diagram for LVPECL Driver to XTAL Input Interface

## Schematic Example

Figure 3 shows an example of 8V43042 application schematic. In this example, the device is operated at  $V_{CC} = V_{CCA} = V_{CCO} = 3.3V$ . The schematic example focuses on functional connections and is not configuration specific. Refer to the pin description and functional tables in the datasheet to ensure that the logic control inputs are properly set.

A 12pF parallel resonant 25MHz crystal is used. For this device, the crystal load capacitors are required for proper operation. The load capacitance, C1 = C2 = 10pF, are recommended for frequency accuracy. Depending on the variation of the parasitic stray capacity of the printed circuit board traces between the crystal and the XXTAL\_IN and XXTAL\_OUT pins, the values of C1 and C2 might require a slight adjustment to optimize the frequency accuracy. Crystals with other load capacitance specifications can be used, but this will require adjusting C1 and C2. When designing the circuit board, return the capacitors to ground though a single point contact close to the package. Two Fox crystal options are shown in the schematic for design flexibility.

As with any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The 8V43042 provides separate power supplies to isolate any high switching noise from coupling into the internal PLL.

In order to achieve the best possible filtering, it is recommended that the placement of the filter components be on the device side of the PCB as close to the power pins as possible. If space is limited, the  $0.1\mu F$  capacitor in each power pin filter should be placed on the device side. The other components can be on the opposite side of the PCB.

Power supply filter recommendations are a general guideline to be used for reducing external noise from coupling into the devices. The filter performance is designed for a wide range of noise frequencies. This low-pass filter starts to attenuate noise at approximately 10kHz. If a specific frequency noise component is known, such as switching power supplies frequencies, it is recommended that component values be adjusted and if required, additional filtering be added. Additionally, good general design practices for power plane voltage stability suggests adding bulk capacitance in the local area of all devices.

# RENESAS



Figure 3. 8V43042 Schematic Example

## **Power Considerations**

This section provides information on power dissipation and junction temperature for the 8V43042. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 8V43042 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 135mA = 467.775mW
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair If all outputs are loaded, the total power is 2 \* 30mW = 60mW

Total Power\_MAX (3.465V, with all outputs switching) = 467.775mW + 60mW = 527.775mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming a moderate air flow of 1 meter per second and a multi-layer board, the appropriate value is 86.7°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 70°C with all outputs switching is:

70°C + 0.528W \* 86.7°C/W = 115.8°C. This is below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### Table 6. Thermal Resistance $\theta_{JA}$ for 20 Lead TSSOP, Forced Convection

| θ <sub>JA</sub> vs. Air Flow                |          |          |          |  |  |  |  |  |  |  |
|---------------------------------------------|----------|----------|----------|--|--|--|--|--|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |  |  |  |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 86.7°C/W | 82.4°C/W | 80.2°C/W |  |  |  |  |  |  |  |

#### 3. Calculations and Equations.

The purpose of this section is to calculate the power dissipation for the LVPECL output pair.

LVPECL output driver circuit and termination are shown in Figure 4.



Figure 4. LVPECL Driver Circuit and Termination

To calculate worst case power dissipation into the load, use the following equations which assume a 50 $\Omega$  load, and a termination voltage of V<sub>CCO</sub> – 2V.

- For logic high,  $V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} 0.9V$ ( $V_{CCO\_MAX} - V_{OH\_MAX}$ ) = 0.9V
- For logic low,  $V_{OUT} = V_{OL\_MAX} = V_{CCO\_MAX} 1.7V$ ( $V_{CCO\_MAX} - V_{OL\_MAX}$ ) = 1.7V

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

 $\begin{aligned} \mathsf{Pd}_{\mathsf{H}} &= [(\mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}} - (\mathsf{V}_{\mathsf{CCO}\_\mathsf{MAX}} - 2\mathsf{V}))/\mathsf{R}_{\mathsf{L}}] * (\mathsf{V}_{\mathsf{CCO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}}) = [(2\mathsf{V} - (\mathsf{V}_{\mathsf{CCO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}}))/\mathsf{R}_{\mathsf{L}}] * (\mathsf{V}_{\mathsf{CCO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}}) \\ &= [(2\mathsf{V} - 0.9\mathsf{V})/50\Omega] * 0.9\mathsf{V} = \mathbf{19.8}\mathsf{mW} \end{aligned}$ 

 $\begin{aligned} \mathsf{Pd}_{L} &= [(\mathsf{V}_{\mathsf{OL}\_\mathsf{MAX}} - (\mathsf{V}_{\mathsf{CCO}\_\mathsf{MAX}} - 2\mathsf{V}))/\mathsf{R}_{L}] * (\mathsf{V}_{\mathsf{CCO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OL}\_\mathsf{MAX}}) = [(2\mathsf{V} - (\mathsf{V}_{\mathsf{CCO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OL}\_\mathsf{MAX}}))/\mathsf{R}_{L}] * (\mathsf{V}_{\mathsf{CCO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OL}\_\mathsf{MAX}}) \\ &= [(2\mathsf{V} - 1.7\mathsf{V})/50\Omega] * 1.7\mathsf{V} = \mathbf{10.2}\mathsf{mW} \end{aligned}$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW

# **Reliability Information**

Table 7.  $\theta_{JA}$  vs. Air Flow Table for a 20 Lead TSSOP

| θ <sub>JA</sub> vs. Air Flow                |          |          |          |  |  |  |  |  |  |  |
|---------------------------------------------|----------|----------|----------|--|--|--|--|--|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |  |  |  |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 86.7°C/W | 82.4°C/W | 80.2°C/W |  |  |  |  |  |  |  |

## **Transistor Count**

The transistor count for 8V43042 is: 2,967





# RENESAS

# 20 Lead TSSOP Package Outline and Package Dimensions

|           | =              | 10                                      | A                      | A                                             | ♪                      | ♪                    | A                         | A         | ß         |            | _         |       |    | ET I     |         |            |                                                     | 1         |             |                      | <u> </u>          |       |       |              |          |           |          |        |
|-----------|----------------|-----------------------------------------|------------------------|-----------------------------------------------|------------------------|----------------------|---------------------------|-----------|-----------|------------|-----------|-------|----|----------|---------|------------|-----------------------------------------------------|-----------|-------------|----------------------|-------------------|-------|-------|--------------|----------|-----------|----------|--------|
|           | ≲∓             | ₽                                       | <b>≠</b>               | ₽₽₽₽                                          | ᅻᄆ                     | 20                   | ₹D                        | ⊵         | ⊵         | Ð          | A         | Z     | z  | <u>ě</u> | ğ       | <u> </u>   | r 0                                                 |           | m           |                      | 3 <u>A</u>        | P     |       | ₩ <b>Z</b> · | ~ ~ ~    |           |          |        |
|           | ARIATION /     | L DIMENS                                | Hese Dime<br>0 and .2  | ad width<br>Ambar Pr<br>Maximun<br>Adius or   | etail of<br>He zone    | MENSION<br>ASH OR    | mension<br>Old flas       | MENSIONS  | MENSION   | ATUMS []   | L DIMENS  | OTES: |    | 1        | '       | 19         | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>5 | 4.30 4    | 6.40        | 2.90 3               | 8 G               | 1     | NN    |              | JEDEC V  |           |          |        |
|           | A, AB-1        | SIONS ARE                               | 5 mm F                 | H DIMENSI<br>ROTRUSION<br>M MATERI<br>THE FOC | pin 1 idi<br>Indicated | e1 does<br>Protrus   | D DOES<br>H, PROTF        | d and     | e to be   | -A-<br>AN( | SIONING A |       | 8  | י<br>    | '       | · 22       | BSC                                                 | .40 4.    | BSC         | .00                  | 3 '               | '<br> | M     | A            | ARIATION |           |          |        |
|           | , ab, a        | N<br>N                                  | APPLY<br>ROM TH        | N IS .0                                       | entifief<br>)          | I NOT I              | NOT IN                    | et are    | DETER     | Ē          | ND TOL    |       |    | 0        | 0       | 5 2        | 5                                                   | 50        |             | 50                   | רק<br>קרש<br>קרש  | 20    | ×     |              |          |           |          |        |
|           | ic, ad         | LLIMETE                                 | to the                 | es not<br>8 mm<br>Dition.                     | R IS OF                | nclude<br>Hall N     | CLUDE                     | TOB       | MINED     | 5          | _ERANCI   |       |    |          |         |            |                                                     | ,6<br>1,6 | ε           | 5<br>                |                   |       | - m-  |              | z        |           |          |        |
|           | & AE           | RS                                      | flat se<br>) TIP       | INCLUDE<br>IN EXCES<br>DAMBAR                 | PTIONAL E              | OT EXCEE             | mold fl<br>Ate Burr       | e determ  | at seatin | be deter   | NG CONF   |       |    | 1        | '       | 19         | 5<br>65                                             | 1.30 4    | 6.40        | 5                    | 8 G               | 1     | NN    | A            | JEDEC V  |           |          |        |
|           | ATION 95       |                                         | CTION OF               | DAMBAR<br>S OF THE<br>CANNOT I                | iut must               | AD FLASH<br>D .25 mr | ash, pro                  | ined at i | IG PLANE  | MINED AT   | ORM TO /  |       | 4  | '<br>    | '<br>.1 | - 22<br>.2 | BSC                                                 | 40 4.5    | BSC         | .00 5.1              | n '               | - 1.2 | OM MA | <u>–</u>     | ARIATION |           |          |        |
|           | REGIS          |                                         | THEL                   | PROTR<br>LEAD<br>BE LOC                       | BE LO                  | n PER                | trusioi<br>Not e          | DATUM     | -<br>-    | DATUM      | nsme y    |       |    |          |         |            | _                                                   | 0 4       |             | 0<br>4               | 7 0               | 0     | ×     |              |          |           |          |        |
|           | <b>TRATION</b> |                                         | EAD BE                 | WIDTH<br>ATED C                               | CATED                  | rotrus<br>Side       | NS OR                     | PLANE     |           | i plani    | 14.5M-    |       |    |          |         |            |                                                     | ,6<br>4   |             | ۍ<br>ج               |                   |       |       |              | 2        |           |          |        |
|           | I MO-15.       |                                         | TWEEN                  | allowae<br>Dimensio<br>Dn the L               | WITHIN                 | ions. Ini            | .15 mm                    | H-        |           | H-         | 1994      |       |    | 1        | '       | 19 u       | -<br>-<br>-<br>-<br>-<br>-<br>5                     | .30 4     | 6.40        | .90<br>5 -           | -                 |       | N     |              | JEDEC V  |           |          |        |
|           | r,             |                                         |                        | .OWER                                         |                        | rerlead              | irr <u>s.</u><br>Per sidi |           |           |            |           |       | 6  | '<br>    | '<br>   | - 22<br>i2 | BSC                                                 | .40 4.5   | BSC         | .00<br>5.            | 3 '<br>           | <br>  | M M   | æ            | ARIATION |           |          |        |
|           |                |                                         |                        |                                               |                        |                      | m                         |           |           |            |           |       |    | 0        | 0       | 5          | >                                                   | 50<br>4,6 | 3           | -0<br>-2<br>-2<br>-2 | 5 0               | 8     | ∽_    | -02          | z        |           |          |        |
|           |                |                                         |                        |                                               |                        |                      |                           |           |           |            |           |       |    |          | ,       |            |                                                     | 4         |             |                      | 2 io              |       | M     |              |          |           |          |        |
|           |                |                                         |                        |                                               |                        |                      |                           |           |           |            |           |       | 20 | 1        |         | .22        | .65 B                                               | 50 4.40   | 6.40        | 6.5                  |                   |       | NON   | AC           | edec var |           |          |        |
|           |                |                                         |                        |                                               |                        |                      |                           |           |           |            |           |       |    | .10      | .10     | .25        | -<br>SC                                             | 0 4.50    | BSC         | 6.60                 | 15                | 1.20  | / MAX |              | RATION   |           |          |        |
|           |                |                                         |                        |                                               |                        |                      |                           |           |           |            |           |       |    |          |         | +          |                                                     | 4,6       | ω           | 4,5                  | +                 |       |       | -02          | z        |           |          |        |
|           |                |                                         |                        |                                               |                        |                      |                           |           |           |            |           |       |    | 1        | 1       | . 19       | 5                                                   | 4.30      |             | 7.70                 | 8 <sup>.</sup> 05 |       | MIN   |              | JE       |           |          |        |
|           |                |                                         |                        |                                               |                        |                      |                           |           |           |            |           |       | 24 | 1        | ,       | .22        | .65 BS                                              | 4.40      | 6.40 B      | 7.80                 | -<br>3 '          |       | NON   | A            | ec vari  | Π         |          | - 52   |
|           |                | -1-1-                                   |                        |                                               |                        |                      |                           |           |           |            |           |       |    | .10      | . 1     | .25        |                                                     | 4.50      | к<br>С      | 7.9                  |                   | 1.20  | MA    |              | TION     |           |          | 200    |
|           |                | DRAWN CHECKED                           | DECIMAL<br>XX±<br>XXX± | TOLERAN                                       |                        |                      |                           |           |           |            |           |       |    |          | _       | +          | _                                                   | ,<br>4    | <u>ر</u> ما | <u>ج</u>             | -                 |       |       |              | _        | 8         | 2        | ĉ      |
| ┝         |                |                                         | + ANG                  | SPECIFIE                                      |                        |                      |                           |           |           |            |           |       |    |          |         | <u> </u>   |                                                     | 6 4.      |             | 5<br>.9              |                   |       | z     |              |          | ADD "C    | ð        |        |
| 00 1      | C<br>C         | 15/96                                   |                        |                                               |                        |                      |                           |           |           |            |           |       | 2  | -<br>    | '       |            | -<br>- 65                                           | 30 4.     | 6.40        | 60<br>9.             | -<br>-            |       | N     | A            | JEDEC V  | GREEN" PO | DED TOPN | AUU    |
| IOT SCALE | DRAWING        | - PG/PG<br>(PG 0)<br>4.4 mm E           |                        |                                               |                        |                      |                           |           |           |            |           |       | 8  | '<br>    | '<br>   | i2 1       | BSC                                                 | 40 4.5    | BSC         | 70 9.8               |                   | - 1.2 | M M   |              | RIATION  | G NOMEN   | ARK TO T | а<br>С |
| DRAWING   | PSC<br>No.     | g Pack <i>i</i><br>7 Pa to<br>10dy Wild | com                    |                                               |                        |                      |                           |           |           |            |           |       |    |          | +       | +          | 1                                                   | 04,       | ( 11        | 0 (<br>              | <u>л</u> [0.      |       | ~     |              | _        | CLATURE   | Ē        |        |
|           | - 405          | nge outl<br>Pmark C.<br>Th Tssof        | PHON<br>FAX:           | <b>2</b> 975                                  |                        |                      |                           |           |           |            |           |       |    |          |         |            |                                                     | 6         |             | ப                    |                   | 1     |       |              | <u> </u> | 10/14     | 5/23     | 10//10 |
| SHEET     | -ŏ             | . ODE)<br>m                             | E: (408)<br>(408) 492  | Stender                                       |                        |                      |                           |           |           |            |           |       |    |          |         |            |                                                     |           |             |                      |                   |       |       |              |          | /04       | <u>j</u> | 66/1   |
| 2 OF 3    | 05             | n PITCH                                 | 2727-6116<br>2-8674    | Way                                           |                        |                      |                           |           |           |            |           |       |    |          |         |            |                                                     |           |             |                      |                   |       |       |              |          | יר<br>ע   |          | ح      |

DATE 08/25/98

APPROVED T. VU

DCN 61414

02 REV

REVISIONS DESCRIPTION ADD 14 & 16 LD





# **Ordering Information**

### Table 8. Ordering Information

| Part/Order Number | Marking       | Package                  | Shipping Packaging | Temperature |
|-------------------|---------------|--------------------------|--------------------|-------------|
| 8V43042PGG        | IDT8V43042PGG | 20 Lead TSSOP, Lead-Free | Tube               | 0°C to 70°C |
| 8V43042PGG8       | IDT8V43042PGG | 20 Lead TSSOP, Lead-Free | Tape & Reel        | 0°C to 70°C |

# **Revision History Sheet**

| Rev | Table | Page | Description of Change                                            | Date    |
|-----|-------|------|------------------------------------------------------------------|---------|
|     |       | 12   | Updated schematic with IDT crystal recommendation.               |         |
| В   |       |      | Deleted prefix/suffix from part number throughout the datasheet. | 7/24/15 |
|     |       |      | Updated header/footer.                                           |         |
| С   |       | 12   | Schematic - replaced IDT crystal recommendation with FOX.        | 11/3/16 |

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/