











SNVS128K -MARCH 2000-REVISED JUNE 2016

LP2982

# LP2982 50-mA Micropower Ultra-Low-Dropout LDO in SOT-23 Package

#### **Features**

- 2.1-V to 16-V Input Voltage
- Ultra-Low-Dropout Voltage
- Ensured 50-mA Output Current
- Typical Dropout Voltage 180 mV at 80 mA
- Requires Minimum External Components
- < 1 µA Quiescent Current When Shut Down
- Low Ground Pin Current at All Loads
- Output Voltage Accuracy 1% (A Grade)
- High Peak Current Capability (150 mA Typical)
- Wide Supply Voltage Range (16 V Maximum)
- Low  $Z_{OUT}$  0.3  $\Omega$  Typical (10 Hz to 1 MHz)
- Overtemperature and Overcurrent Protection
- -40°C to +125°C Junction Temperature Range

## **Applications**

- Cellular Phones
- Palmtop and Laptop Computers
- Personal Digital Assistants (PDA)
- Camcorders, Personal Stereos, Cameras

## 3 Description

The LP2982 is a 50-mA, fixed-output voltage LDO designed to provide ultra-low dropout and lower noise in battery-powered applications.

Using an optimized vertically integrated PNP (VIP) process, the LP2982 delivers unequaled performance all specifications critical to battery-powered designs:

Dropout Voltage: Typically 120 mV at 50 mA load, and 7 mV at 1 mA load.

Ground Pin Current: Typically 375 µA at 50 mA load, and 80 µA at 1 mA load.

Sleep Mode: Less than 1-µA quiescent current when ON/OFF pin is pulled low.

Precision Output: 1% tolerance output voltages available (A grade).

Low Noise: By adding an external bypass capacitor, output noise can be reduced to 30 μV (typical).

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|------------|-------------------|--|--|
| LP2982      | SOT-23 (5) | 2.90 mm × 1.60 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Simplified Schematic





| Т | al | ٦l | e | n | F ( | C | n | n | te | n | ts |
|---|----|----|---|---|-----|---|---|---|----|---|----|
|   |    |    |   |   |     |   |   |   |    |   |    |

| 1 | Features 1                           | 7.4 Device Functional Modes                         | 14   |
|---|--------------------------------------|-----------------------------------------------------|------|
| 2 | Applications 1                       | 8 Application and Implementation                    | 15   |
| 3 | Description 1                        | 8.1 Application Information                         |      |
| 4 | Revision History2                    | 8.2 Typical Application                             | 15   |
| 5 | Pin Configuration and Functions      | 9 Power Supply Recommendations                      | 20   |
| 6 | Specifications4                      | 10 Layout                                           | . 20 |
| ٠ | 6.1 Absolute Maximum Ratings         | 10.1 Layout Guidelines                              | 20   |
|   | 6.2 ESD Ratings                      | 10.2 Layout Example                                 | 20   |
|   | 6.3 Recommended Operating Conditions | 11 Device and Documentation Support                 |      |
|   | 6.4 Thermal Information              | 11.1 Third-Party Products Disclaimer                | 21   |
|   | 6.5 Electrical Characteristics       | 11.2 Documentation Support                          | 21   |
|   | 6.6 Typical Characteristics          | 11.3 Community Resources                            | 21   |
| 7 | Detailed Description 13              | 11.4 Trademarks                                     | 21   |
| - | 7.1 Overview                         | 11.5 Electrostatic Discharge Caution                | 21   |
|   | 7.2 Functional Block Diagram         | 11.6 Glossary                                       | 21   |
|   | 7.3 Feature Description              | 12 Mechanical, Packaging, and Orderable Information | 21   |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | hanges from Revision J (April 2013) to Revision K Page                                                                                                                                                                                                                                                                       |      |  |  |  |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|
| •  | Deleted TM symbol from VIP - no longer trademarked; changed word in title from "Regulator" to "LDO"                                                                                                                                                                                                                          | 1    |  |  |  |
| •  | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1    |  |  |  |
| •  | Changed update typical application drawing and change pin names from Vin, Vout to IN and OUT; remove last paragraph of <i>Description</i> beginning "Four output voltage versions"                                                                                                                                           | 1    |  |  |  |
| •  | Deleted Lead temperature row from <i>Abs Max</i> ; this information is in the POA; remove "(survival)" and "(operating)" from rows in <i>Abs Max</i> table                                                                                                                                                                   | 4    |  |  |  |
| •  | Added "ON/OFF input voltage" to ROC table                                                                                                                                                                                                                                                                                    | 4    |  |  |  |
| •  | Changed V <sub>IN</sub> – V <sub>O</sub> to "V <sub>DO</sub> "                                                                                                                                                                                                                                                               | 5    |  |  |  |
| CI | hanges from Revision I (April 2013) to Revision J                                                                                                                                                                                                                                                                            | Page |  |  |  |
| •  | Changed layout of National Semiconductor Data Sheet to TI format                                                                                                                                                                                                                                                             | 18   |  |  |  |



# 5 Pin Configuration and Functions



## **Pin Descriptions**

|        | · = 00011 p.10110 |              |                                          |  |  |  |  |
|--------|-------------------|--------------|------------------------------------------|--|--|--|--|
| PIN    |                   | TYPE         | DESCRIPTION                              |  |  |  |  |
| NUMBER | NAME              | ITPE         | DESCRIPTION                              |  |  |  |  |
| 1      | IN                | Input        | Input voltage                            |  |  |  |  |
| 2      | GND               | _            | Common ground (device substrate)         |  |  |  |  |
| 3      | ON/OFF            | Input        | Logic high enable input                  |  |  |  |  |
| 4      | BYPASS            | Input/Output | Bypass capacitor for low noise operation |  |  |  |  |
| 5      | OUT               | Output       | Regulated output voltage                 |  |  |  |  |

Copyright © 2000–2016, Texas Instruments Incorporated



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                                     | MIN         | MAX          | UNIT |
|-------------------------------------|-------------|--------------|------|
| Operating junction temperature      | -40         | 125          | °C   |
| Power dissipation <sup>(3)</sup>    | Internall   | y limited    |      |
| Input supply voltage                | -0.3        | 16           | V    |
| Shutdown input voltage              | -0.3        | 16           | V    |
| Output voltage (4)                  | -0.3        | 9            | V    |
| louт                                | Short-circu | it protected |      |
| Input-output voltage <sup>(5)</sup> | -0.3        | 16           | V    |
| Storage temperature                 | -65         | 150          | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) If Military/Aerospace-specified devices are required, contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (3) The maximum allowable power dissipation is a function of the maximum junction temperature,  $T_{J(MAX)}$ , the junction-to-ambient thermal resistance,  $R_{\theta JA}$ , and the ambient temperature,  $T_A$ . The maximum allowable power dissipation at any ambient temperature is calculated using  $P_{(MAX)} = (T_{J(MAX)} T_A) / R_{\theta JA}$ . The value of  $R_{\theta JA}$  for the SOT-23 package is 169°C/W. Exceeding the maximum allowable power dissipation causes excessive die temperature, and the regulator will go into thermal shutdown.
- (4) If used in a dual-supply system where the regulator load is returned to a negative supply, the LP2982 output must be diode-clamped to ground.
- (5) The output PNP structure contains a diode between the IN and OUT pins that is normally reverse-biased. Reversing the polarity from V<sub>IN</sub> to V<sub>OUT</sub> turns on this diode (see *Reverse Current Path*).

## 6.2 ESD Ratings

|                    |               |                                                        |                 | VALUE | UNIT |
|--------------------|---------------|--------------------------------------------------------|-----------------|-------|------|
| V                  | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | Pins 1, 2 and 5 | ±2000 | V    |
| V <sub>(ESD)</sub> | discharge     |                                                        | Pins 3 and 4    | ±1000 | ٧    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                | MIN | MAX | UNIT |
|--------------------------------|-----|-----|------|
| Operating junction temperature | -40 | 125 | °C   |
| Input supply voltage           | 2.1 | 16  | V    |
| ON/OFF input voltage           | 0   | 16  | V    |



#### 6.4 Thermal Information

|                      |                                                               | LP2982       |      |
|----------------------|---------------------------------------------------------------|--------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                                 | DBV (SOT-23) | UNIT |
|                      |                                                               | 5 PINS       |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance, High-K <sup>(2)</sup> | 175.7        | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance                     | 121.8        | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance                          | 29.5         | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter                    | 16.1         | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter                  | 29.0         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics

Unless otherwise specified: T<sub>J</sub> = 25°C, V<sub>IN</sub> = V<sub>O(NOM)</sub> + 1 V, I<sub>L</sub> = 1 mA, C<sub>OUT</sub> = 1  $\mu$ F, V<sub>ON/OFF</sub> = 2 V.

| PARAMETER                    |                     | TEST CONDITIONS                                                                | LP2982AI-XX <sup>(1)</sup> |       |       | LP2982I-XX <sup>(1)</sup> |       |       | UNIT              |
|------------------------------|---------------------|--------------------------------------------------------------------------------|----------------------------|-------|-------|---------------------------|-------|-------|-------------------|
|                              |                     | TEST CONDITIONS                                                                | MIN                        | TYP   | MAX   | MIN                       | TYP   | MAX   | UNII              |
|                              |                     | $I_L = 1 \text{ mA}$                                                           | -1                         |       | 1     | -1.5                      |       | 1.5   |                   |
| $\Delta V_{O}$               | Output voltage      | 1 mA < I <sub>L</sub> < 50 mA                                                  | -1.5                       |       | 1.5   | -2                        |       | 2     | %V <sub>NOM</sub> |
|                              | tolerance           | 1 mA < $I_L$ < 50 mA<br>-40°C ≤ $T_J$ ≤ 125°C                                  | -2                         |       | 2     | -3.5                      |       | 3.5   | 70 T NOW          |
|                              | Output voltage line | $V_{O(NOM)} + 1 V \le V_{IN} \le 16 V$                                         |                            | 0.007 | 0.014 |                           | 0.007 | 0.014 |                   |
| $\Delta V_{O}/\Delta V_{IN}$ | regulation          | $V_{O(NOM)} + 1 V \le V_{IN} \le 16 V$<br>-40°C \le T <sub>J</sub> \le 125°C   |                            |       | 0.032 |                           |       | 0.032 | %/V               |
|                              |                     | I <sub>L</sub> = 0 mA                                                          |                            | 1     | 3     |                           | 1     | 3     |                   |
|                              |                     | $I_L = 0 \text{ mA}, -40^{\circ}\text{C} \le T_J \le 125^{\circ}\text{C}$      |                            | ·     | 5     |                           |       | 5     |                   |
|                              |                     | I <sub>L</sub> = 1 mA                                                          |                            | 7     | 10    |                           | 7     | 10    |                   |
|                              |                     | $I_L = 1 \text{ mA}, -40^{\circ}\text{C} \le T_J \le 125^{\circ}\text{C}$      |                            | ·     | 15    |                           |       | 15    |                   |
|                              | Dropout voltage (2) | I <sub>L</sub> = 10 mA                                                         |                            | 40    | 60    |                           | 40    | 60    | mV                |
| $V_{DO}$                     |                     | $I_L = 10 \text{ mA}, -40^{\circ}\text{C} \le T_J \le 125^{\circ}\text{C}$     |                            |       | 90    |                           |       | 90    |                   |
|                              |                     | $I_L = 50 \text{ mA}$                                                          |                            | 120   | 150   |                           | 120   | 150   |                   |
|                              |                     | $I_L = 50 \text{ mA}, -40^{\circ}\text{C} \le T_J \le 125^{\circ}\text{C}$     |                            |       | 225   |                           |       | 225   |                   |
|                              |                     | $I_L = 80 \text{ mA}$                                                          |                            | 180   | 225   |                           | 180   | 225   |                   |
|                              |                     | $I_L = 80 \text{ mA}, -40^{\circ}\text{C} \le T_J \le 125^{\circ}\text{C}$     |                            |       | 325   |                           |       | 325   |                   |
|                              |                     | $I_L = 0 \text{ mA}$                                                           |                            | 65    | 95    |                           | 65    | 95    |                   |
|                              |                     | $I_L = 0 \text{ mA}, -40^{\circ}\text{C} \le T_J \le 125^{\circ}\text{C}$      |                            |       | 125   |                           |       | 125   |                   |
|                              |                     | I <sub>L</sub> = 1 mA                                                          |                            | 80    | 110   |                           | 80    | 110   |                   |
|                              |                     | $I_L = 1 \text{ mA}, -40^{\circ}\text{C} \le T_J \le 125^{\circ}\text{C}$      |                            |       | 170   |                           |       | 170   |                   |
|                              |                     | $I_L = 10 \text{ mA}$                                                          |                            | 140   | 220   |                           | 140   | 220   |                   |
|                              |                     | $I_L = 10 \text{ mA}, -40^{\circ}\text{C} \le T_J \le 125^{\circ}\text{C}$     |                            |       | 460   |                           |       | 460   |                   |
| $I_{GND}$                    | Ground pin current  | $I_L = 50 \text{ mA}$                                                          |                            | 375   | 600   |                           | 375   | 600   | μΑ                |
|                              |                     | $I_L = 50 \text{ mA}, -40^{\circ}\text{C} \le T_J \le 125^{\circ}\text{C}$     |                            |       | 1200  |                           |       | 1200  |                   |
|                              |                     | $I_L = 80 \text{ mA}$                                                          |                            | 525   | 750   |                           | 525   | 750   |                   |
|                              |                     | $I_L = 80 \text{ mA}, -40^{\circ}\text{C} \le T_J \le 125^{\circ}\text{C}$     |                            |       | 1400  |                           |       | 1400  |                   |
|                              |                     | $V_{ON/\overline{OFF}} < 0.3 \text{ V}$                                        |                            | 0.01  | 0.8   |                           | 0.01  | 0.8   |                   |
|                              |                     | $V_{ON/\overline{OFF}} < 0.15 \text{ V}$<br>-40°C \le T <sub>J</sub> \le 125°C |                            | 0.1   | 2     |                           | 0.1   | 2     |                   |

<sup>(1)</sup> Temperature range are ensured through correlation using statistical quality control (SQC) methods. The limits are used to calculate average outgoing quality level (AOQL).

<sup>(2)</sup> Thermal resistance value R<sub>0JA</sub> is based on the EIA/JEDEC High-K printed circuit board defined by: JESD51-7 - High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages.

<sup>(2)</sup> Dropout voltage is defined as the input to output differential at which the output voltage drops 100 mV below the value measured with a 1-V differential.



## **Electrical Characteristics (continued)**

Unless otherwise specified:  $T_J = 25^{\circ}C$ ,  $V_{IN} = V_{O(NOM)} + 1$  V,  $I_L = 1$  mA,  $C_{OUT} = 1$   $\mu F$ ,  $V_{ON/\overline{OFF}} = 2$  V.

|                              | DADAMETED                  | TEST CONDITIONS                                             | LP2982AI-XX <sup>(1)</sup> |      |      | LP2982I-XX <sup>(1)</sup> |      |      | LINUT |
|------------------------------|----------------------------|-------------------------------------------------------------|----------------------------|------|------|---------------------------|------|------|-------|
| PARAMETER                    |                            | TEST CONDITIONS                                             | MIN                        | TYP  | MAX  | MIN                       | TYP  | MAX  | UNIT  |
|                              |                            | High = O/P ON                                               |                            | 1.4  |      |                           | 1.4  |      |       |
| v —                          | ON/ <del>OFF</del> input   | High = O/P ON<br>-40°C ≤ T <sub>J</sub> ≤ 125°C             | 1.6                        |      |      | 1.6                       |      |      | V     |
| V <sub>ON/OFF</sub>          | voltage (3)                | Low = O/P OFF                                               | 0.55                       |      |      | 0.55                      |      |      | V     |
|                              |                            | Low = O/P OFF<br>-40°C ≤ T <sub>J</sub> ≤ 125°C             |                            |      | 0.15 |                           |      | 0.15 |       |
|                              |                            | V <sub>ON/OFF</sub> = 0 V                                   |                            | 0.01 |      |                           | 0.01 |      |       |
|                              | ON/OFF input automat       | V <sub>ON/OFF</sub> = 0 V<br>-40°C ≤ T <sub>J</sub> ≤ 125°C |                            |      | -2   |                           |      | -2   | ٨     |
| I <sub>ON/OFF</sub>          | ON/OFF input current       | V <sub>ON/OFF</sub> = 5 V                                   |                            | 5    |      |                           | 5    |      | μΑ    |
|                              |                            | V <sub>ON/OFF</sub> = 5 V<br>-40°C ≤ T <sub>J</sub> ≤ 125°C |                            |      | 15   |                           |      | 15   |       |
| I <sub>O(PK)</sub>           | Peak output current        | $V_{OUT} \ge V_{O(NOM)} - 5\%$                              | 150                        | 100  |      |                           | 100  |      | mA    |
| e <sub>n</sub>               | Output noise voltage (RMS) | BW = 300 Hz to 50 kHz $C_{OUT}$ = 10 $\mu F$                |                            | 30   |      |                           | 30   |      | μV    |
| $\Delta V_{O}/\Delta V_{IN}$ | Ripple rejection           | $f$ = 1 kHz, $C_{OUT}$ = 10 $\mu$ F                         |                            | 45   |      |                           | 45   |      | dB    |
| I <sub>O(MAX)</sub>          | Short-circuit current      | $R_L = 0 \Omega \text{ (steady state)}^{(4)}$               |                            | 150  |      |                           | 150  |      | mA    |

<sup>(3)</sup> The ON/OFF inputs must be properly driven to prevent misoperation. For details, see Operation With ON/OFF Control.

<sup>(4)</sup> See related curve(s) in *Typical Characteristics* section.



## 6.6 Typical Characteristics

Unless otherwise specified:  $T_A = 25^{\circ}C$ ,  $V_{IN} = V_{O(NOM)} + 1$  V,  $C_{OUT} = 4.7$   $\mu F$ ,  $C_{IN} = 1$   $\mu F$ , all voltage options,  $ON/\overline{OFF}$  pin tied to  $V_{IN}$ .



3.305 V<sub>OUT</sub> = 3.3V 3.295 3.295 3.295 -50 -25 0 25 50 75 100 125 150 TEMPERATURE (°C)

Figure 1. Output Voltage vs Temperature

Figure 2. Output Voltage vs Temperature





Figure 3. Output Voltage vs Temparature

Figure 4. Dropout Characteristics





Figure 5. Dropout Characteristics

Figure 6. Dropout Characteristics

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

Unless otherwise specified:  $T_A = 25^{\circ}C$ ,  $V_{IN} = V_{O(NOM)} + 1$  V,  $C_{OUT} = 4.7$   $\mu F$ ,  $C_{IN} = 1$   $\mu F$ , all voltage options,  $ON/\overline{OFF}$  pin tied to  $V_{IN}$ .

125

100



75 00 25 0 10 20 30 40 50 60 I<sub>L</sub> (mA)

Figure 7. Dropout Voltage vs Temperature

Figure 8. Dropout Voltage vs Load Current





Figure 9. GND Pin Current vs Temperature

Figure 10. GND Pin Current vs Load Current





Figure 11. Input Current vs VIN

Figure 12. Input Current vs V<sub>IN</sub>



## **Typical Characteristics (continued)**

Unless otherwise specified:  $T_A = 25^{\circ}C$ ,  $V_{IN} = V_{O(NOM)} + 1$  V,  $C_{OUT} = 4.7$   $\mu F$ ,  $C_{IN} = 1$   $\mu F$ , all voltage options,  $ON/\overline{OFF}$  pin tied to  $V_{IN}$ .



Figure 13. Line Transient Response



Floor 44 Line Translant Beauty

20 μs/div --



Figure 15. Load Transient Response



Figure 16. Load Transient Response



Figure 17. Load Transient Response



Figure 18. Load Transient Response

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

Unless otherwise specified:  $T_A = 25$ °C,  $V_{IN} = V_{O(NOM)} + 1$  V,  $C_{OUT} = 4.7$   $\mu F$ ,  $C_{IN} = 1$   $\mu F$ , all voltage options,  $ON/\overline{OFF}$  pin tied to  $V_{IN}$ .



Figure 19. Short-Circuit Current



Figure 20. Instantaneous Short-Circuit Current vs
Temperature



Figure 21. Short-Circuit Current



Figure 22. Instantaneous Short Circuit Current vs Output Voltage



Figure 23. Output Impedance vs Frequency



Figure 24. Output Impedance vs Frequency

Submit Documentation Feedback

Copyright © 2000–2016, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

Unless otherwise specified:  $T_A = 25$ °C,  $V_{IN} = V_{O(NOM)} + 1$  V,  $C_{OUT} = 4.7$   $\mu F$ ,  $C_{IN} = 1$   $\mu F$ , all voltage options,  $ON/\overline{OFF}$  pin tied to  $V_{IN}$ .



Figure 25. ON/OFF Pin Current Vsv<sub>ON/OFF</sub>



Figure 26. ON/OFF Threshold vs Temperature



Figure 27. Input-to-Output Leakage vs Temperature



Figure 28. Output Reverse Leakage vs Temperature



Figure 29. Output Noise Density



Figure 30. Output Noise Density

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

Unless otherwise specified:  $T_A = 25$ °C,  $V_{IN} = V_{O(NOM)} + 1$  V,  $C_{OUT} = 4.7~\mu F$ ,  $C_{IN} = 1~\mu F$ , all voltage options,  $ON/\overline{OFF}$  pin tied to  $V_{IN}$ .



Submit Documentation Feedback

Copyright © 2000–2016, Texas Instruments Incorporated

Figure 35. Turnon Waveform



## 7 Detailed Description

#### 7.1 Overview

The LP2982 is a 50-mA, fixed-output voltage regulator designed specifically to meet the requirements of battery-powered applications. Available in assorted output voltages (refer to the package option addendum (POA) at the back of this datasheet for the available voltage and package options), the device has an output tolerance of 1% for the A grade (1.5% for the non-A version). Using a VIP process, the LP2982 contains these features to facilitate battery-powered designs:

- Fixed 5-V, 3.3-V, and 3-V output versions
- Very high-accuracy 1.23-V reference
- Low-dropout voltage, typical dropout of 120 mV at a 50-mA load current and 7 mV at 1-mA load
- Low ground current, typically 375 μA at 50-mA load and 80 μA at 1-mA load
- A sleep-mode feature is available, allowing the regulator to consume only 1 μA (typical) when the ON/OFF pin is pulled low.
- Overtemperature protection and overcurrent protection circuitry is designed to safeguard the device during unexpected conditions.

## 7.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

## 7.3 Feature Description

#### 7.3.1 Multiple Voltage Options

To meet the different application requirements, the LP2982 provides multiple fixed output options (see POA).

#### 7.3.2 High-Accuracy Output Voltage

With special careful design to minimize all contributions to the output voltage error, the LP2982 distinguishes itself as a very high-accuracy output voltage micropower LDO. This includes a tight initial tolerance (1% typical), extremely good line regulation (0.007%/V typical), and a very low output voltage temperature coefficient, making the device an ideal low-power voltage reference.

#### 7.3.3 Ultra-Low-Dropout Voltage

Generally speaking, the dropout voltage often refers to the voltage difference between the input and output voltage ( $V_{DO} = V_{IN} - V_{OUT}$ ), where the main current pass element (PNP) is fully on and is characterized by the classic  $V_{CE(SAT)}$  of the transistor.  $V_{DO}$  indirectly specifies a minimum input voltage above the nominal programmed output voltage at which the output voltage is expected to remain within its accuracy boundary.

Copyright © 2000–2016, Texas Instruments Incorporated



## **Feature Description (continued)**

#### 7.3.4 Low Ground Current

The LP2982 uses a vertical PNP process which allows for quiescent currents that are considerably lower than those associated with traditional lateral PNP regulators, typically 375  $\mu$ A at 50-mA load and 80  $\mu$ A at 1-mA load.

#### 7.3.5 Sleep Mode

When pulling the ON/ $\overline{\text{OFF}}$  pin to a low level (V<sub>ON/OFF</sub> < 0.15 V), LP2982 enters sleep mode, and less than 1- $\mu$ A quiescent current is consumed. This function is designed for the application which needs a sleep mode to effectively enhance battery life cycle.

## 7.3.6 Short-Circuit Protection (Current Limit)

The internal current-limit circuit is used to protect the LDO against high-load current faults or shorting events. The LDO is not designed to operate in a steady-state current limit. During a current-limit event, the LDO sources constant current. Therefore, the output voltage falls when load impedance decreases. If a current limit occurs and the resulting output voltage is low, excessive power may be dissipated across the LDO resulting in a thermal shutdown of the output. A foldback feature limits the short-circuit current to protect the regulator from damage under all load conditions. If OUT is forced below 0 V before EN goes high, and the load current required exceeds the foldback current limit, the device may not start up correctly.

### 7.3.7 Thermal Protection

The LP2982 contains a thermal shutdown protection circuit to turn off the output current when excessive heat is dissipated in the LDO. The thermal time-constant of the semiconductor die is fairly short, and thus the output cycles on and off at a high rate when thermal shutdown is reached until the power dissipation is reduced. The internal protection circuitry of the LM2982 is designed to protect against thermal overload conditions. The circuitry is not intended to replace proper heat sinking. Continuously running the device into thermal shutdown degrades its reliability.

## 7.4 Device Functional Modes

## 7.4.1 Operation with V<sub>OUT(TARGET)</sub> + 1 V ≤ V<sub>IN</sub> < 16 V

The device operates if the input voltage is equal to, or exceeds,  $V_{OUT(TARGET)} + 0.6 \text{ V}$ . At input voltages below the minimum  $V_{IN}$  requirement, the device does not operate correctly, and output voltage may not reach target value.

## 7.4.2 Operation With ON/OFF Control

If the voltage on the ON/OFF pin is less than 0.15 V, the device is disabled, and the shutdown current does not exceed 1 µA. Raising ON/OFF above 1.4 V initiates the start-up sequence of the device.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The LP2982 is a linear voltage regulator operating from 2.1 V to 16 V on the input and regulates voltages between 3 V to 5 V with 1% accuracy and 50-mA maximum output current. Efficiency is defined by the ratio of output voltage to input voltage because the LP2982 is a linear voltage regulator. To achieve high efficiency, the dropout voltage  $(V_{IN} - V_{OUT})$  must be as small as possible, thus requiring a very-low-dropout LDO. Successfully implementing an LDO in an application depends on the application requirements. If the requirements are simply input voltage and output voltage, compliance specifications (such as internal power dissipation or stability) must be verified to ensure a solid design. If timing, start-up, noise, power supply rejection ratio (PSRR), or any other transient specification is required, then the design becomes more challenging.

#### 8.2 Typical Application



ON/ $\overline{\text{OFF}}$  input must be actively terminated. Tie to  $V_{\text{IN}}$  if this function is not to be used. Minimum output capacitance is shown to insure stability over full load current range. More capacitance provides superior dynamic performance and additional stability margin (see *Capacitor Characteristics*).

Figure 36. LP2982 Typical Application

#### 8.2.1 Design Requirements

| PARAMETER           | DESIGN REQUIREMENT |
|---------------------|--------------------|
| Input voltage       | 5 V ±10%           |
| Output voltage      | 3.3 V ±3.5%        |
| Output current      | 50 mA              |
| Ambient temperature | 85°C               |

## 8.2.2 Detailed Design Procedure

#### 8.2.2.1 External Capacitors

Like any low-dropout regulator, the external capacitors used with the LP2982 must be carefully selected to assure regulator loop stability.



#### 8.2.2.1.1 Input Capacitor

An input capacitor with a value ≥ 1 µF is required with the LP2982 (amount of capacitance can be increased without limit).

This capacitor must be located a distance of not more than 0.5 inches from the input pin of the LP2982 and returned to a clean analog ground. Any good quality ceramic or tantalum can be used for this capacitor.

#### 8.2.2.1.2 Output Capacitor

The output capacitor must meet both the requirement for minimum amount of capacitance and equivalent series resistance (ESR) value. Curves are provided which show the allowable ESR range as a function of load current for various output voltages and capacitor values (refer to Figure 40 and Figure 41).

#### **NOTE**

Important: The output capacitor must maintain its ESR in the stable region over the full operating temperature range to ensure stability. Also, capacitor tolerance and variation with temperature must be considered to ensure the minimum amount of capacitance is provided at all times.

This capacitor must be located not more than 0.5 inches from the OUT pin of the LP2982 and returned to a clean analog ground.



Figure 37. Typical Application With Ceramic Cour Series R

#### 8.2.2.1.3 Bypass Capacitor

Submit Documentation Feedback

The 0.01-μF capacitor connected to the bypass pin to reduce noise must have very low leakage.

The current flowing out of the bypass pin comes from the bandgap reference, which is used to set the output voltage.

This capacitor leakage current causes the output voltage to decline by an amount proportional to the current. Typical values are -0.015%/nA at -40°C, -0.021%/nA at 25°C, and -0.035%/nA at 125°C.

This data is valid up to a maximum leakage current of about 500 nA, beyond which the bandgap is so severely loaded that it can not function.

Care must be taken to ensure that the capacitor selected does not have excessive leakage current over the operating temperature range of the application.

A high-quality ceramic capacitor which uses either NPO or COG type dielectric material typically has very low leakage. Small surface mount polypropylene or polycarbonate film capacitors also have extremely low leakage, but are slightly larger than ceramics.



#### 8.2.2.2 Capacitor Characteristics

#### 8.2.2.2.1 Tantalum

Tantalum capacitors are the best choice for use with the LP2982. Most good quality tantalums can be used with the LP2982, but check the manufacturer's data sheet to be sure the ESR is in range.

It is important to remember that ESR increases at lower temperatures and a capacitor that is near the upper limit for stability at room temperature can cause instability when it gets cold.

In applications which must operate at very low temperatures, it may be necessary to parallel the output tantalum capacitor with a ceramic capacitor to prevent the ESR from going up too high (see *Ceramic* for important information on ceramic capacitors).

#### 8.2.2.2. Ceramic

TI does not recommend use of ceramic capacitors at the output of the LP2982. This is because the ESR of a ceramic can be low enough to go below the minimum stable value for the LP2982. A 2.2- $\mu$ F ceramic was measured and found to have an ESR of about 15 m $\Omega$ , which is low enough to cause oscillations.

If a ceramic capacitor is used on the output, a 1- $\Omega$  resistor must be placed in series with the capacitor.

#### 8.2.2.2.3 Aluminum

Because of large physical size, aluminum electrolytics are not typically used with the LP2982. They must meet the same ESR requirements over the operating temperature range, more difficult because of their steep increase at cold temperature.

An aluminum electrolytic can exhibit an ESR increase of as much as 50x when going from 20°C to -40°C. Also, some aluminum electrolytics are not operational below -25°C because the electrolyte can freeze.

#### 8.2.2.3 Reverse Current Path

The internal PNP power transistor used as the pass element in the LP2982 has an inherent diode connected between the regulator output and input. During normal operation (where the input voltage is higher than the output) this diode is reverse biased (see Figure 38).



Figure 38. LP2982 Reverse Current Path

However, if the input voltage is more than a  $V_{BE}$  below the output voltage, this diode will turn ON and current will flow into the regulator output. In such cases, a parasitic SCR can latch which will allow a high current to flow into the  $V_{IN}$  pin and out the ground pin, which can damage the part.

The internal diode can also be turned on if the input voltage is abruptly stepped down to a voltage which is a  $V_{BE}$  below the output voltage.



In any application where the output voltage may be higher than the input voltage, an external Schottky diode must be connected from  $V_{IN}$  to  $V_{OUT}$  (cathode on  $V_{IN}$ , anode on  $V_{OUT}$ ; see Figure 39), to limit the reverse voltage across the LP2982 to 0.3 V (see *Absolute Maximum Ratings*).



Figure 39. Adding External Schottky Diode Protection

## 8.2.2.4 ON/OFF Input Operation

The LP2982 is shut off by pulling the  $ON/\overline{OFF}$  input low, and turned on by driving the input high. If this feature is not to be used, the  $ON/\overline{OFF}$  input should be tied to  $V_{IN}$  to keep the regulator on at all times (the  $ON/\overline{OFF}$  input must **not** be left floating).

To ensure proper operation, the signal source used to drive the ON/OFF input must be able to swing above and below the specified turnon/turnoff voltage thresholds which specify an ON or OFF state (see *Electrical Characteristics*).

The ON/OFF signal may come from either a totem-pole output, or an open-collector output with pullup resistor to the LP2982 input voltage or another logic supply. The high-level <u>voltage</u> may exceed the LP2982 input voltage, but must remain within the <u>Absolute Maximum Ratings</u> for the ON/OFF pin.

It is also important that the turnon/turnoff voltage signals applied to the  $ON/\overline{OFF}$  input have a slew rate which is greater than 40 mV/ $\mu$ s.

#### **NOTE**

**IMPORTANT**: The regulator shutdown function does not operate correctly if a slow-moving signal is applied to the ON/OFF input.

#### 8.2.2.5 Power Dissipation

Knowing the device power dissipation and proper sizing of the thermal plane connected to the tab or pad is critical to ensuring reliable operation. Device power dissipation depends on input voltage, output voltage, and load conditions and can be calculated with Equation 1.

$$P_{D(MAX)} = (V_{IN(MAX)} - V_{OUT}) \times I_{OUT}$$
(1)

Power dissipation can be minimized, and greater efficiency can be achieved, by using the lowest available voltage drop option that is greater than the dropout voltage ( $V_{DO}$ ). However, keep in mind that higher voltage drops result in better dynamic (that is, PSRR and transient) performance.

On the LP2982 SOT-23 (DBV) package, the primary conduction path for heat is through the five leads to the PCB. The ground pin (pin 2) is attached directly to the back side of the die and should be accorded extra copper area on the PCB. The maximum allowable junction temperature ( $T_{J(MAX)}$ ) determines maximum power dissipation allowed ( $P_{D(MAX)}$ ) for the device package. Power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance ( $R_{\theta JA}$ ) of the combined PCB and device package and the temperature of the ambient air ( $T_A$ ), according to Equation 2 or Equation 3:

(4)

(5)



$$T_{J(MAX)} = T_{A(MAX)} + (R_{\theta JA} \times P_{D(MAX)})$$
 (2)

$$P_{D} = \left(T_{\text{I(MAX)}} - T_{\text{A(MAX)}}\right) / R_{\text{BIA}} \tag{3}$$

Unfortunately, this  $R_{\theta JA}$  is highly dependent on the heat-spreading capability of the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The  $R_{\theta JA}$  recorded in *Thermal Information* is determined by the specific EIA/JEDEC JESD51-7 standard for PCB and copper-spreading area and is to be used only as a relative measure of package thermal performance. For a well-designed thermal layout,  $R_{\theta JA}$  is actually the sum of the package junction-to-board thermal resistance ( $R_{\theta JB}$ ) plus the thermal resistance contribution by the PCB copper area acting as a heat sink.

#### 8.2.2.6 Estimating Junction Temperature

The EIA/JEDEC standard recommends the use of psi  $(\Psi)$  thermal characteristics to estimate the junction temperatures of surface mount devices on a typical PCB board application. These characteristics are not true thermal resistance values, but rather package specific thermal characteristics that offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of copper-spreading area. The key thermal characteristics  $(\Psi_{JT}$  and  $\Psi_{JB})$  are given in *Thermal Information* and are used in accordance with Equation 4 or Equation 5.

$$T_{J(MAX)} = T_{TOP} + (\Psi_{JT} \times P_{D(MAX)})$$

#### where

- P<sub>D(MAX)</sub> is explained in Equation 3
- T<sub>TOP</sub> is the temperature measured at the center-top of the device package.

$$T_{J(MAX)} = T_{BOARD} + (\Psi_{JB} \times P_{D(MAX)})$$

#### where

- P<sub>D(MAX)</sub> is explained in Equation 3.
- T<sub>BOARD</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge.

For more information about the thermal characteristics  $\Psi_{JT}$  and  $\Psi_{JB}$ , see *Semiconductor and IC Package Thermal Metrics* (SPRA953); for more information about measuring  $T_{TOP}$  and  $T_{BOARD}$ , see *Using New Thermal Metrics* (SBVA025); and for more information about the EIA/JEDEC JESD51 PCB used for validating  $R_{\theta JA}$ , see the TI Application Report *Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs* (SZZA017). These application notes are available at www.ti.com.

#### 8.2.3 Application Curves



## 9 Power Supply Recommendations

The LP2982 is designed to operate from an input voltage supply range between  $V_{OUT(NOM)} + 1 V$  and 16 V. The input voltage range provides adequate headroom for the device to have a regulated output. This input supply must be well regulated. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance.

## 10 Layout

## 10.1 Layout Guidelines

For best overall performance, place all circuit components on the same side of the circuit board and as near as practical to the respective LDO pin connections. Place ground return connections to the input and output capacitors, and to the LDO ground pin as close to each other as possible, connected by a wide, component-side, copper surface. The use of vias and long traces to create LDO circuit connections is strongly discouraged and negatively affects system performance. This grounding and layout scheme minimizes inductive parasitics, and thereby reduces load-current transients, minimizes noise, and increases circuit stability. A ground reference plane is also recommended and is either embedded in the PCB itself or located on the bottom side of the PCB opposite the components. This reference plane serves to assure accuracy of the output voltage, shield noise, and behaves similar to a thermal plane to spread (or sink) heat from the LDO device. In most applications, this ground plane is necessary to meet thermal requirements.

### 10.2 Layout Example



Figure 42. LP2982 Layout Example



## 11 Device and Documentation Support

### 11.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 11.2 Documentation Support

#### 11.2.1 Related Documentation

For additional information, see the following:

- TI Application Report Semiconductor and IC Package Thermal Metrics (SPRA953)
- TI Application Report Using New Thermal Metrics (SBVA025)
- TI Application Report Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs (SZZA017)

## 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 3-Nov-2023

#### PACKAGING INFORMATION

| Orderable Device     | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|----------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| LP2982AIM5-3.3/NOPB  | ACTIVE  | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | (6)<br>SN                     | Level-1-260C-UNLIM | -40 to 125   | L19A                 | Samples |
| LP2982AIM5-5.0/NOPB  | ACTIVE  | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | L18A                 | Samples |
| LP2982AIM5X-3.0/NOPB | ACTIVE  | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | L20A                 | Samples |
| LP2982AIM5X-3.3/NOPB | LIFEBUY | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | L19A                 |         |
| LP2982AIM5X-5.0/NOPB | ACTIVE  | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | L18A                 | Samples |
| LP2982IM5-3.3/NOPB   | ACTIVE  | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | L19B                 | Samples |
| LP2982IM5-5.0/NOPB   | ACTIVE  | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | L18B                 | Samples |
| LP2982IM5X-3.0/NOPB  | ACTIVE  | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | L20B                 | Samples |
| LP2982IM5X-3.3/NOPB  | ACTIVE  | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | L19B                 | Samples |
| LP2982IM5X-5.0/NOPB  | LIFEBUY | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | L18B                 |         |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 3-Nov-2023

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 3-Nov-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device               | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LP2982AIM5-3.3/NOPB  | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LP2982AIM5-5.0/NOPB  | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LP2982AIM5X-3.0/NOPB | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LP2982AIM5X-3.3/NOPB | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LP2982AIM5X-5.0/NOPB | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LP2982IM5-3.3/NOPB   | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LP2982IM5-5.0/NOPB   | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LP2982IM5X-3.0/NOPB  | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LP2982IM5X-3.3/NOPB  | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LP2982IM5X-5.0/NOPB  | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |



www.ti.com 3-Nov-2023



\*All dimensions are nominal

| 7 til dillicionolo ale nominal |              |                 |      |      |             |            |             |
|--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LP2982AIM5-3.3/NOPB            | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LP2982AIM5-5.0/NOPB            | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LP2982AIM5X-3.0/NOPB           | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LP2982AIM5X-3.3/NOPB           | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LP2982AIM5X-5.0/NOPB           | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LP2982IM5-3.3/NOPB             | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LP2982IM5-5.0/NOPB             | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LP2982IM5X-3.0/NOPB            | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LP2982IM5X-3.3/NOPB            | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LP2982IM5X-5.0/NOPB            | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated