# High Voltage High Efficiency Power Factor Correction Controller # **NCP1615** The NCP1615 is a high voltage PFC controller designed to drive PFC boost stages based on an innovative Current Controlled Frequency Foldback (CCFF) method. In this mode, the circuit operates in critical conduction mode (CrM) when the inductor current exceeds a programmable value. When the current is below this preset level, the NCP1615 linearly decays the frequency down to a minimum of about 26 kHz at the sinusoidal zero–crossing. CCFF maximizes the efficiency at both nominal and light load. In particular, the standby losses are reduced to a minimum. Innovative circuitry allows near–unity power factor even when the switching frequency is reduced. The integrated high voltage start-up circuit eliminates the need for external start-up components and consumes negligible power during normal operation. Housed in a SOIC-16 package, the NCP1615 incorporates the features necessary for robust and compact PFC stages, with few external components. #### **General Features** - High Voltage Start-Up Circuit with Integrated Brownout Detection - Input to Force Controller into Standby Mode - Restart Pin Allows Adjustment of Bulk Voltage Hysteresis in Standby Mode - Skip Mode Near the Line Zero Crossing - Fast Line / Load Transient Compensation - Valley Switching for Improved Efficiency - High Drive Capability: -500 mA/+800 mA - Wide V<sub>CC</sub> Range: from 9.5 V to 30 V - Input Voltage Range Detection - Line Removal Detection Circuitry - Power Saving Mode (PSM) Enables < 30 mW No-load Power Consumption - This is a Pb and Halogen Free Device #### **Safety Features** - Adjustable Bulk Undervoltage Detection (BUV) - Soft Overvoltage Protection - Overcurrent Protection - Open Pin Protection for FB and FOVP/BUV Pins - Internal Thermal Shutdown - Bi-Level Latch Input for OVP and OTP - Bypass/Boost Diode Short Circuit Protection - Open Ground Pin Protection #### **MARKING DIAGRAM** NCP1615xx = Specific Device Code xx = C4 or C5 Α = Assembly Location WL = Wafer Lot Y = Year WW = Work Week G = Pb-Free Package #### **PIN CONNECTION** NCP1615 16 Pins (Top View) #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 5 of this data sheet. #### **Typical Applications** - PC Power Supplies - Off Line Appliances Requiring Power Factor Correction - LED Drivers - Flat TVs Figure 1. NCP1615 Typical Application Circuit Figure 2. NCP1615 Functional Block Diagram #### Table 1. PIN FUNCTION DESCRIPTION | high side resistor chain from the PFC bulk voltage connects to this pin. An internal high-voltage switch disco- nects the high side resistor chain from the low side resistor when the PFC is lathed or in PSM in order to re- Uncernity prover. This pin revelves a portion of the PFC output voltage for the regulation and the dynamic response enhancer. (DRE) that speeds up the loop response when the output voltage drops below 95.% of the regulation level, is also the input signal for the Soft-Overvoltage Comparators as well as the Undervoltage (UNP). Comparator The UVP Comparator prevents operation as long as V <sub>TR</sub> is lower than 12% of the reference voltage (Vargh.). Soft-Overvoltage Comparator (Soft-OVP) gradually reduces the duty ratio to zero when V-pg seceeds 105% V <sub>RSP</sub> . A 250 nA sink current is built—in to trigger the UVP protection and disables the part if the feedback pin is accidentally open. A dedicated comparator monitors the bulk voltage and disables the controller if a line over voltage fault is detected. 3 Restart This pin receives a portion of the PFC output voltage for determining the restart level after entering standby mode. FOVP/BUV Input terminal for the Fast Overvoltage (Fast-OVP) and Bulk Undervoltage (BUV) Comparators. The circuit of Soft-OVP Comparator monitors the Veryon threshold which is set 2% higher them the reference for Soft-OVP Comparator monitoring the EPI pin. This sallows the both pins to receive the same portion of the out voltage. The BUV foundation has no action whenever the PFCOV pin in in low state. Once the downstream converter is enabled the BUV Comparator monitors the output voltage to en use it is high enough for proper operation of the downstream converter. A 250 nA current pulls down the pin is over the controller in the controller is disabled. The voltage on this pin progradually increased when the pin is accidentally open. 5 Control The error amplifier output is available on this pin. The network connected between this pin and ground devike the controller in the | Pin Number | Name | Function | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (IORE) that speeds up the loop response when the output voltage drops below 95.5% of the regulation level is also the input signal for the Soft-Overothage Comparators as well as the Undervoltage (UVP) Comparator The UVP Comparator prevents operation as long as Vrg is lower than 12% of the reference voltage (Property). Soft-Overothage Comparator (Soft-Over) gradually requested the unit of the UVP comparator (Soft-Over) gradually requested the unit of the part of the feedback print accidentally open. A decideated comparator monitors the bulk voltage and disable the part of the feedback print accidentally open. A decideated comparator monitors the bulk voltage and disables the controller of a line over voltage fault is defected. 3 Restart This pin receives a portion of the PFC output voltage for determining the restart level after entering standby mode. 4 FOVPIBUV Input terminal for the Fast Overvoltage (Fast-OVP) and Bulk Undervoltage (BUV) Comparators. The circuit ables the driver if the Vropyriguy exceeds the Vroys threshold which is set 2% higher than the reference for ables the driver if the Vropyriguy exceeds the Vroys threshold which is set 2% higher than the reference for ables the driver if the Vropyriguy exceeds the Vroys threshold which is set 2% higher than the reference for ables the driver if the Vropyriguy exceeds the Vroys threshold which is set 2% higher than the reference for ables the driver in grounds the PFCCOK fig. In the BUV Comparator trips when Vropyriguy falls below 76% of the reference voltage. The BUV Comparator trips when Vropyriguy falls below 76% of the reference voltage. The BUV Comparator trips when Vropyriguy falls below 76% of the reference voltage. The Buve Vropyriguy falls below 76% of the reference voltage. The Buve Vropyriguy falls below 76% of the reference voltage and the Vropyriguy falls below 76% of the reference voltage. The Vropyriguy falls below 76% of the reference voltage 76% of the Vropyriguy falls below 76% of the vice voltage 76% of the Vropyriguy falls below 76 | 1 | HVFB | High voltage PFC feedback input. An external resistor divider is used to sense the PFC bulk voltage. The divider high side resistor chain from the PFC bulk voltage connects to this pin. An internal high-voltage switch disconnects the high side resistor chain from the low side resistor when the PFC is latched or in PSM in order to reduce input power. | | FOVP/BUV Input terminal for the Fast Overvoltage (Fast-OVP) and Bulk Undervoltage (BUV) Comparators. The circuit ables the driver if the \( \textit{F}_{CyDy-Dy-Dy-Dy-Persehold which is set 2% higher than the reference for Soft-OVP comparator monitoring the FB pin. This allows the both pins to receive the same portion of the out voltage. The BUV Comparator transfer is not in the process of the Soft-OVP comparator monitoring the FB pin. This allows the both pins to receive the same portion of the out voltage. The BUV Comparator monitors the Overhead ables the direct of Comparator monitors the output voltage. A BUV fault of ables the direct and downstream converter is enabled the BUV Comparator monitors the output voltage to en sure it is high enough for proper operation of the downstream converter. A 250 nA current pulls down the pin disable the controller if the pin is accidentally open. 5 | 2 | FB | (DRE) that speeds up the loop response when the output voltage drops below 95.5% of the regulation level. $V_{FB}$ is also the input signal for the Soft–Overvoltage Comparators as well as the Undervoltage (UVP) Comparator. The UVP Comparator prevents operation as long as $V_{FB}$ is lower than 12% of the reference voltage ( $V_{REF}$ ). The Soft–Overvoltage Comparator (Soft–OVP) gradually reduces the duty ratio to zero when $V_{FB}$ exceeds 105% of $V_{REF}$ . A 250 nA sink current is built–in to trigger the UVP protection and disable the part if the feedback pin is accidentally open. A dedicated comparator monitors the bulk voltage and disables the controller if a line over- | | ables the driver if the V <sub>FOVPBIN</sub> exceeds the V <sub>FOVP</sub> threshold which is set 2% higher than the reference for Soft-OVP comparator mointoring the FB pin. This allows the both pins to receive the same portion of the out voltage. The BUV Comparator trips when V <sub>FOVPBIN</sub> falls below 76% of the reference voltage. A BUV fall dables the driver and grounds the PFOCK pin. The BUV function has no action whenever the PFCOK pin is in low state. Once the downstream converter is enabled the BUV Comparator mointors the output voltage to en sure it is high enough for proper operation of the downstream converter. A 250 nA current pulls down the pin is accidentally open. 5 Control The error amplifier output is available on this pin. The network connected between this pin and ground sets it regulation loop bandwidth. It is typically set below 20 Hz to achieve high power factor ratios. This pin is grour ed when the controller is disabled. The voltage on this pin gradually increases during power up to achieve a soft-start. 6 FFcontrol This pin sources a current representative to the line current. Connect a resistor between this pin and GND to defend the controller is disabled. The voltage on this pin gradually increases during power up to achieve a proximately equates [8] us *1 (- V FTCONTROW YEIF)]. By this means, the circuit increases the deadtime a proximately equates [8] us *1 (- V FTCONTROW YEIF)]. By this means, the circuit increases the deadtime as the current increases. The circuit skips cycles whenever VFFCONTROW is pin is pulled above or below the fault thresholds. A precipital proximately equates whenever VFFCONTROW is pin in pin in the pin and GND to inhibit skip operation. 7 Fault The controller enters fault mode if the voltage of this pin is pulled above or below the fault thresholds. A precipital proximation of the current. If superior power factor is required, offset the voltage on this pin ymore than 0.75 V to inhibit skip operation. 8 STDBY This pin is used to force the controller into standby mode. 9 P | 3 | Restart | | | regulation loop bandwidth. It is typically set below 20 Hz to achieve high power factor ratios. This pin is grouned when the controller is disabled. The voltage on this pin gradually increases during power up to achieve a soft-start. 6 FFcontrol 7 This pin sources a current representative to the line current. Connect a resistor between this pin and GND to generate a voltage representative of the line current. When this voltage exceeds the internal 2.5 V reference, circuit operates in critical conduction mode. If the pin voltage is below 2.5 V, a dead-time is generated that a proximately equates [83 µs * (1 – (VFcontrol/VacFI)]). By this means, the circuit increases the deadtime when current is smaller and decreases the deadtime as the current increases. 7 The circuit skips cycles whenever VFccontrol is below 0.65 V to prevent the PFC stage from operating near the line zero crossing where the power transfer is particularly inefficient. This does result in a slightly increased of tortion of the current. If superior power factor is required, offset the voltage on this pin by more than 0.75 V to inhibit skip operation. 7 Fault 7 The controller enters fault mode if the voltage of this pin is pulled above or below the fault thresholds. A precipal up current source allows direct interface with an NTC thermistor. Fault detection triggers a latch. 8 STDBY This pin is used to force the controller into standby mode. 9 PSTimer Power saving mode (PSM) timer adjust. A capacitor between this pin and GND, CpsTimer, sets the delay time before the controller enters power saving mode to 100 µA. The input filter capacitor discharge fit in is available while in power saving mode. Once the controller enters power saving mode the IC is disabled and the current consumption is reduced to a maximum of 100 µA. The input filter capacitor discharge fit in is available while in power saving mode. The device enters PSM if the voltage on this pin exceeds the Pthreshold, Vps_in. A secondary side controller optocoupler pulls down on the | 4 | FOVP/BUV | Input terminal for the Fast Overvoltage (Fast–OVP) and Bulk Undervoltage (BUV) Comparators. The circuit disables the driver if the $V_{FOVP/BUV}$ exceeds the $V_{FOVP}$ threshold which is set 2% higher than the reference for the Soft–OVP comparator monitoring the FB pin. This allows the both pins to receive the same portion of the output voltage. The BUV Comparator trips when $V_{FOVP/BUV}$ falls below 76% of the reference voltage. A BUV fault disables the driver and grounds the PFCOK pin. The BUV function has no action whenever the PFCOK pin is in low state. Once the downstream converter is enabled the BUV Comparator monitors the output voltage to ensure it is high enough for proper operation of the downstream converter. A 250 nA current pulls down the pin and disable the controller if the pin is accidentally open. | | generate a voltage representative of the line current. When this voltage exceeds the internal 2.5 V reference circuit operates in critical conduction mode. If the pin voltage is below 2.5 V, a dead-time is generated that a proximately equates [83 µs • (1 – (VFFcontrol/VFEP)]). By this means, the circuit increases the deadtime when current is smaller and decreases the deadtime as the current increases. The circuit skips cycles whenever VFFcontrol is below 0.65 V to prevent the PFC stage from operating near the line zero crossing where the power transfer is particularly inefficient. This does result in a slightly increased of tortion of the current. If superior power factor is required, offset the voltage on this pin by more than 0.75 V to inhibit skip operation. 7 Fault The controller enters fault mode if the voltage of this pin is pulled above or below the fault thresholds. A precipally up current source allows direct interface with an NTC thermistor. Fault detection triggers a latch. 8 STDBY This pin is used to force the controller into standby mode. 9 PSTimer Power saving mode (PSM) timer adjust. A capacitor between this pin and GND, C <sub>PSTimer</sub> , sets the delay time before the controller enters power saving mode. Once the controller enters power saving mode the IC is disabled and the current consumption is reduced to a maximum of 100 µA. The input filter capacitor discharge fittion is available while in power saving mode. The device enters PSM if the voltage on this pin exceeds the Pthreshold, V <sub>PS_im</sub> . 10 PFCOK This pin secondary side controller opticoupler pulls down on the pin to prevent the controller of entering PSM when the load is connected to the power supply. The controller is enabled once V <sub>PSTimer</sub> drops below V <sub>PS_out</sub> . 11 CS/ZCD This pin monitors the MOSFET current to limit its maximum current. This pin is also connected to an internal comparator for zero current detection (ZCD). This comparator is designed to monitor a signal from an auxilia winding and to detect the core reset when this vo | 5 | Control | | | tortion of the current. If superior power factor is required, offset the voltage on this pin by more than 0.75 V to inhibit skip operation. The controller enters fault mode if the voltage of this pin is pulled above or below the fault thresholds. A precipull up current source allows direct interface with an NTC thermistor. Fault detection triggers a latch. STDBY This pin is used to force the controller into standby mode. PSTimer Power saving mode (PSM) timer adjust. A capacitor between this pin and GND, C <sub>PSTimer</sub> , sets the delay time before the controller enters power saving mode. Once the controller enters power saving mode the IC is disabled and the current consumption is reduced to a maximum of 100 µA. The input filter capacitor discharge fit ion is available while in power saving mode. The device enters PSM if the voltage on this pin exceeds the Pothershold, V <sub>PS in</sub> . A secondary side controller optocoupler pulls down on the pin to prevent the controller for entering PSM when the load is connected to the power supply. The controller is enabled once V <sub>PSTimer</sub> drops below V <sub>PS_out</sub> . This pin is grounded until the PFC output has reached its nominal level. It is also grounded if the controller detects a fault. The voltage on this pin is 5 V once the controller reaches regulation. CS/ZCD This pin monitors the MOSFET current to limit its maximum current. This pin is also connected to an internal comparator for zero current detection (ZCD). This comparator is designed to monitor a signal from an auxilia winding and to detect the core reset when this voltage drops to zero. The auxiliary winding voltage is to be applied through a diode to avoid altering the current sense information for the on time (see application schemated trively drive high gate charge power MOSFETs. PRV MOSFET driver. The high current capability of the totem pole gate drive (-0.5/+0.8 A) makes it suitable to effect the view of the pole | 6 | FFcontrol | The circuit skips cycles whenever V <sub>FFcontrol</sub> is below 0.65 V to prevent the PFC stage from operating near the | | pull up current source allows direct interface with an NTC thermistor. Fault detection triggers a latch. 8 STDBY This pin is used to force the controller into standby mode. 9 PSTimer Power saving mode (PSM) timer adjust. A capacitor between this pin and GND, C <sub>PSTimer</sub> , sets the delay time before the controller enters power saving mode. Once the controller enters power saving mode the IC is disabled and the current consumption is reduced to a maximum of 100 µA. The input filter capacitor discharge fition is available while in power saving mode. The device enters PSM if the voltage on this pin exceeds the Pthreshold, V <sub>PS, in</sub> . A secondary side controller optocoupler pulls down on the pin to prevent the controller for entering PSM when the load is connected to the power supply. The controller is enabled once V <sub>PSTimer</sub> drops below V <sub>PS_out</sub> . 10 PFCOK This pin is grounded until the PFC output has reached its nominal level. It is also grounded if the controller detects a fault. The voltage on this pin is 5 V once the controller reaches regulation. 11 CS/ZCD This pin monitors the MOSFET current to limit its maximum current. This pin is also connected to an internal comparator for zero current detection (ZCD). This comparator is designed to monitor a signal from an auxilial winding and to detect the core reset when this voltage drops to zero. The auxiliary winding voltage is to be applied through a diode to avoid altering the current sense information for the on time (see application schemated to the core reset when this voltage drops to zero. The auxiliary winding voltage is to be applied through a diode to avoid altering the current sense information for the on time (see application schemated to the core reset when the voltage drops to zero. The auxiliary winding voltage is to be applied through a diode to avoid altering the current sense information for the on time (see application schemated to the properties of the properties of the properties of the properties of the properties of the properties of the prop | | | tortion of the current. If superior power factor is required, offset the voltage on this pin by more than 0.75 V to | | PSTimer PSTime | 7 | Fault | The controller enters fault mode if the voltage of this pin is pulled above or below the fault thresholds. A precise pull up current source allows direct interface with an NTC thermistor. Fault detection triggers a latch. | | before the controller enters power saving mode. Once the controller enters power saving mode the IC is disabled and the current consumption is reduced to a maximum of 100 μA. The input filter capacitor discharge fition is available while in power saving mode. The device enters PSM if the voltage on this pin exceeds the Pthreshold, V <sub>PS in</sub> . A secondary side controller optocoupler pulls down on the pin to prevent the controller fror entering PSM when the load is connected to the power supply. The controller is enabled once V <sub>PSTimer</sub> drops below V <sub>PS out</sub> . 10 PFCOK This pin is grounded until the PFC output has reached its nominal level. It is also grounded if the controller detects a fault. The voltage on this pin is 5 V once the controller reaches regulation. 11 CS/ZCD This pin monitors the MOSFET current to limit its maximum current. This pin is also connected to an internal comparator for zero current detection (ZCD). This comparator is designed to monitor a signal from an auxilial winding and to detect the core reset when this voltage drops to zero. The auxiliary winding voltage is to be a plied through a diode to avoid altering the current sense information for the on time (see application schemated to the core reset when this voltage drops to zero. The auxiliary winding voltage is to be applied through a diode to avoid altering the current sense information for the on time (see application schemated to the current sense information for the ontime (see application schemated to the current sense information for the ontime (see application schemated to the current sense information for the ontime (see application schemated to the current sense information for the ontime (see application schemated to the current sense information for the ontime (see application schemated to the current sense information for the ontime (see application schemated to the current sense information for the ontime (see application schemated to the current sense information for the ontime (see application schemated to the current | 8 | STDBY | This pin is used to force the controller into standby mode. | | tects a fault. The voltage on this pin is 5 V once the controller reaches regulation. CS/ZCD This pin monitors the MOSFET current to limit its maximum current. This pin is also connected to an internal comparator for zero current detection (ZCD). This comparator is designed to monitor a signal from an auxilia winding and to detect the core reset when this voltage drops to zero. The auxiliary winding voltage is to be applied through a diode to avoid altering the current sense information for the on time (see application schemat DRV MOSFET driver. The high current capability of the totem pole gate drive (-0.5/ +0.8 A) makes it suitable to effect tively drive high gate charge power MOSFETs. VCC Supply input. This pin is the positive supply of the IC. The circuit starts to operate when V <sub>CC</sub> exceeds V <sub>CC(on After start-up, the operating range is 9.5 V up to 30 V. Removed for creepage distance. This pin is the input for the line removal detection, line level detection, and brownout detection circuits. This pin is the positive supply of the level detection, and brownout detection circuits. This pin is the input for the line removal detection, line level detection, and brownout detection circuits. This pin is the positive supply of the level detection, and brownout detection circuits. This pin is the input for the line removal detection, line level detection, and brownout detection circuits. This pin is the positive supply of the line removal detection, line level detection, and brownout detection circuits.</sub> | 9 | PSTimer | Power saving mode (PSM) timer adjust. A capacitor between this pin and GND, $C_{PSTimer}$ , sets the delay time before the controller enters power saving mode. Once the controller enters power saving mode the IC is disabled and the current consumption is reduced to a maximum of 100 $\mu$ A. The input filter capacitor discharge function is available while in power saving mode. The device enters PSM if the voltage on this pin exceeds the PSM threshold, $V_{PS}$ in. A secondary side controller optocoupler pulls down on the pin to prevent the controller from entering PSM when the load is connected to the power supply. The controller is enabled once $V_{PSTimer}$ drops below $V_{PS}$ out. | | comparator for zero current detection (ZCD). This comparator is designed to monitor a signal from an auxilial winding and to detect the core reset when this voltage drops to zero. The auxiliary winding voltage is to be applied through a diode to avoid altering the current sense information for the on time (see application schemat I2 GND Ground reference. 13 DRV MOSFET driver. The high current capability of the totem pole gate drive (-0.5/ +0.8 A) makes it suitable to efficient tively drive high gate charge power MOSFETs. 14 VCC Supply input. This pin is the positive supply of the IC. The circuit starts to operate when V <sub>CC</sub> exceeds V <sub>CC(on After start-up, the operating range is 9.5 V up to 30 V. 15 Removed for creepage distance. 16 HV This pin is the input for the line removal detection, line level detection, and brownout detection circuits. This pin is the input for the line removal detection, line level detection, and brownout detection circuits. This pin is the input for the line removal detection, line level detection, and brownout detection circuits. This pin is the input for the line removal detection, line level detection, and brownout detection circuits. This pin is the line removal detection, line level detection, and brownout detection circuits.</sub> | 10 | PFCOK | This pin is grounded until the PFC output has reached its nominal level. It is also grounded if the controller detects a fault. The voltage on this pin is 5 V once the controller reaches regulation. | | DRV MOSFET driver. The high current capability of the totem pole gate drive (-0.5/ +0.8 A) makes it suitable to efficiency tively drive high gate charge power MOSFETs. VCC Supply input. This pin is the positive supply of the IC. The circuit starts to operate when V <sub>CC</sub> exceeds V <sub>CC(ondecondary)</sub> After start-up, the operating range is 9.5 V up to 30 V. Removed for creepage distance. HV This pin is the input for the line removal detection, line level detection, and brownout detection circuits. This pin is the input for the line removal detection, line level detection, and brownout detection circuits. | 11 | CS/ZCD | This pin monitors the MOSFET current to limit its maximum current. This pin is also connected to an internal comparator for zero current detection (ZCD). This comparator is designed to monitor a signal from an auxiliary winding and to detect the core reset when this voltage drops to zero. The auxiliary winding voltage is to be applied through a diode to avoid altering the current sense information for the on time (see application schematic). | | tively drive high gate charge power MOSFÉTs. 14 VCC Supply input. This pin is the positive supply of the IC. The circuit starts to operate when V <sub>CC</sub> exceeds V <sub>CC(on</sub> After start–up, the operating range is 9.5 V up to 30 V. 15 Removed for creepage distance. 16 HV This pin is the input for the line removal detection, line level detection, and brownout detection circuits. This pin is the input for the line removal detection, line level detection, and brownout detection circuits. | 12 | GND | Ground reference. | | After start-up, the operating range is 9.5 V up to 30 V. 15 Removed for creepage distance. 16 HV This pin is the input for the line removal detection, line level detection, and brownout detection circuits. This p | 13 | DRV | MOSFET driver. The high current capability of the totem pole gate drive (-0.5/ +0.8 A) makes it suitable to effectively drive high gate charge power MOSFETs. | | 16 HV This pin is the input for the line removal detection, line level detection, and brownout detection circuits. This p | 14 | VCC | Supply input. This pin is the positive supply of the IC. The circuit starts to operate when $V_{CC}$ exceeds $V_{CC(on)}$ . After start-up, the operating range is 9.5 V up to 30 V. | | | 15 | | Removed for creepage distance. | | | 16 | HV | This pin is the input for the line removal detection, line level detection, and brownout detection circuits. This pin is also the input for the high voltage start-up circuit. | # **Table 2. ORDERABLE PART OPTIONS** | Part Number | V <sub>CC</sub> | HV<br>Start-Up | OTP Fault | PSM | V <sub>CC</sub><br>Discharge | Start-Up I <sub>boost</sub> | V <sub>lineselect(HL)</sub> | V <sub>lineselect(LL)</sub> | High Line<br>Threshold | |---------------|-----------------|----------------|-----------|-----|------------------------------|-----------------------------|-----------------------------|-----------------------------|------------------------| | NCP1615C4DR2G | 17 V | Yes | Latch | Yes | Yes | Yes | 250 V | 236 V | 250 Vdc | | NCP1615C5DR2G | 17 V | Yes | Latch | Yes | Yes | Yes | 236 V | 222 V | 236 Vdc | # **Table 3. ORDERING INFORMATION** | Part Number | Device Marking | Package | Shipping <sup>†</sup> | |---------------|----------------|-------------------------|-----------------------| | NCP1615C4DR2G | NCP1615C4 | SOIC-16 NB, LESS PIN 15 | OFOO / Tong & Dool | | NCP1615C5DR2G | NCP1615C5 | (Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>1.</sup> For version C5, the line valley counter is replaced with a lockout timer. Table 4. MAXIMUM RATINGS (Notes 2 and 3) | Rating | Pin | Symbol | Value | Unit | |-------------------------------------------------------------------------------------------------------------------------|------------|------------------------------------------------|-----------------------------------|------| | High Voltage Start-Up Circuit Input Voltage | HV | V <sub>HV</sub> | -0.3 to 700 | V | | High Voltage Feedback Input Voltage | HVFB | $V_{HVFB}$ | -0.3 to 700 | V | | High Voltage Feedback Input Current | HVFB | I <sub>HVFB</sub> | 0.5 | mA | | Zero Current Detection and Current Sense Input Voltage (Note 4) | CS/ZCD | V <sub>CS/ZCD</sub> | -0.3 to V <sub>CS/ZCD(MAX)</sub> | V | | Zero Current Detection and Current Sense Input Current | CS/ZCD | I <sub>CS/ZCD</sub> | +5 | mA | | Control Input Voltage (Note 5) | Control | V <sub>Control</sub> | −0.3 to V <sub>Control(MAX)</sub> | V | | Supply Input Voltage | VCC | V <sub>CC(MAX)</sub> | -0.3 to 30 | V | | Fault Input Voltage | Fault | V <sub>Fault</sub> | -0.3 to (V <sub>CC</sub> + 0.6) | V | | PSTimer Input Voltage | PSTimer | V <sub>PSTimer</sub> | -0.3 to (V <sub>CC</sub> + 0.6) | V | | Driver Maximum Voltage (Note 6) | DRV | $V_{DRV}$ | −0.3 to V <sub>DRV</sub> | V | | Driver Maximum Current | DRV | I <sub>DRV(SRC)</sub><br>I <sub>DRV(SNK)</sub> | 500<br>800 | mA | | Maximum Input Voltage (Note 7) | Other Pins | $V_{MAX}$ | -0.3 to 7 | V | | Maximum Operating Junction Temperature | | TJ | -40 to 150 | °C | | Storage Temperature Range | | T <sub>STG</sub> | -60 to 150 | °C | | Lead Temperature (Soldering, 10 s) | | T <sub>L(MAX)</sub> | 300 | °C | | Moisture Sensitivity Level | | MSL | 1 | - | | Power Dissipation (T <sub>A</sub> = 70°C, 1 Oz Cu, 0.155 Sq Inch Printed Circuit Copper Clad) Plastic Package SOIC–16NB | | P <sub>D</sub> | 465 | mW | | Thermal Resistance, (Junction to Ambient 1 Oz Cu Printed Circuit Copper Clad) Plastic Package SOIC-16NB | | R <sub>θJA</sub><br>R <sub>θJC</sub> | 172<br>68 | °C/W | | ESD Capability Human Body Model per JEDEC Standard JESD22-A114E. Charge Device Model per JEDEC Standard JESD22-C101E. | | | > 2000<br>> 500 | V | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 2. This device contains Latch-Up protection and exceeds ± 100 mA per JEDEC Standard JESD78. - 3. Low Conductivity Board. As mounted on 80 x 100 x 1.5 mm FR4 substrate with a single layer of 50 mm2 of 2 oz copper traces and heat - Low Conductivity Board. As mounted on 80 x 100 x 1.5 min FR4 substrate with a single layer of 50 min<sup>2</sup> of 2 oz copper traces and near spreading area. As specified for a JEDEC51–1 conductivity test PCB. Test conditions were under natural convection of zero air flow. V<sub>CS/ZCD(MAX)</sub> is the CS/ZCD pin positive clamp voltage. V<sub>Control(MAX)</sub> is the Control pin positive clamp voltage. When V<sub>CC</sub> exceeds the driver clamp voltage (V<sub>DRV(high)</sub>), V<sub>DRV</sub> is equal to V<sub>DRV(high)</sub>. Otherwise, V<sub>DRV</sub> is equal to V<sub>CC</sub>. When the voltage applied to these pins exceeds 5.5 V, they sink a current about equal to (V<sub>pin</sub> 5.5 V) / (4 kΩ). An applied voltage of 7 V generators a sink current of control pin and pink of the generates a sink current of approximately 0.375 mA. | Start-UP AND SUPPLY CIRCUITS Start-Up Threshold V <sub>CC</sub> increasing V <sub>CC(off)</sub> 16.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 18.0 17.0 17.0 18.0 17.0 17.0 18.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 17.0 | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | Minimum Operating Voltage V <sub>CC</sub> decreasing V <sub>CC(off)</sub> 8.5 9.0 9.5 | | | Minimum Operating Voltage V <sub>CC</sub> decreasing V <sub>CC(off)</sub> 8.5 9.0 9.5 | V | | Internal Latch / Logic Reset Level | V | | Internal Latch / Logic Reset Level | V | | Difference Between V <sub>CC(eff)</sub> and V <sub>CC(reset)</sub> V <sub>CC(off)</sub> - V <sub>CC(reset)</sub> Λν <sub>CC(reset)</sub> 0.5 - - Regulation Level in Power Saving Mode V <sub>CC increasing, I<sub>HV</sub> = 650 μA V<sub>CC(inhibit)</sub> - 0.8 - </sub> | V | | Regulation Level in Power Saving Mode | V | | Transition from $I_{start1}$ to $I_{start2}$ $V_{CC}$ increasing, $I_{HV} = 650 \mu A$ $V_{CC(nhibit)}$ — 0.8 — Start-Up Time $C_{VCC} = 0.47 \mu F$ , $V_{CC} $ | V | | Start-Up Time | V | | $ \begin{array}{ l c c c c c c c } \hline Inhibit Current Sourced from $V_{CC}$ Pin & $V_{CC} = 0.V, V_{HV} = 100.V & $I_{start1}$ & 0.375 & 0.5 & 0.87 \\ \hline Start-Up Current Sourced from $V_{CC}$ Pin & $V_{CC} = V_{CC(pn)} - 0.5.V, $V_{HV} = 100.V & $I_{start2}$ & 6.5 & 12 & 16.5 \\ \hline Start-Up Circuit Off-State Leakage Current & $V_{HV} = 400.V & $I_{HV(off1)}$ & $-$ & $-$ & 70 \\ $V_{HV} = 700.V & $I_{HV(off2)}$ & $-$ & $-$ & 75 \\ \hline \hline Minimum Voltage for Start-Up Circuit $Start-Up $ & $I_{start2} = 6.5.mA, $V_{CC} = V_{CC(pn)} - 0.5.V & $V_{HV(MIN)}$ & $-$ & $-$ & 38 \\ \hline During PSM & $I_{start2} = 6.5.mA, $V_{CC} = V_{CC(pS_0n)}$ & $V_{HV(MIN_PSM)}$ & $-$ & $-$ & 30 \\ \hline \hline Supply Current $ & $V_{CC} = V_{CC(PS_0n)}$ & $V_{HV(MIN_PSM)}$ & $-$ & $-$ & 30 \\ \hline Supply Current $ & $V_{CC} = V_{CC(PS_0n)}$ & $V_{HV(MIN_PSM)}$ & $-$ & $-$ & 0.1 \\ \hline Latch & $V_{Standby} = 0.V, V_{Restart} = 3.V & I_{CC2}$ & $-$ & 0.6 & 1.0 \\ \hline No Switching & $V_{FB} = 2.55.V$ & I_{CC4}$ & $-$ & $-$ & 1.0 \\ \hline No Switching & $V_{FB} = 2.55.V$ & I_{CC4}$ & $-$ & $-$ & 2.0 & 3.5 \\ \hline \hline \textit{LINE REMOVAL}$ & $I_{II} = I_{II} = I_{II} = I_{II} = I_{II} = I_{II} & $-$ & $-$ & 1.0 \\ \hline Upslope Detection Reset Timer & $HV$ increasing & $I_{HV(up)}$ & $-$ & 14 & $-$ \\ \hline Downslope Detection Reset Timer & $HV$ increasing & $I_{HV(up)}$ & $-$ & 14 & $-$ \\ \hline Discharge Current & $V_{CC} = V_{CC(discharge)} + 200.mV & $I_{CC} = I_{CC} = I_{CC}$ & 2.0 & 2.5 & 30 \\ \hline HV Discharge Current & $V_{CC} = V_{CC(discharge)} + 200.mV & $I_{CC(discharge)}$ & $-$ & $-$ & 40 \\ \hline $V_{CC} = V_{CC(discharge)} + 200.mV & $V_{HV(discharge)}$ & $-$ & $-$ & 40 \\ \hline $V_{CC} = V_{CC(discharge)}$ & $-$ & $-$ & 40 \\ \hline $V_{CC} = I_{CC} = I_{CC} = I_{CC}$ & $-$ & $-$ & 40 \\ \hline $V_{CC} = I_{CC} = I_{CC}$ & $I_{CC} = I_{CC}$ & $I_{CC}$ $I_{CC}$$ | ms | | Start-Up Current Sourced from V <sub>CC</sub> Pin V <sub>CC</sub> = V <sub>CC(on)</sub> - 0.5 V, V <sub>HV</sub> = 100 V | 4 | | Start-Up Circuit Off-State Leakage Current | mA | | New Control Standby Mode Stand | mA | | Minimum Voltage for Start-Up Circuit Start-Up V <sub>CC</sub> = V <sub>CC(on)</sub> - 0.5 V | μΑ | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | During PSM | V | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | Supply Current In Power Saving Mode V <sub>CC</sub> = V <sub>CC</sub> (PS_on) V <sub>Fault</sub> = 4 V V <sub>CC</sub> = V <sub>CC</sub> (PS_on) V <sub>Fault</sub> = 4 V V <sub>CC</sub> = V <sub>CC</sub> (PS_on) (PS | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | mA | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | LINE REMOVAL Line Voltage Removal Detection Timer Upslope Detection Reset Timer HV increasing $t_{HV(up)}$ $t_{HV(up)}$ The Voltage Removal Detection Reset Timer HV decreasing $t_{HV(up)}$ The Voltage Removal Detection Reset Timer HV decreasing $t_{HV(up)}$ The Voltage Removal Detection Reset Timer HV decreasing $t_{HV(up)}$ The Voltage Removal Detection Reset Timer HV decreasing $t_{HV(up)}$ The Voltage Removal Detection Reset Timer HV decreasing $t_{HV(up)}$ The Voltage Removal Detection Timer HV decreasing $t_{HV(up)}$ The Voltage Removal Reset Timer HV decreasing $t_{HV(up)}$ The Voltage Removal Detection Timer The Voltage Removal Timer The Voltage Removal Th | | | Line Voltage Removal Detection Timer $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | Upslope Detection Reset Timer | | | Downslope Detection Reset Timer HV decreasing $t_{HV(down)}$ $ 1$ $-$ Slope Detection Limit $S_{HV}$ $ 3.5$ $-$ Discharge Current $V_{CC} = V_{CC(off)} + 200 \text{ mV}$ $V_{CC} = V_{CC(discharge)} V_{CC} + V_{C$ | ms | | Slope Detection Limit $S_{HV} - 3.5 - Discharge Current \\ V_{CC} = V_{CC(off)} + 200 \text{ mV} \\ V_{CC} = V_{CC(off)} + 200 \text{ mV} \\ V_{CC} = V_{CC(discharge)} + 200 \text{ mV} \\ I_{CC(discharge)} - 4 - I_{CC(discharge)} - 40 \\ I_{CC} Discharge Level \\ V_{CC} Discharge Level \\ V_{CC(discharge)} - 3.8 - 4.5 - 5.4 \\ I_{CC(discharge)} $ | ms | | Discharge Current $ \begin{array}{c cccc} V_{CC} = V_{CC(off)} + 200 \text{ mV} & I_{CC(discharge)} & 20 & 25 & 30 \\ V_{CC} = V_{CC(discharge)} + 200 \text{ mV} & 10 & 16.5 & 30 \\ \end{array} $ HV Discharge Current $ \begin{array}{c ccccc} I_{HV(discharge)} & - & 4 & - \\ \hline HV Discharge Level & V_{HV(discharge)} & - & - & 40 \\ \hline V_{CC} Discharge Level & V_{CC(discharge)} & 3.8 & 4.5 & 5.4 \\ \hline \end{array} $ | ms | | $ V_{CC} = V_{CC(discharge)} + 200 \text{ mV} $ | V/ms | | $ V_{CC} = V_{CC(discharge)} + 200 \text{ mV} $ | mA | | HV Discharge Level VHV(discharge) - - 40 V <sub>CC</sub> Discharge Level V <sub>CC(discharge)</sub> 3.8 4.5 5.4 | | | V <sub>CC</sub> Discharge Level V <sub>CC(discharge)</sub> 3.8 4.5 5.4 | mA | | ( | V | | | V | | LINE DETECTION | | | High Line Level Detection Threshold C4 Version C5 Version VHV increasing Vlineselect(HL) 232 250 267 220 236 252 | V | | Low Line Level Detection Threshold C4 Version C5 Version VHV decreasing Vlineselect(LL) 220 236 252 207 222 237 | V | | Line Select Hysteresis V <sub>HV</sub> increasing V <sub>lineselect(HYS)</sub> 10 | V | | Characteristics | Conditions | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------|----------------|----------------|------| | LINE DETECTION | | | | | | | | High to Low Line Mode Selector Timer<br>C5 Version<br>C4 Version | V <sub>HV</sub> decreasing | t <sub>line</sub> | 20<br>43 | 25<br>54 | 30<br>65 | ms | | Low to High Line Mode Selector Timer | V <sub>HV</sub> increasing | t <sub>delay(line)</sub> | 200 | 300 | 400 | μs | | Line Valley Lockout Counter<br>C4 Version | After t <sub>line</sub> expires | n <sub>LL</sub> | _ | 8 | _ | | | Line Level Lockout Timer<br>C5 Version | After t <sub>line</sub> expires | t <sub>line(lockout)</sub> | 120 | 150 | 180 | ms | | POWER SAVING MODE | | | | | | | | PSM Enable Threshold | V <sub>PSTimer</sub> increasing | $V_{PS\_in}$ | 3.325 | 3.500 | 3.675 | V | | PSM Disable Threshold | V <sub>PSTimer</sub> decreasing | V <sub>PS_out</sub> | 0.45 | 0.50 | 0.55 | V | | PSTimer Pull Up Current Source | V <sub>PSTimer</sub> = 0.9 V | I <sub>PSTimer1</sub> | 4.5 | 5.9 | 7.3 | μΑ | | PSTimer Fast Pull Up Current Source | V <sub>PSTimer</sub> = 3.4 V | I <sub>PSTimer2</sub> | 800 | 1000 | 1200 | μΑ | | PSTimer Leakage Current | V <sub>PSTimer</sub> = 4 V | I <sub>PSTimer(bias)</sub> | _ | _ | 100 | nA | | I <sub>PSTimer2</sub> Enable Threshold | | V <sub>PSTimer2</sub> | 0.95 | 1.00 | 1.05 | V | | Filter Delay Before Entering PSM | V <sub>PSTimer</sub> > V <sub>PS_in</sub> | t <sub>delay(PS_in)</sub> | _ | 40 | - | μs | | Detection Delay Before Exiting PSM and<br>Turning On Start-Up Circuit | V <sub>PSTimer</sub> < V <sub>PS_out</sub> | t <sub>delay(PS_out)</sub> | = | = | 100 | μs | | PSTimer Discharge Current | V <sub>PSTimer</sub> = V <sub>PSTimer(off)</sub> + 10 mV | I <sub>PSTimer(DIS)</sub> | 160 | = | = | μΑ | | PSTimer Discharge Turn Off Threshold | V <sub>PSTimer</sub> decreasing | V <sub>PSTimer(off)</sub> | 0.05 | 0.10 | 0.15 | V | | PFC FB SWITCH | | | | | | | | PFC Off-State Leakage Current | V <sub>PSTimer</sub> = 4 V, V <sub>HVFB</sub> = 500 V | I <sub>HVFB(off)</sub> | - | 0.1 | 3 | μΑ | | PFC Feedback Switch On Resistance | V <sub>HVFB</sub> = 2.75 V, I <sub>HVFB</sub> = 100 μA | R <sub>FBswitch(on)</sub> | - | - | 10 | kΩ | | ON-TIME CONTROL | | | | | | | | Maximum On Time – Low Line | $V_{HV} = 162.5 \text{ V},$ $V_{Control} = V_{Control(MAX)}$ $V_{HV} = 162.5 \text{ V}, V_{Control} = 2.5 \text{ V}$ | t <sub>on(LL)</sub><br>t <sub>on(LL)2</sub> | 20.5<br>9.5 | 23.7<br>11.0 | 27.5<br>13.0 | μs | | Maximum On Time – High Line | $V_{HV} = 325 \text{ V},$ $V_{Control} = V_{Control(MAX)}$ | t <sub>on(HL)</sub> | 6.8 | 8.1 | 9.2 | μs | | Minimum On-Time | V <sub>HV</sub> = 162 V<br>V <sub>HV</sub> = 325 V | t <sub>onLL</sub> (MIN)<br>t <sub>onHL</sub> (MIN) | _<br>_ | _<br>_ | 200<br>100 | ns | | CURRENT SENSE | | | | | | | | Current Limit Threshold | | $V_{ILIM}$ | 0.46 | 0.50 | 0.54 | V | | Leading Edge Blanking Duration | | t <sub>OCP(LEB)</sub> | 100 | 200 | 350 | ns | | Current Limit Propagation Delay | Step V <sub>CS/ZCD</sub> > V <sub>ILIM</sub> to DRV falling edge | t <sub>OCP(delay)</sub> | - | 40 | 200 | ns | | Overstress Leading Edge Blanking Duration | | t <sub>OVS(LEB)</sub> | 50 | 100 | 170 | ns | | Over Stress Detection Propagation Delay | V <sub>CS/ZCD</sub> > V <sub>ZCD(rising)</sub> to DRV falling edge | t <sub>OVS(delay)</sub> | _ | 40 | 200 | ns | | REGULATION BLOCK | | • | - | - | - | - | | Reference Voltage | $T_J = 25^{\circ}C$<br>$T_J = -40 \text{ to } 125^{\circ}C$ | V <sub>REF</sub><br>V <sub>REF</sub> | 2.475<br>2.445 | 2.500<br>2.500 | 2.525<br>2.550 | ٧ | | Error Amplifier Current Source Sink | V <sub>FB</sub> = 2.4 V, V <sub>VControl</sub> = 2 V<br>V <sub>FB</sub> = 2.6 V, V <sub>VControl</sub> = 2 V | I <sub>EA(SRC)</sub><br>I <sub>EA(SNK)</sub> | 16<br>16 | 20<br>20 | 24<br>24 | μΑ | | Characteristics | Conditions | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------------|-------------|-------------|------| | REGULATION BLOCK | | | | - | - | | | Open Loop Error Amplifier Transconductance | $V_{FB} = V_{REF} + /- 100 \text{ mV}$ | 9 <sub>m</sub> | 180 | 210 | 245 | μS | | Maximum Control Voltage | V <sub>FB</sub> = 2 V | V <sub>Control(MAX)</sub> | - | 4.5 | _ | V | | Minimum Control Voltage | V <sub>FB</sub> = 2.6 V | V <sub>Control(MIN)</sub> | _ | 0.5 | _ | V | | EA Output Control Voltage Range | V <sub>Control(MAX)</sub> - V <sub>Control(MIN)</sub> | $\Delta V_{Control}$ | 3.9 | 4.0 | 4.1 | V | | DRE Detect Threshold | V <sub>FB</sub> decreasing | $V_{DRE}$ | - | 2.388 | _ | V | | DRE Threshold Hysteresis | V <sub>FB</sub> increasing | V <sub>DRE(HYS)</sub> | - | _ | 25 | mV | | Ratio between the DRE Detect Threshold and the Regulation Level | $V_{FB}$ decreasing, $V_{DRE}$ / $V_{REF}$ | K <sub>DRE</sub> | 95.0 | 95.5 | 96.0 | % | | Control Pin Source Current During Start-Up | PFCOK = Low, V <sub>VControl</sub> = 2 V | I <sub>Control(start-up)</sub> | 80 | 100 | 113 | μΑ | | EA Boost Current During Start-Up | | I <sub>boost(start-up)</sub> | - | 80 | _ | μΑ | | Control Pin Source Current During DRE | V <sub>VControl</sub> = 2 V | I <sub>Control(DRE)</sub> | 180 | 220 | 250 | μΑ | | EA Boost Current During DRE | | I <sub>boost(DRE)</sub> | - | 200 | _ | μΑ | | PFC GATE DRIVE | | | | | | | | Rise Time (10-90%) | $V_{DRV}$ from 10 to 90% of $V_{DRV}$ | t <sub>DRV(rise)</sub> | _ | 40 | 80 | ns | | Fall Time (90-10%) | 90 to 10% of V <sub>DRV</sub> | t <sub>DRV(fall)</sub> | - | 20 | 60 | ns | | Source Current Capability | V <sub>DRV</sub> = 0 V | I <sub>DRV(SRC)</sub> | - | 500 | _ | mA | | Sink Current Capability | V <sub>DRV</sub> = 12 V | I <sub>DRV(SNK)</sub> | - | 800 | _ | mA | | High State Voltage | $V_{CC} = V_{CC(off)} + 0.2 \text{ V},$ $R_{DRV} = 10 \text{ k}\Omega$ | V <sub>DRV(high1)</sub> | 8 | _ | _ | V | | | $V_{CC}$ = 28 V, $R_{DRV}$ = 10 k $\Omega$ | V <sub>DRV(high2)</sub> | 10 | 12 | 14 | | | Low Stage Voltage | V <sub>STDBY</sub> = 0 V | $V_{DRV(low)}$ | - | _ | 0.25 | V | | ZERO CURRENT DETECTION | | | | | | | | Zero Current Detection Threshold | $V_{CS/ZCD}$ rising $V_{CS/ZCD}$ falling | V <sub>ZCD(rising)</sub><br>V <sub>ZCD(falling)</sub> | 675<br>200 | 750<br>250 | 825<br>300 | mV | | ZCD and Current Sense Ratio | $V_{ZCD(rising)}/V_{ILIM}$ | K <sub>ZCD/ILIM</sub> | 1.4 | 1.5 | 1.6 | - | | Positive Clamp Voltage | I <sub>CS/ZCD</sub> = 0.75 mA<br>I <sub>CS/ZCD</sub> = 5 mA | V <sub>CS/ZCD(MAX1)</sub><br>V <sub>CS/ZCD(MAX2)</sub> | 7.1<br>15.4 | 7.4<br>15.8 | 7.8<br>16.1 | V | | CS/ZCD Input Bias Current | V <sub>CS/ZCD</sub> = V <sub>ZCD(rising)</sub><br>V <sub>CS/ZCD</sub> = V <sub>ZCD(falling)</sub> | I <sub>CS/ZCD(bias1)</sub><br>I <sub>CS/ZCD(bias2)</sub> | 0.5<br>0.5 | = | 2.0<br>2.0 | μΑ | | ZCD Propagation Delay | Measured from $V_{CS/ZCD} = V_{ZCD(falling)}$ to DRV rising | t <sub>ZCD</sub> | - | 60 | 200 | ns | | Minimum detectable ZCD Pulse Width | Measured from $V_{ZCD(rising)}$ to $V_{ZCD(falling)}$ | t <sub>SYNC</sub> | _ | 110 | 200 | ns | | Maximum Off-Time (Watchdog Timer) | V <sub>CS/ZCD</sub> > V <sub>ZCD(rising)</sub> | t <sub>off1</sub><br>t <sub>off2</sub> | 80<br>700 | 200<br>1000 | 320<br>1300 | μs | | Missing Valley Timeout Timer | Measured after last ZCD transition | t <sub>tout</sub> | 20 | 30 | 50 | μs | | Pull-Up Current Source | Detects open pin fault. | I <sub>CS/ZCD1</sub> | _ | 1 | _ | μΑ | | Source Current for CS/ZCD Impedance Testing | Pulls up at the end of t <sub>off1</sub> | I <sub>CS/ZCD2</sub> | - | 250 | = | μΑ | | CURRENT CONTROLLED FREQUENCY FO | DLDBACK | | | | | | | Minimum Dead Time | V <sub>FFCntrol</sub> = 2.6 V | t <sub>DT1</sub> | - | _ | 0 | μs | | Median Dead Time | V <sub>FFCntrol</sub> = 1.75 V | t <sub>DT2</sub> | 4.5 | 6.5 | 7.5 | μs | | Characteristics | Conditions | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------|-----------|--------------|------------|----------| | CURRENT CONTROLLED FREQUENCY FO | DLDBACK | | | | | | | Maximum Dead Time | V <sub>FFCntrol</sub> = 1.0 V | t <sub>DT3</sub> | 11 | 13 | 15 | μs | | FFcontrol Pin Current – Low Line | $V_{HV} = 162.5V, V_{Control} = V_{Control(MAX)}$ | I <sub>DT1</sub> | 180 | 200 | 220 | μΑ | | FFcontrol Pin Current – High Line | V <sub>HV</sub> = 325 V, V <sub>Control</sub> = V <sub>Control</sub> (MAX) | I <sub>DT2</sub> | 116 | 135 | 148 | μΑ | | FFcontrol Skip Level | V <sub>FFCntrol</sub> = increasing<br>V <sub>FFCntrol</sub> = decreasing | $V_{skip(out)} \ V_{skip(in)}$ | -<br>0.55 | 0.75<br>0.65 | 0.85<br>- | V | | FFcontrol Skip Hysteresis | | V <sub>SKIP(HYS)</sub> | 50 | _ | _ | mV | | Minimum Operating Frequency | | f <sub>MIN</sub> | = | 26 | _ | kHz | | FEEDBACK OVER AND UNDERVOLTAGE | PROTECTION | | | • | • | • | | Soft-OVP to V <sub>REF</sub> Ratio | $V_{FB}$ = increasing, $V_{SOVP}/V_{REF}$ | K <sub>SOVP/VREF</sub> | 104 | 105 | 106 | % | | Soft-OVP Threshold | V <sub>FB</sub> = increasing | V <sub>SOVP</sub> | = | 2.625 | _ | V | | Soft-OVP Hysteresis | V <sub>FB</sub> = decreasing | V <sub>SOVP(HYS)</sub> | 35 | 50 | 65 | mV | | Static OVP Minimum Duty Ratio | V <sub>FB</sub> = 2.55 V, V <sub>Control</sub> = open | D <sub>MIN</sub> | - | _ | 0 | % | | Undervoltage to V <sub>REF</sub> Ratio | V <sub>FB</sub> = increasing, V <sub>UVP1</sub> /V <sub>REF</sub> | K <sub>UVP1/VREF</sub> | 8 | 12 | 16 | % | | Undervoltage Threshold | V <sub>FB</sub> = decreasing | V <sub>UVP1</sub> | - | 300 | _ | mV | | Undervoltage to V <sub>REF</sub> Hysteresis Ratio | V <sub>FB</sub> = increasing | V <sub>UVP1(HYS)</sub> | _ | _ | 25 | mV | | Feedback Input Sink Current | $V_{FB} = V_{SOVP}$ , HVFB = open $V_{FB} = V_{UVP1}$ , HVFB = open | I <sub>FB(SNK1)</sub><br>I <sub>FB(SNK2)</sub> | 50<br>50 | 200<br>200 | 500<br>450 | nA | | FAST OVERVOLTAGE AND BULK UNDER | VOLTAGE PROTECTION (FOVP and | BUV) | | | | <u>I</u> | | Fast OVP Threshold | V <sub>FOVP/BUV</sub> increasing | $V_{FOVP}$ | - | 2.675 | _ | V | | Fast OVP Hysteresis | V <sub>FOVP/BUV</sub> decreasing | V <sub>FOVP(HYS)</sub> | 15 | 30 | 60 | mV | | Ratio Between Fast and Soft OVP Levels | K <sub>FOVP/SOVP</sub> = V <sub>FOVP</sub> / V <sub>SOVP</sub> | K <sub>FOVP/SOVP</sub> | 101.5 | 102.0 | 102.5 | % | | Ratio Between Fast OVP and V <sub>REF</sub> | K <sub>FOVP/VREF</sub> = V <sub>FOVP</sub> / V <sub>REF</sub> | K <sub>FOVP/VREF</sub> | 106 | 107 | 108 | % | | Bulk Undervoltage Threshold | V <sub>FOVP/BUV</sub> decreasing | V <sub>BUV</sub> | - | 1.9 | _ | V | | Undervoltage Protection Threshold to V <sub>REF</sub> Ratio | V <sub>FOVP/BUV</sub> decreasing, V <sub>BUV</sub> /V <sub>REF</sub> | K <sub>BUV/VREF</sub> | 74 | 76 | 78 | % | | Open Pin Detection Threshold | V <sub>FOVP/BUV</sub> decreasing | V <sub>UVP2</sub> | 0.2 | 0.3 | 0.4 | V | | Open Pin Detection Hysteresis | V <sub>FOVP/BUV</sub> increasing | V <sub>UVP2(HYS)</sub> | - | 10 | - | mV | | Pull-Down Current Source | $V_{FOVP/BUV} = V_{BUV}$ $V_{FOVP/BUV} = V_{UVP2}$ | I <sub>FOVP/BUV(bias1)</sub><br>I <sub>FOVP/BUV(bias2)</sub> | 50<br>50 | 200<br>200 | 450<br>450 | nA | | STANDBY INPUT | • | | | | | | | Standby Input Threshold | V <sub>STDBY</sub> decreasing | V <sub>standby</sub> | 285 | 300 | 315 | mV | | Standby Input Blanking Duration | | t <sub>blank(STDBY)</sub> | 0.8 | 1 | 1.2 | ms | | RESTART | • | • | | • | • | | | Restart Threshold Ratio | V <sub>Restart</sub> /V <sub>REF</sub> | K <sub>restart</sub> | 97.5 | 98.0 | 98.5 | % | | Restart Threshold | | V <sub>restart</sub> | = | 2.45 | - | V | | Restart Input Pull Down Current | V <sub>Restart</sub> = V <sub>UVP3</sub> | I <sub>restart(bias)</sub> | 50 | 200 | 450 | nA | | Open Pin Detection Threshold | | V <sub>UVP3</sub> | 0.2 | 0.3 | 0.4 | V | | Open Pin Detection Hysteresis | | V <sub>UVP3(HYS)</sub> | - | 10 | - | mV | | Characteristics | Conditions | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------|--------------|--------------|--------------|------| | BROWNOUT DETECTION | | | L | | <u> </u> | L. | | System Start-Up Threshold | V <sub>HV</sub> increasing | V <sub>BO(start)</sub> | 102 | 111 | 118 | V | | System Shutdown Threshold | V <sub>HV</sub> decreasing | V <sub>BO(stop)</sub> | 92 | 100 | 108 | V | | Hysteresis | V <sub>HV</sub> increasing | V <sub>BO(HYS)</sub> | 7 | 11 | _ | V | | Brownout Detection Blanking Time | V <sub>HV</sub> decreasing, delay from V <sub>BO(stop)</sub> to drive disable | t <sub>BO(stop)</sub> | 43 | 54 | 65 | ms | | Control Pin Sink Current in Brownout | t <sub>BO(stop)</sub> expires | I <sub>Control(BO)</sub> | 40 | 50 | 60 | μΑ | | FAULT INPUT | | | | | | | | Overvoltage Protection (OVP) Threshold | V <sub>Fault</sub> increasing | V <sub>Fault(OVP)</sub> | 2.79 | 3.00 | 3.21 | V | | Delay Before Fault Confirmation Used for OVP Detection Used for OTP Detection | V <sub>Fault</sub> increasing<br>V <sub>Fault</sub> decreasing | t <sub>delay(OVP)</sub><br>t <sub>delay(OTP)</sub> | 22.5<br>22.5 | 30.0<br>30.0 | 37.5<br>37.5 | μs | | Overtemperature Protection (OTP) Threshold | V <sub>Fault</sub> decreasing | V <sub>Fault(OTP_in)</sub> | 0.38 | 0.40 | 0.42 | V | | OTP Blanking Delay During Start-Up | | t <sub>blank(OTP)</sub> | 4 | 5 | 6 | ms | | OTP Pull-Up Current Source | V <sub>Fault</sub> = V <sub>Fault(OTP_in)</sub> + 0.2 V | I <sub>Fault(OTP)</sub> | 43 | 46 | 49 | μΑ | | Fault Input Clamp Voltage | V <sub>Fault</sub> = open | V <sub>Fault(clamp)</sub> | 1.15 | 1.7 | 2.25 | V | | Fault Input Clamp Series Resistor | | R <sub>Fault(clamp)</sub> | 1.32 | 1.55 | 1.78 | kΩ | | PFCOK SIGNAL | | | | | | | | PFCOK Output Voltage | I <sub>PFCOK</sub> = -5 mA | $V_{PFCOK}$ | 4.75 | 5.00 | 5.25 | V | | PFCOK Low State Output Voltage | I <sub>PFCOK</sub> = 5 mA | V <sub>PFCOK(low)</sub> | _ | _ | 250 | mV | | THERMAL SHUTDOWN | | | | | | - | | Thermal Shutdown | Temperature increasing | T <sub>SHDN</sub> | - | 150 | - | °C | | Thermal Shutdown Hysteresis | Temperature decreasing | T <sub>SHDN(HYS)</sub> | _ | 50 | - | °C | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. #### **DETAILED OPERATING DESCRIPTION** #### INTRODUCTION The NCP1615 is designed to optimize the efficiency of your PFC stage throughout the load range. In addition, it incorporates protection features for rugged operation. More generally, the NCP1615 is ideal in systems where cost effectiveness, reliability, low standby power and high efficiency are the key requirements: - Current Controlled Frequency Foldback: the NCP1615 operates in Current Controlled Frequency Foldback (CCFF). In this mode, the circuit operates in classical Critical conduction Mode (CrM) when the inductor current exceeds a programmable value. When the current falls below this preset level, the NCP1615 linearly reduces the operating frequency down to a minimum of about 26 kHz when the input current reaches zero. CCFF maximizes the efficiency at both nominal and light load. In particular, standby losses are reduced to a minimum. Similar to frequency clamped CrM controllers, internal circuitry allows near—unity power factor at lower output power. - Skip Mode: to further optimize the efficiency, the circuit skips cycles near the line zero crossing when the current is very low. This is to avoid circuit operation when the power transfer is particularly inefficient at the cost of input current distortion. When superior power factor is required, this function can be inhibited by offsetting the FFcontrol pin by 0.75 V. - Integrated High Voltage Start-Up Circuit: Eliminates the need of external start-up components. It is also used to discharge the input filter capacitors when the line is removed. - Line Removal Detection Circuitry: reduces input power by eliminating external resistors for discharging the input filter capacitor. - PFCOK signal: the PFCOK pin is used to disable/enable the downstream converter. This pin is internally grounded when a fault is detected or when the PFC output voltage is below its regulation level. - Fast Line / Load Transient Compensation (Dynamic Response Enhancer): since PFC stages exhibit low loop bandwidth, abrupt changes in the load or input voltage (e.g. at start-up) may cause an excessive over or undervoltage condition. This circuit limits possible deviations from the regulation level as follows: - ◆ The soft and fast Overvoltage Protections accurately limit the PFC stage maximum output voltage. - ◆ The NCP1615 dramatically speeds up the regulation loop when the output voltage falls below 95.5% of its regulation level. This function is disabled during power up to achieve a soft-start. - Power Saving Mode: disables the controller and reduces the input power consumption of the system enabling very low input power applications. - Standby Mode Input: allows the downstream converter to inhibit the PFC drive pulses when the load is reduced. - Safety Protections: the NCP1615 permanently monitors the input and output voltages, the MOSFET current and the die temperature to protect the system during fault conditions making the PFC stage extremely robust and reliable. In addition to the bulk overvoltage protection, the NCP1615 include: - ♦ Maximum Current Limit: the circuit senses the MOSFET current and turns off the power switch if the maximum current limit is exceeded. In addition, the circuit enters a low duty-ratio operation mode when the current reaches 150% of the current limit as a result of inductor saturation or a short of the bypass/boost diode. - ◆ Undervoltage Protection (UVP): this circuit turns off when it detects that the output voltage is below 12% of the voltage reference (typically). This feature protects the PFC stage if the ac line is too low or if there is a failure in the feedback network (e.g., bad connection). - Bulk Undervoltage Detection (BUV): the circuit monitors the output voltage to detect when the PFC stage cannot regulate the bulk voltage (BUV fault). When the BUV fault is detected, the control pin is gradually discharged followed by the grounding of the PFCOK pin, to disable the downstream converter. - Brownout Detection: the circuit detects low ac line conditions and stops operation thus protecting the PFC stage from excessive stress. - Thermal Shutdown: an internal thermal circuitry disables the gate drive when the junction temperature exceeds the thermal shutdown threshold. - ◆ A latch fault input can be used to disable the controller if a fault is detected (i.e. supply overvoltage, overtemperature) - Output Stage Totem Pole Driver: the NCP1615 incorporates a 0.5 A source / 0.8 A sink gate driver to efficiently drive most medium to high power MOSFETs. #### HIGH VOLTAGE START-UP CIRCUIT The NCP1615 integrate a high voltage start-up circuit accessible by the HV pin. The start-up circuit is rated at a maximum voltage of 700 V. A start-up regulator consists of a constant current source that supplies current from a high voltage rail to the supply capacitor on the $V_{CC}$ pin ( $C_{VCC}$ ). The start-up circuit current ( $I_{start2}$ ) is typically 12 mA. $I_{start2}$ is disabled if the $V_{CC}$ pin is below $V_{CC(inhibit)}$ . In this condition the start-up current is reduced to $I_{start1}$ , typically 0.5 mA. The internal high voltage start-up circuit eliminates the need for external start-up components. In addition, this regulator reduces no load power and increase the system efficiency as it uses negligible power in the normal operation mode Once $C_{VCC}$ is charged to the start-up threshold, $V_{CC(on)}$ , typically 17 V, the start-up regulator is disabled and the controller is enabled. The start-up regulator remains disabled until $V_{CC}$ falls below the lower supply threshold, $V_{CC(off)}$ , typically 9.0 V, is reached. Once reached, the PFC controller is disabled reducing the bias current consumption of the IC. The controller is disabled once a fault is detected. The controller will restart next time $V_{CC}$ reaches $V_{CC(on)}$ or after all non–latching faults are removed. The supply capacitor provides power to the controller during power up. The capacitor must be sized such that a $V_{CC}$ voltage greater than $V_{CC(off)}$ is maintained while the auxiliary supply voltage is building up. Otherwise, $V_{CC}$ will collapse and the controller will turn off. The operating IC bias current, $I_{CC5}$ , and gate charge load at the drive outputs must be considered to correctly size $C_{VCC}$ . The increase in current consumption due to external gate charge is calculated using Equation 1. $$I_{CC(gatecharge)} = f \cdot Q_G$$ (eq. 1) where f is the operating frequency and $Q_{G}$ is the gate charge of the external MOSFETs. #### **OPERATING MODE** The NCP1615 PFC controller achieves power factor correction using the novel Current Controlled Frequency Foldback (CCFF) topology. In CCFF the circuit operates in the classical critical conduction mode (CrM) when the inductor current exceeds a programmable value. Once the current falls below this preset level, the frequency is linearly reduced, reaching about 26 kHz when the current is zero. Figure 3. CCFF Operation As illustrated in the top waveform in Figure 3, at high load, the boost stage operates in CrM. As the load decreases, the controller operates in a controlled frequency discontinuous mode. Figure 4 details CCFF operation. A voltage representative of the input current ("current information") is generated. If this signal is higher than a 2.5 V internal reference (named "Dead–Time Ramp Threshold"), there is no deadtime and the circuit operates in CrM. If the current information signal is lower than the 2.5 V threshold, deadtime is added. The deadtime is the time necessary for the internal ramp to reach 2.5 V from the current information floor. Hence, the lower the current information is, the longer the deadtime. When the current information is 0.75 V, the deadtime is 15 μs. To further reduce the losses, the MOSFET turn on is further delayed until its drain–source voltage is at its valley. As illustrated in Figure 4, the ramp is synchronized to the drain–source ringing. If the ramp exceeds the 2.5 V threshold while the drain–source voltage is below $V_{in}$ , the ramp is extended until it oscillates above $V_{in}$ so that the drive will turn on at the next valley. <u>Top:</u> CrM operation when the ourrent information exceeds the preset level during the demagnetization phase <u>Middle;</u> the circuit re-starts at the next valley if the sum (ramp + ourrent information) exceeds the preset level during the dead-time, while the drain-source voltage is high <u>Softom:</u> the sum (ramp + current information) exceeds the preset level while during the dead-time, the drain-source voltage is low. The circuit skips the current valley and re-starts at the following one. Figure 4. Dead-Time Generation # **CURRENT INFORMATION GENERATION** The FFcontrol pin sources a current that is representative of the input current. In practice, $I_{FFcontrol}$ is built by multiplying the internal control signal ( $V_{REGUL}$ , i.e., the internal signal that controls the on time) by the internal sense voltage ( $V_{SENSE}$ ) that is proportional to the input voltage seen on the HV pin (see Figure 5). The multiplier gain (Km of Figure 5) is four times less in high line conditions (that is when the "LLine" signal from the brownout block is in low state) so that $I_{FFcontrol}$ provides a voltage representative of the input current across resistor $R_{FF}$ placed between the FFcontrol pin and ground. The FFcontrol voltage, $V_{FFcontrol}$ , is representative of the current information. Figure 5. Generation of the Current Information in the NCP1615 #### **SKIP MODE** As illustrated in Figure 5 the circuit also skips cycles near the line zero crossing where the current is very low and subsequently the voltage across RFF is low. A comparator monitors $V_{FFcontrol}$ and inhibits the switching operation when $V_{FFcontrol}$ falls below the skip level, $V_{skip(in)}$ , typically 0.65 V. Switching resumes when $V_{FFcontrol}$ exceeds the skip exit threshold, $V_{skip(out)}$ , typically 0.75 V (100 mV hysteresis). This function disables the driver to reduce power dissipation when the power transfer is particularly inefficient at the expense of slightly increased input current distortion. When superior power factor is needed, this function can be inhibited offsetting the FFcontrol pin by 0.75 V. The skip mode capability is disabled whenever the PFC stage is not in nominal operation represented by the PFCOK signal. The circuit does not abruptly interrupt the switching when $V_{FFcontrol}$ falls below $V_{skip(in)}$ . Instead, the signal $V_{TON}$ that controls the on time is gradually decreased by grounding the $V_{REGUL}$ signal applied to the $V_{TON}$ processing block shown in Figure 10. Doing so, the on time smoothly decays to zero in 3 to 4 switching periods typically. Figure 6 shows the practical implementation of the FFcontrol circuitry. Figure 6. CCFF Practical Implementation CCFF maximizes the efficiency at both nominal and light load. In particular, the standby losses are reduced to a minimum. Also, this method avoids that the system stalls or jumps between drain voltage valleys. Instead, the circuit acts so that the PFC stage transitions from the n valley to (n + 1) valley or vice versa from the n valley to (n - 1) cleanly as illustrated by Figure 7. Figure 7. Valley Transitions Without Valley Jumping #### ON TIME MODULATION Let's analyze the ac line current absorbed by the PFC boost stage. The initial inductor current at the beginning of each switching cycle is always zero. The coil current ramps up when the MOSFET is on. The slope is (Vin/L) where L is the coil inductance. At the end of the on time period ( $t_1$ ), the inductor starts to demagnetize. The inductor current ramps down until it reaches zero. The duration of this phase is ( $t_2$ ). In some cases, the system enters then the dead–time ( $t_3$ ) that lasts until the next clock is generated. V<sub>in</sub> L V<sub>out</sub> One can show that the ac line current is given by: $$I_{in} = V_{in} \left[ \frac{t_1(t_1 + t_2)}{2TL} \right]$$ (eq. 2) Where $T = (t_1 + t_2 + t_3)$ is the switching period and $V_{in}$ is the ac line rectified voltage. In light of this equation, we immediately note that $I_{in}$ is proportional to $V_{in}$ if $[t_1*(t_1+t_2)/T]$ is a constant. Figure 8. PFC Boost Converter (left) and Inductor Current in DCM (right) The NCP1615 operates in voltage mode. As portrayed by Figure 9, $t_1$ is controlled by the signal $V_{TON}$ generated by the regulation block and an internal ramp as follows: $$t_1 = \frac{C_{ramp} \cdot V_{TON}}{I_{ch}}$$ (eq. 3) The charge current is constant at a given input voltage (as mentioned, it is four times higher at high line compared to its value at low line). C<sub>ramp</sub> is an internal timing capacitor. The output of the regulation block, $V_{Control}$ , is linearly transformed into the signal $V_{REGUL}$ varying between 0 and 1.5 V. $V_{REGUL}$ is the voltage that is injected into the PWM section to modulate the MOSFET duty ratio. The NCP1615 includes circuitry that processes $V_{REGUL}$ to generate the $V_{TON}$ signal that is used in the PWM section (see Figure 10). It is modulated in response to the deadtime sensed during the precedent current cycles, that is, for a proper shaping of the ac line current. This modulation leads to: $$V_{TON} = \frac{T \cdot V_{REGUL}}{t_1 + t_2}$$ (eq. 4) or $$V_{TON} \cdot \frac{(t_1 + t_2)}{T} = V_{REGUL}$$ Given the low regulation bandwidth of the PFC systems, $V_{Control}$ and thus $V_{REGUL}$ are slow varying signals. Hence, the $(V_{ton}*(t_1 + t_2)/T)$ term is substantially constant. Provided that during $t_1$ it is proportional to $V_{TON}$ , Equation 2 leads to: $$I_{in} = k \cdot V_{in}$$ where k is a constant. $$k = constant = \left[\frac{1}{2L} \cdot \frac{V_{REGUL}}{V_{REGUL(MAX)}} \cdot t_{on(MAX)}\right]$$ Where $t_{on(MAX)}$ is the maximum on time obtained when $V_{REGUL}$ is at its maximum level, $V_{REGUL(MAX)}$ . The parametric table shows that $t_{on(MAX)}$ is equal to 25 $\mu$ s ( $t_{ON(LL)}$ ) at low line and to 8.1 $\mu$ s ( $t_{on(HL)}$ ) at high line. Hence, we can rewrite the above equation as follows: $$I_{in} = \frac{V_{in} \cdot t_{on(LL)}}{2 \cdot L} \cdot \frac{V_{REGUL}}{V_{REGUL(MAX)}}$$ at low line. $$I_{in} = \frac{V_{in} \cdot t_{on(HL)}}{2 \cdot L} \cdot \frac{V_{REGUL}}{V_{REGUL (MAX)}}$$ From these equations, we can deduce the expression of the average input power at low line as shown below: $$P_{\text{in(ave)}} = \frac{V_{\text{in,rms}}^{2} \cdot t_{\text{on(LL)}} \cdot V_{\text{REGUL}}}{2 \cdot L \cdot V_{\text{REGUI (MAX)}}}$$ The input power at high line is shown below: $$P_{in(ave)} = \frac{V_{in,rms}^{2} \cdot t_{on(HL)} \cdot V_{REGUL}}{2 \cdot L \cdot V_{REGUL(MAX)}}$$ Hence, the maximum power that can be delivered by the PFC stage at low line is given by equation below: $$P_{in(MAX)} = \frac{V_{in,rms}^{2} \cdot t_{on(LL)}}{2 \cdot I}$$ The maximum power at high line is given by the equation below: $$P_{in(MAX)} = \frac{V_{in,rms}^{2} \cdot t_{on(HL)}}{2 \cdot L}$$ The input current is then proportional to the input voltage resulting in a properly shaped ac line current. One can note that this analysis is also valid in CrM operation. This condition is just a particular case of this functioning where $(t_3=0)$ , which leads to $(t_1+t_2=T)$ and $(V_{TON}=V_{REGUL})$ . That is why the NCP1615 automatically adapts to the conditions and transitions from DCM to CrM (and vice versa) without power factor degradation and without discontinuity in the power delivery. Figure 9. PWM Circuit and Timing Diagram Figure 10. V<sub>TON</sub> Processing Circuit It is important to note that the "VTON processing circuit" compensates for long interruption of the driver activity by grounding the $V_{TON}$ signal as shown in Figure 10. Long driver interruptions are represented by the STOP signal. Such faults (excluding OCP) are BUV\_fault, OVP, BONOK, OverStress, SKIP, staticOVP, Fast–OVP, RestartNOK and OFF mode. Otherwise, a long off time will be interpreted as normal deadtime and the circuit would over dimension $V_{TON}$ to compensate it. Grounding the $V_{TON}$ signal leads to a short soft–start period due to ramp up of $V_{TON}$ . This helps reduce the risk of acoustic noise. # **VOLTAGE REFERENCE** A transconductance error amplifier regulates the PFC output voltage, $V_{bulk}$ , by comparing the PFC feedback signal to an internal reference voltage, $V_{REF}$ . The feedback signal is applied to the inverting input and the reference is connected to the non-inverting input of the error amplifier. A resistor divider scales down $V_{bulk}$ to generate the PFC feedback signal. $V_{REF}$ is trimmed during manufacturing to achieve an accuracy of $\pm 2.4\%$ . # REGULATION BLOCK AND LOW OUTPUT VOLTAGE DETECTION A transconductance error amplifier (OTA) with access to the inverting input and output is provided. Access to the inverting input is provided by the FB pin and the output is accessible through the Control pin. The OTA features a typical transconductance gain, $g_m$ , of 210 $\mu$ S. The amplifier source and sink currents, $I_{EA(SRC)}$ and $I_{EA(SNK)}$ , are typically 20 $\mu$ A. The output voltage of the PFC stage is typically scaled down by a resistors divider and fed into the FB pin. The pin input bias current is minimized (less than 500 nA) to allow the use of a high impedance feedback network. At the same time, the bias current is enough to effectively ground the FB if the pin is open or floating. The output of the error amplifier is brought to the Control pin for external loop compensation. The compensation network on the Control pin is selected to filter the bulk voltage ripple such that a constant control voltage is maintained across the ac line cycle and provide adequate phase boost. Typically a type 2 network is used, to set the regulation bandwidth below about 20 Hz and to provide a decent phase boost. The minimum control voltage, $V_{Control(MIN)}$ is typically 0.5 V and it is set by an internal diode drop or $V_F$ . maximum control voltage, $V_{Control(MAX)}$ is typically 4.5 V. Therefore, the $V_{Control}$ swing is 4 V. $V_{Control}$ is offset down by a $V_F$ and scaled down by a resistor divider before it connects to the " $V_{TON}$ processing block" and the PWM section as shown in Figure 11. The output of the regulation block is a signal (" $V_{REGUL}$ " of the block diagram) that varies between 0 and a maximum value corresponding to the maximum on–time. Figure 11. Regulation Block Diagram (left) Correspondence Between V<sub>control</sub> and V<sub>REGUL</sub> (right) Given the low bandwidth of the regulation loop, abrupt variations of the load, may result in excessive over or undershoots. The NCP1615 embeds a "dynamic response enhancer" circuitry (DRE) that limits output voltage undershoots. An internal comparator monitors the FB pin and if its voltage falls below 95.5% of its nominal value, it enables a pull–up current source, $I_{boost(DRE)}$ , to increase the Control voltage by charging the compensation network and bring the system into regulation. The total current sourced from the Control Pin during DRE, $I_{Control(DRE)}$ , is typically 220 $\mu$ A. This effectively appears as a 10x increase in the loop gain. A reduced current source, $I_{boost(start-up)}$ (typically 80 $\mu$ A), is enabled to speed up the start-up sequence and achieve a faster start-up time. $I_{boost(start-up)}$ is disabled when faults (i.e. Brownout) are detected. Voltage overshoots are limited by the Soft Overvoltage Protection (SOVP) connected to the FB pin. The circuit reduces the power delivery when the output voltage exceeds 105% of its desired level. The NCP1615 does not abruptly interrupt the switching. Instead, the $V_{TON}$ signal that controls the on time is gradually decreased by grounding the $V_{REGUL}$ signal applied to the $V_{TON}$ processing block as shown in Figure 10. Doing so, the on time smoothly decays to zero in 3 to 4 cycles. If the output voltage keeps increasing, the Fast Overvoltage Protection (FOVP) comparator immediately disables the driver when the output voltage exceeds 107% of its desired level. The Undervoltage (UVP) Comparator monitors the FB voltage and disables the PFC stage if the bulk voltage falls below 12% of its regulation level. Once an undervoltage fault is detected, the PFCOK signal goes low to disable the downstream converter and the control capacitor is grounded. The Bulk Undervoltage Comparator (BUV) monitors the bulk voltage and disables the controller if the BUV voltage falls below the BUV threshold. The BUV threshold is a ratio of $V_{REF}$ and it is given by $K_{BUV/VREF}$ , typically 76% of $V_{REF}$ . Once a BUV fault is detected the controller is disabled and the PFCOK signal goes low. The Control capacitor is slowly discharged until it falls below the skip level. The discharge delay forces a minimum off time for the downstream converter. Once the discharge phase is complete the circuit may attempt to restart if $V_{CC}$ is above $V_{CC(on)}$ . Otherwise, it will restart at the next $V_{CC(on)}$ . The BUV fault is blanked while the PFCOK signal is low (i.e. during start–up) to allow a correct start–up sequence. The input to the Error Amplifier, the soft-OVP, UVP and DRE Comparators is the FB pin. The table below shows the relationship between the nominal output voltage, V<sub>out(NOM)</sub>, and the DRE, soft-OVP, Fast-OVP and UVP levels. | Parameter | Symbol/Value | |------------------------|------------------------------| | Nominal Output Voltage | $V_{out(NOM)}$ | | DRE Threshold | V <sub>out(NOM)</sub> *95.5% | | Soft-OVP | V <sub>out(NOM)</sub> *105% | | UVP | V <sub>out(NOM)</sub> *12% | | Fast-OVP | V <sub>out(NOM)</sub> *107% | #### **CURRENT SENSE AND ZERO CURRENT DETECTION** The NCP1615 combines the PFC current sense and zero current detectors (ZCD) in a single input terminal, CS/ZCD. Figure 12 shows the circuit schematic of the current sense and ZCD detectors. Figure 12. PFC Current Sense and ZCD Detectors Schematic #### **Current Sense** The PFC Switch current is sensed across a sense resistor, $R_{sense}$ , and the resulting voltage ramp is applied to the CS/ZCD pin. The current signal is blanked by a leading edge blanking (LEB) circuit. The blanking period eliminates the leading edge spike and high frequency noise during the switch turn–on event. The LEB period, $t_{\rm OCP(LEB)}$ , is typically 200 ns. The Current Limit Comparator disables the driver once the current sense signal exceeds the overcurrent threshold, $V_{\rm OCP}$ , typically 0.5 V. #### **PFC Zero Current Detection** The CS pin is also designed to receive a signal from an auxiliary winding to detect the inductor demagnetization or for zero current detection (ZCD). This winding is commonly known as a zero crossing detector (ZCD) winding. This winding provides a scaled version of the inductor voltage. Figure 13 shows the ZCD winding arrangement. Figure 13. ZCD Winding Implementation The ZCD winding voltage, $V_{ZCD}$ , is positive while the PFC Switch is off and the inductor current decays to zero. $V_{ZCD}$ drops to and rings around zero volts once the inductor is demagnetized. The ZCD winding voltage is applied through a diode, $D_{ZCD}$ , to prevent this signal from distorting the current sense information during the on time. Therefore, the overcurrent protection is not impacted by the ZCD sensing circuitry. As illustrated in Figure 12, an internal ZCD Comparator monitors the CS/ZCD voltage, $V_{CS/ZCD}$ . The start of the demagnetization phase is detected (signal ZCD is high) once $V_{CS/ZCD}$ exceeds the ZCD arming threshold, $V_{ZCD(rising)}$ , typically 750 mV. This comparator is able to detect ZCD pulses with a duration longer than 200 ns. When $V_{CS/ZCD}$ drops below the lower or trigger ZCD threshold, $V_{ZCD(falling)}$ , the end of the demagnetization phase is detected and the driver goes high within 200 ns. When a ZCD signal is not detected during start-up or during the off time, an internal watchdog timer, $t_{\rm off1}$ , initiates the next drive pulse. The watchdog timer duration is typically 200 $\mu s$ . Once the watchdog timer expires the circuit senses the impedance at the CS/ZCD pin to detect if the pin is shorted and disable the controller. The CS/ZCD external components must be selected to avoid false fault detection. The recommended minimum impedance connected to the CS/ZCD pin is 3.9 k $\Omega$ . Practically, $R_{CS}$ in Figure 13 must be higher than 3.9 k $\Omega$ . #### **POWER SAVING MODE** The NCP1615 has a low current consumption mode known as power saving mode (PSM). The supply current consumption in this mode is below 100 $\mu$ A. PSM operation is controlled by an external control signal. This signal is typically generated on the secondary side of the power supply and fed via an optocoupler. The NCP1615 enters PSM in the absence of the control signal. The control signal is applied to the PSTimer pin. The block diagram is shown in Figure 14. Power saving mode operating waveforms are shown in Figure 15. The NCP1615 controller starts once $V_{CC}$ reaches $V_{CC(on)}$ and no faults are present. The PSTimer pin is held at ground until the PFCOK signal goes high. This ensures the time to enter PSM is always constant. Once the PFCOK signal goes high, the current source on the PSTimer pin, I<sub>PSTimer1</sub>, is enabled. I<sub>PSTimer1</sub> is typically 5.9 µA. The current source charges the capacitor connected from this pin to ground. Once V<sub>PSTimer</sub> reaches V<sub>PSTimer2</sub> a 2<sup>nd</sup> current source, I<sub>PSTimer2</sub>, is enabled to speed up the charge of C<sub>PSM</sub>. V<sub>PSTimer2</sub> and I<sub>PSTimer2</sub> are typically 1 V and 1 mA, respectively. The controller enters PSM if the voltage on this exceeds, V<sub>PS</sub> in, typically 3.5 V. An external optocoupler or switch needs to pull down on this pin before its voltage reaches V<sub>PS</sub> in to prevent entering PSM. I<sub>PSTimer</sub> is disabled once the controller enters PSM. A resistor between this pin and ground discharges the PSTimer capacitor. The controller exits PSM once V<sub>PSTimer</sub> drops below V<sub>PS out</sub>, typically 0.5 V. At this time the start-up circuit is enabled to charge V<sub>CC</sub> up to V<sub>CC(on)</sub>. Once V<sub>CC</sub> charges to V<sub>CC(on)</sub> the capacitor on the PSTimer pin is discharged with an internal pull down transistor. The transistor is disabled once the PFCOK signal goes high. The time to enter PSM mode is calculated using Equations 3 through 7. The time to exit PSM mode is calculated using Equation 8. $t_{PSM(in)} = t_{PSM(in1)} + t_{PSM(in2)}$ $$\begin{split} t_{PSM(in1)} &\approx -R_{PSM}C_{PSM} \cdot In \Bigg(1 - \frac{V_{PSTimer2}}{I_{PSTimer1} * R_{PSM}} \Bigg) \\ t_{PSM(in2)} &\approx -R_{PSM}C_{PSM} \cdot In \Bigg(1 - \frac{V_{PS\_in} - V_{PSTimer2}}{I_{PSTimer2} * R_{PSM}} \Bigg) \\ t_{PSM(out)} &= -R_{PSM}C_{PSM} \cdot In \Bigg(\frac{V_{PS\_out}}{V_{PS\_in}} \Bigg) \end{split} \tag{eq. 8} \\ During PSM, the start-up circuit on the HV pin maintain circu$$ (eq. 6) During PSM, the start–up circuit on the HV pin maintains $V_{CC}$ above $V_{CC(off)}$ . The input filter capacitor discharge circuitry continues operation in PSM. The supply voltage is maintained in PSM by enabling the HV pin start–up circuit once $V_{CC}$ falls below $V_{CC(PS\_{on})}$ (typically 11 V) and $V_{HV}$ is at its minimum value as detected by the valley detection circuitry. The start–up circuit current in PSM is increased to $I_{start2}$ , typically 12 mA, to reduce the time the start–up circuit is on and thus a lower voltage on the HV pin. The start-up circuit is disabled once $V_{CC}$ exceeds $V_{CC(PS\_on)}$ . A voltage offset is observed on $V_{CC}$ while the start-up circuit is enabled due to the capacitor ESR. This will cause the start-up circuit to turn off because $V_{CC}$ exceeds $V_{CC(PS\_on)}$ . Internal circuitry prevents the start-up circuit from turning on multiple times on the same ac line half-cycle. The start-up circuit will turn on the next half-cycle. Eventually, $V_{CC}$ will be regulated several millivolts below $V_{CC(PS\_on)}$ . The offset is dependent on the capacitor ESR. This architecture enables the start-up circuit for the exact amount of time needed to regulate $V_{CC}$ . This results in a significant reduction in power dissipation because the average input voltage during which the start-up circuit is on is greatly reduced. Figure 15 shows operating waveforms while in PSM. (eq. 5) Figure 14. NCP1615 Power Saving Mode Control Block Diagram Figure 15. Power Saving Mode Operating Waveforms Since the NCP1615 maintains the $V_{\rm CC}$ pin at $V_{\rm CC(PS\_on)}$ during PSM, the current consumption of the downstream converter can have an undesirable impact to power consumption. A simple mechanism to disconnect the supply voltage to the downstream converter during PSM is shown in Figure 16. Figure 16. Downstream Converter Supply Removal Circuit # BYPASS/BOOST DIODE SHORT CIRCUIT AND INRUSH CURRENT PROTECTION It may be possible to turn on the MOSFET while a high current flows through the inductor. Examples of this condition include start-up when large inrush current is present to charge the bulk capacitor. Traditionally, a bypass diode is generally placed between the input and output high-voltage rails to divert this inrush current. If this diode is accidentally shorted or damaged, the MOSFET will operate at a minimum on time but the current can be very high causing a significant temperature increase. The NCP1615 operates in a very low duty ratio to reduce the MOSFET temperature and protect the system in this "Over Stress" condition. This is achieved by disabling the drive signal if the $V_{\rm ZCD(rising)}$ threshold is reached during the MOSFET conduction time. In this condition, a latch is set and the "OverStress" signal goes high. The driver is then disabled for a period determined by the overstress watchdog timer, $t_{\rm off2}$ , typically 1 ms. This longer delay leads to a very low duty–ratio operation to reduce the risk of overheating. This operation also protects the system in the event of a boost diode short. Figure 17. Current Sense and Zero Current Detection Blocks #### **PFCOK SIGNAL** The PFCOK pin provides a dedicated 5 V reference when the PFC stage is in regulation. The pin is internally grounded during the following conditions: - During Start-Up: It remains low until the output voltage achieves regulation and the voltage stabilizes at the right level. - Low Output Voltage: If the PFC stage output voltage is below the bulk undervoltage (BUV\_Fault) level, this is indicative of a fault. The PFCOK signal then provides a means to disable and protect the downstream converter. - Brownout fault is detected (after discharge of control capacitor). - Low supply voltage: V<sub>CC</sub> falls below V<sub>CC(off)</sub>. - Feedback undervoltage fault. - Fault condition: A fault detected through the Fault pin. - Open FB pin. - Thermal Shutdown. - Line voltage removal. The circuit schematic of the PFCOK block is shown Figure 18. Figure 18. PFCOK Circuit Schematic The PFCOK circuit monitors the current sourced by the OTA. The OTA current reaches zero when the output voltage has reached its nominal level. This is represented in the block diagram by the "In\_Regulation" Signal. The PFCOK signal goes high when the current reaches zero or falls below zero. The start-up phase is then complete and the PFCOK signal goes high until a fault is detected. Another signal considered before setting the PFCOK signal is the BUV. The PFCOK signal will remain low until the bulk voltage is above the undervoltage threshold. The PFCOK signal will go low if the bulk voltage drops below its undervoltage threshold. #### **BROWNOUT DETECTION** The HV pin provides access to the brownout and line voltage detectors. It also provides access to the input filter capacitor discharge circuit. The brownout detector detects main interruptions and the line voltage detector determines the presence of either 110 V or 220 V ac mains. Depending on the detected input voltage range device parameters are internally adjusted to optimize the system performance. Line and neutral are diode "ORed" before connecting to the HV pin as shown in Figure 19. The diodes prevent the pin voltage from going below ground. A low value resistor in series with the diodes can be used for protection. A low value resistor is needed to reduce the voltage offset while sensing the line voltage. Figure 19. High-Voltage Input Connection The controller is enabled once $V_{HV}$ is above the brownout threshold, $V_{BO(start)}$ , typically 111 V, and $V_{CC}$ reaches $V_{CC(on)}$ . Figure 20 shows typical power up waveforms. Figure 20. Start-Up Timing Diagram A timer is enabled once $V_{HV}$ drops below its disable threshold, $V_{BO(stop)}$ , typically 100 V. The controller is disabled if $V_{HV}$ doesn't exceed $V_{BO(stop)}$ before the brownout timer expires, $t_{BO}$ , typically 54 ms. The timer is set long enough to ignore a single cycle dropout. The timer ramp starts charging once $V_{\rm HV}$ drops below $V_{\rm BO(stop)}$ . Figure 21 shows brownout detector waveforms during line dropout. Figure 21. Brownout Operation During Line Dropout #### LINE RANGE DETECTOR The input voltage range is detected based on the peak voltage measured at the HV pin. The line range detection circuit allows more optimal loop gain control for universal (wide input mains) applications. Discrete values are selected for the PFC stage gain (feedforward) depending on the input voltage range. The controller compares $V_{HV}$ to the high line select threshold, $V_{lineselect(HL)}$ , typically 250 V. Once $V_{HV}$ exceeds $V_{lineselect(HL)}$ , the PFC stage operates in "high line" (Europe/Asia) or "220 Vac" mode. In high line mode the loop gain is divided by four, thus the internal PWM ramp slope is four times steeper. The gain is divided by three, thus the ramp is three times steeper. The default power-up mode of the controller is low line. The controller switches to "high line" mode if $V_{HV}$ exceeds the high line select threshold for longer than the low to high line timer, $t_{delay(line)}$ , typically 300 $\mu$ s as long as it was not previously in high line mode. If the controller has switched to "low line" mode, it is prevented from switching back to "high line" mode until the valley detection circuit detects 8 valleys, even if t<sub>delay(line)</sub> has expired. In version C5, a lockout timer is started upon transitioning to "low line" mode. Instead of counting valleys, transition to "high line" mode is prevented until the lockout timer, t<sub>line(lockout)</sub> (typically 150 ms), expires. The timer and logic is included to prevent unwanted noise from toggling the operating line level. In "high line" mode the high to low line timer, $t_{line}$ , is enabled once $V_{HV}$ falls below $V_{lineselect(LL)}$ , typically 236 V. It is reset if $V_{HV}$ exceeds $V_{lineselect(LL)}$ . The controller switches back to "low line" mode if the high to low line timer expires. Figures 22 and 23 show operating waveforms of the line detector circuit. For Version C5, Figure 24 shows the operation of the lockout timer. Figure 22. Line Detector Timing Waveforms Figure 23. Valley Counter Operation (Version C4) Figure 24. Lockout Timer Operation (Version C5) #### **OUTPUT DRIVE SECTION** The NCP1615 incorporates a large MOSFET driver. It is a totem pole optimized to minimize the cross conduction current during high frequency operation. It has a high drive current capability (-500/+800 mA) allowing the controller to effectively drive high gate charge power MOSFET. The device maximum supply voltage, $V_{CC(MAX)}$ , is 30 V. Typical high voltage MOSFETs have a maximum gate voltage rating of 20 V. The driver incorporates an active voltage clamp to limit the gate voltage on the external MOSFETs. The voltage clamp, $V_{DRV(high)}$ , is typically 12 V with a maximum limit of 14 V. The gate driver is kept in a sinking mode whenever the controller is disabled. This occurs when the Undervoltage Lockout is active or more generally whenever the controller detects a fault and enters off mode (i.e., when the "STDWN" signal of the block diagram is high). #### **OFF MODE** The controller is disabled and in a low current mode if any of the following faults are detected: - Low supply input voltage. An undervoltage (or UVLO) fault is detected if V<sub>CC</sub> falls below V<sub>CC(off)</sub>. - Thermal shutdown is activated due to high die temperature. - A brownout fault is detected. - The controller enters skip mode (see block diagram) - A bulk undervoltage fault is detected. - The controller enters latch mode. Generally speaking, the circuit turns off when the conditions are not proper for desired operation. In this mode, the controller stops operation and most of the internal circuitry is disabled to reduce power consumption. Below is description of the IC operation in off mode: - The driver is disabled. - The controller maintains $V_{CC}$ between $V_{CC(on)}$ and $V_{CC(off)}$ . - The following blocks or features remain active: - ♦ Brownout detector. - ♦ Thermal shutdown. - The undervoltage protection ("UVP") detector. - ♦ The overvoltage latch input remains active - V<sub>Control</sub> is grounded to ensure a controlled start-up sequence once the fault is removed. - The PFCOK pin is internally grounded. - The output of the "V<sub>TON</sub> processing block" is grounded. #### SYSTEM FAILURE DETECTION When manufacturing a power supply, elements can be accidentally shorted or improperly soldered. Such failures can also occur as the system ages due to component fatigue, excessive stress, soldering faults, or external interactions. In particular, a pin can be grounded, left open, or shorted to an adjacent pin. Such open/short situations require a safe failure without smoke, fire, or loud noises. The NCP1615 integrates functions that ease meeting this requirement. Among them are: - GND connection fault. If the GND pin is properly connected, the supply current drawn from the positive terminal of the VCC capacitor, flows out of the GND pin and returns to the negative terminal of the VCC capacitor. If the GND pin is disconnected, the internal ESD protection diodes provides a return path. An open or floating GND pin is detected if current flows in the CS/ZCD ESD diode. If current flow is detected for 200 µs, a fault is acknowledged and the controller stops operating. - Open CS/ZCD Pin: A pull-up current source, I<sub>CS/ZCD(bias1)</sub>, on the CS/ZCD pin allows detection of an open CS/ZCD pin. I<sub>CS/ZCD1</sub>, is typically 1 μA. If the pin is open, the voltage on the pin will increase to the supply rail. This condition is detected and the controller is disabled. - Grounded CS/ZCD Pin: If the CS/ZCD pin is grounded, the circuit cannot detect a ZCD transition, activating the watchdog timer (typically 200 μs). Once the watchdog timer expires, a pull-up current source, I<sub>CS/ZCD2</sub>, sources 250 μA to pull-up the CS/ZCD pin. The driver is inhibited until the CS/ZCD pin voltage exceeds the ZCD arming threshold, V<sub>ZCD(rising)</sub>, typically 0.75 V. Therefore, if the pin is grounded, the voltage on the pin will not exceed V<sub>ZCD(rising)</sub> and drive pulses will be inhibited. The external impedance should be above 3.9 kΩ to ensure correct operation. - Boost or bypass diode short. The NCP1615 addresses the short situations of the boost and bypass diodes (a bypass diode is generally placed between the input and output high-voltage rails to divert this inrush current). Practically, the overstress protection is implemented to detect such conditions and forces a low duty ratio operation until the fault is removed. #### **FAULT INPUT** The NCP1615 includes a dedicated fault input accessible via the Fault pin. The controller can be latched by pulling up the pin above the upper fault threshold, $V_{Fault(OVP)}$ , typically 3.0 V. The controller is disabled if the Fault pin voltage, $V_{Fault}$ , is pulled below the lower fault threshold, $V_{Fault(OTP\_in)}$ , typically 0.4 V. The lower threshold is normally used for detecting an overtemperature fault. The controller operates normally while the Fault pin voltage is maintained within the upper and lower fault thresholds. Figure 25 shows the architecture of the Fault input. The lower fault threshold is intended to be used to detect an overtemperature fault using an NTC thermistor. A pull up current source $I_{Fault(OTP)}$ , (typically 45.5 $\mu A)$ generates a voltage drop across the thermistor. The resistance of the NTC thermistor decreases at higher temperatures resulting in a lower voltage across the thermistor. The controller detects a fault once the thermistor voltage drops below $V_{Fault(OTP\_in)}$ . The 1615 latches off the controller after an overtemperature fault is detected. Figure 26 shows the typical latch–off function timing diagram. An active clamp prevents the Fault pin voltage from reaching the upper latch threshold if the pin is open. To reach the upper threshold, the external pull-up current has to be higher than the pull-down capability of the clamp (set by $R_{Fault(clamp)}$ at $V_{Fault(clamp)}$ ). The upper fault threshold is intended to be used for an overvoltage fault using a Zener diode and a resistor in series from the auxiliary winding voltage, $V_{AUX}$ . The controller is latched once $V_{Fault}$ exceeds $V_{Fault(OVP)}$ . The Fault input signal is filtered to prevent noise from triggering the fault detectors. Upper and lower fault detector blanking delays, $t_{delay(OVP)}$ and $t_{delay(OTP)}$ are both typically 30 $\mu$ s. A fault is detected if the fault condition is asserted for a period longer than the blanking delay. The controller bias current is reduced during power up by disabling most of the circuit blocks including $I_{Fault(OTP)}$ . This current source is enabled once $V_{CC}$ reaches $V_{CC(on)}$ . A bypass capacitor is usually connected between the Fault and GND pins and it will take some time for $V_{Fault}$ to reach its steady state value once $I_{Fault(OTP)}$ is enabled. To prevent false detection of an OTP fault during power up, a dedicated timer, $t_{blank(OTP)}$ , blanks the OTP signal during power up. The $t_{blank(OTP)}$ , duration is typically 5 ms. Once the controller is latched, it is reset if a brownout condition is detected or if $V_{CC}$ is cycled down to its reset level, $V_{CC(reset)}$ . In the typical application these conditions occur only if the ac voltage is removed from the system. The internal latch also resets once the controller enters power saving mode. Prior to reaching $V_{CC(reset)}$ $V_{fault(clamp)}$ is set at 0~V. Figure 25. Fault Detection Schematic Figure 26. Latch-off Function Timing Diagram # STANDBY OPERATION A signal proportional to the downstream converter output power is applied to the STDBY pin to enable standby mode operation. A STDBY voltage below the standby threshold, $V_{standby}\!\!$ , typically 300 mV, forces the controller into a controlled burst mode, or standby mode. In standby mode, the driver is disabled until the bulk voltage falls below the bulk restart level. At which point, the driver is re-enabled. The bulk restart level determines the minimum bulk voltage in standby mode. As long as the STBY pin voltage is below the standby threshold, the controller will operate in controlled burst mode. The controller is not allowed to enter standby mode while the PFCOK signal is low. A dedicated timer, t<sub>blank(STDBY)</sub>, blanks the standby signal for 1 ms (typically) right after the PFCOK signal transitions high. This ensures the signal proportional to the downstream converter output power has enough time to build up and prevent disabling the PFC while powering up the downstream converter. The standby circuit block is shown in Figure 27. Figure 27. Standby Circuit Block #### ADJUSTABLE BULK VOLTAGE HYSTERESIS The bulk restart threshold allows the user to enable the bulk level at which the controller exits standby mode. The restart threshold is set at 2% below the internal reference, $V_{REF}$ . The ratio between $V_{REF}$ and the restart level is given by $K_{Restart}$ . The user can set a restart level of 2% below the regulation level without using additional components as shown in Figure 28. If a different restart level is desired, a resistor network can be used as shown in Figure 29. Figure 28. Minimum Restart Level Configuration Figure 29. Restart Level Adjustment A pull-down current source, $I_{restart(bias)}$ , pulls the Restart pin down to ground if it is left open. This triggers the open pin protection and disables the controller. ## LINE REMOVAL Safety agency standards require the input filter capacitors to be discharged once the ac line voltage is removed. A resistor network is the most common method to meet this requirement. Unfortunately, the resistor network consumes power across all operating modes and it is a major contributor of input power losses during light–load and no–load conditions. The NCP1615 eliminates the need of external discharge resistors by integrating active input filter capacitor discharge circuitry. A novel approach is used to reconfigure the high voltage start—up circuit to discharge the input filter capacitors upon removal of the ac line voltage. The line removal detection circuitry is always active to ensure safety compliance. #### Line Removal Detection The line removal is detected by digitally sampling the voltage present at the HV pin, and monitoring the magnitude of the slope. A timer, $t_{line(removal)}$ (typically 100 ms), starts running when the slope magnitude of the input signal is below a minimum level. The timer is reset by the upslope detection reset timer $t_{HV(up)}$ (typically 14 ms) or the downslope detection reset timer $t_{HV(down)}$ (typically 1 ms). Once the timer expires, a line removal condition is acknowledged initiating an HV discharge cycle, and disabling the controller. This operation is depicted in Figure 30. Figure 30. Line Removal Detection Timing # Capacitor Discharge During the discharge phase, the discharge current source $I_{HV(discharge)}$ (typically 4 mA) is activated. The current source remains active and constant until $V_{HV}$ drops to $V_{HV(discharge)}$ (typically 30 V). At this point, it begins to pinch off until the discharge phase completes. Once the discharge phase completes, a new start-up cycle commences as normal. This circuit is shown in Figure 31, while the operation is depicted in Figure 32. # It is important to note that the HV pin cannot be connected to any dc voltage due to this feature, i.e. directly to the bulk capacitor. In the event that line voltage is reapplied during a discharge phase, the circuit will simply continue to discharge until the line zero crossing occurs, at which point $V_{HV}$ will drop to $V_{HV(discharge)}$ and a new start–up cycle will commence. Figure 31. Discharge Block Simplified Schematic #### **V<sub>CC</sub> DISCHARGE** If the downstream converter is latched due to a fault, it will require the supply voltage to be removed to reset the controller. Depending on the supply capacitor and current consumption, this may take a significant amount of time after the line voltage is removed. The NCP1615 uses the voltage at the HV pin to detect a line removal and discharge the $V_{CC}$ capacitor, effectively resetting the downstream converter. Immediately following the line removal phase, $V_{\rm CC}$ is discharged by a current sink, $I_{\rm CC(discharge)}$ , typically 23 mA. The current sink is disabled and the device is allowed to restart once $V_{\rm CC}$ to falls down to $V_{\rm CC(discharge)}$ (5 V maximum). This operation is shown in Figure 32. #### **FEEDBACK DISCONNECT** The PFC output voltage is typically sensed using a resistor divider comprised of R3 and R4 as shown in Figure 33. The resistor divider consumes power when the PFC stage is disabled. The NCP1615 integrates a 700 V switch, PFC FB Switch, between the HVFB and FB pins. The PFC FB Switch connects in series between R3 and R4 to disconnect the resistors and reduce input power when the PFC stage is in PSM or latched mode. Figure 33. PFC FB Switch The maximum on resistance of the PFC FB Switch, $R_{PFBswitch(on)}$ , is 10 k $\Omega$ . Because the PFC FB Switch is in series with R3 and R3's value is several orders of magnitudes larger, the switch introduces minimal error on the regulation level. The off state leakage current of the PFC FB Switch, $I_{PFBSwitch(off)}$ , is less than 3 $\mu$ A. #### **TEMPERATURE SHUTDOWN** An internal thermal shutdown circuit monitors the junction temperature of the IC. The controller is disabled if the junction temperature exceeds the thermal shutdown threshold, $T_{SHDN}$ , typically 150°C. A continuous $V_{CC}$ hiccup is initiated after a thermal shutdown fault is detected. The controller restarts at the next $V_{CC(on)}$ once the IC temperature drops below below $T_{SHDN}$ by the thermal shutdown hysteresis, $T_{SHDN(HYS)}$ , typically 50°C. The thermal shutdown fault is also cleared if $V_{CC}$ drops below $V_{CC(reset)}$ , or if a brownout/line removal fault is detected. A new power up sequences commences at the next $V_{CC(on)}$ once all the faults are removed. Figure 36. V<sub>CC(HYS)</sub> vs. Temperature Figure 37. V<sub>CC(reset)</sub> vs. Temperature Figure 38. V<sub>CC(inhibit)</sub> vs. Temperature Figure 39. t<sub>startup</sub> vs. Temperature Figure 40. I<sub>start1</sub> vs. Temperature Figure 41. I<sub>start2</sub> vs. Temperature Figure 42. $I_{HV(off1)}$ vs. Temperature Figure 43. $I_{CC1}$ vs. Temperature Figure 44. I<sub>CC2</sub> vs. Temperature T<sub>J</sub>, JUNCTION TEMPERATURE (°C) Figure 45. I<sub>CC3</sub> vs. Temperature Figure 46. I<sub>CC4</sub> vs. Temperature Figure 47. I<sub>CC5</sub> vs. Temperature Figure 48. t<sub>line(removal)</sub> vs. Temperature Figure 49. V<sub>BO(start)</sub> vs. Temperature Figure 50. V<sub>BO(stop)</sub> vs. Temperature Figure 51. V<sub>BO(HYS)</sub> vs. Temperature Figure 52. V<sub>lineselect(HL)</sub> (Version C4) vs. Temperature Figure 53. V<sub>lineselect(HL)</sub> (Version C5) vs. Temperature Figure 54. V<sub>lineselect(LL)</sub> (Version C4) vs. Temperature Figure 55. V<sub>lineselect(LL)</sub> (Version C5) vs. Temperature Figure 56. V<sub>lineselect(HYS)</sub> (Version C4) vs. Temperature Figure 57. V<sub>lineselect(HYS)</sub> (Version C5) vs. Temperature Figure 58. I<sub>HVFB(off)</sub> vs. Temperature Figure 59. R<sub>FBswitch(on)</sub> vs. Temperature Figure 60. V<sub>REF</sub> vs. Temperature Figure 61. $g_m$ vs. Temperature Figure 62. $V_{DRE}$ vs. Temperature Figure 63. $V_{DRE(HYS)}$ vs. Temperature Figure 64. $t_{on(LL)}$ vs. Temperature Figure 65. $t_{on(LL)2}$ vs. Temperature Figure 66. t<sub>on(HL)</sub> vs. Temperature Figure 67. V<sub>ILIM</sub> vs. Temperature Figure 68. $t_{OCP(LEB)}$ vs. Temperature Figure 69. $t_{OCP(delay)}$ vs. Temperature Figure 70. t<sub>OVS(LEB)</sub> vs. Temperature Figure 71. $t_{OVS(delay)}$ vs. Temperature Figure 72. t<sub>ZCD</sub> vs. Temperature $T_{J},\,JUNCTION\,\,TEMPERATURE\,\,(^{\circ}C)$ Figure 77. $V_{DRV(high2)}$ vs. Temperature $\label{eq:total_total_total} T_{J,} \mbox{ JUNCTION TEMPERATURE (°C)}$ Figure 78. $\mbox{ I}_{FB(SNK1)}$ vs. Temperature Figure 80. $I_{FOVP/UVP(bias1)}$ vs. Temperature **DATE 28 JAN 2011** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME - Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF THE b DIMENSION AT MAXIMUM MATERIAL CONDITION. - DIMENSIONS D AND E DO NOT INCLUDE MOLD **PROTRUSIONS** - 5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. | | MILLIMETERS | | | | | | |-----|-------------|-------|--|--|--|--| | DIM | MIN | MAX | | | | | | Α | 1.35 | 1.75 | | | | | | A1 | 0.10 | 0.25 | | | | | | b | 0.35 | 0.49 | | | | | | С | 0.19 | 0.25 | | | | | | D | 9.80 | 10.00 | | | | | | Е | 3.80 | 4.00 | | | | | | е | 1.27 | BSC | | | | | | Н | 5.80 | 6.20 | | | | | | h | 0.25 | 0.50 | | | | | | L | 0.40 | 1.25 | | | | | | M | 0° | 7° | | | | | ## **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location = Wafer Lot WI Υ = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G", may or not be present. #### **SOLDERING FOOTPRINT** DIMENSIONS: MILLIMETERS | DOCUMENT NUMBER: | 98AON55422E Electronic versions are uncontrolled except when accessed directly from the Printed versions are uncontrolled except when stamped "CONTROLLED Controlled" except when stamped "CONTROLLED Controlled" except when stamped "CONTROLLED Controlled" except when accessed directly from the Printed versions are uncontrolled except when accessed directly from the Printed versions are uncontrolled except when accessed directly from the Printed versions are uncontrolled except when accessed directly from the Printed versions are uncontrolled except when accessed directly from the Printed versions are uncontrolled except when accessed directly from the Printed versions are uncontrolled except when accessed directly from the Printed versions are uncontrolled except when stamped "CONTROLLED Controlled" accessed a | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------| | DESCRIPTION: | SOIC-16 NB, LESS PIN 15 | | PAGE 1 OF 1 | ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales