# 2-Channel ESD Protection Array

#### **Product Description**

The PACDN004 is a diode array designed to provide two channels of ESD protection for electronic components or sub–systems. Each channel consists of a pair of diodes which steers the ESD current pulse either to the positive ( $V_P$ ) or negative ( $V_N$ ) supply. The PACDN004 will protect against ESD pulses up to  $\pm 15~kV$  Human Body Model, and  $\pm 8~kV$  contact discharge per International Standard IEC 61000–4–2.

This device has identical characteristics as the PACDN006 (6–channel array). They can be used together in order to provide a larger number of protected inputs if required. This device is particularly well–suited for a wide range of portable electronics (e.g. cellular phones, PDAs, notebook computers) because of its small package footprint, high ESD protection level and low loading capacitance. It is also suitable for protecting video output lines and I/O ports in computers and peripherals.

The PACDN004 is available with RoHS compliant lead-free finishing.

#### **Features**

- Two Channels of ESD Protection
- ±8 kV Contact, ±15 kV Air ESD Protection per Channel (IEC 61000–4–2 Standard)
- ±15 kV of ESD Protection per Channel (HBM)
- Low Loading Capacitance of 3 pF Typical
- Low Leakage Current is Ideal for Battery-Powered Devices
- Miniature 4-Pin SOT-143 Package
- SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Applications**

- Consumer Electronic Products
- Cellular Phones
- PDAs
- Notebook Computers
- Desktop PCs
- Digital Cameras and Camcorders
- VGA (Video) Port Protection for Desktop and Portable PCs



# ON Semiconductor®

#### www.onsemi.com







SOT-143 SZPACDN004SR CASE 318A

#### SIMPLIFIED ELECTRICAL SCHEMATIC



#### MARKING DIAGRAM



D014 = PACDN004SR

#### **ORDERING INFORMATION**

| Device       | Package              | Shipping <sup>†</sup> |
|--------------|----------------------|-----------------------|
| PACDN004SR   | SOT-143<br>(Pb-Free) | 3000/Tape & Reel      |
| SZPACDN004SR | SOT-143<br>(Pb-Free) | 3000/Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

#### **TYPICAL APPLICATION CIRCUIT**



<sup>\*</sup> Decoupling capacitor must be placed as close as possible to Pin4.

# **PACKAGE / PINOUT DIAGRAM**



**Table 1. PIN DESCRIPTIONS** 

|                           | PACDN004 (SOT-143) |        |                                                       |  |  |
|---------------------------|--------------------|--------|-------------------------------------------------------|--|--|
| Pin Name Type Description |                    |        | Description                                           |  |  |
| 1                         | V <sub>N</sub>     | GND    | Negative Voltage Supply Rail or Ground Reference Rail |  |  |
| 2                         | CH1                | I/O    | ESD Channel 1                                         |  |  |
| 3                         | CH2                | I/O    | ESD Channel 2                                         |  |  |
| 4                         | V <sub>P</sub>     | Supply | Positive Voltage Supply Rail                          |  |  |

#### **SPECIFICATIONS**

**Table 2. ABSOLUTE MAXIMUM RATINGS** 

| Parameter                                         | Rating                         | Units |
|---------------------------------------------------|--------------------------------|-------|
| Supply Voltage (V <sub>P</sub> – V <sub>N</sub> ) | 6.0                            | V     |
| Diode Forward DC Current (Note 1)                 | 20                             | mA    |
| Operating Temperature Range                       | -40 to +85                     | °C    |
| Storage Temperature Range                         | -65 to +150                    | °C    |
| DC Voltage at any Channel Input                   | $(V_N - 0.5)$ to $(V_P + 0.5)$ | V     |
| Package Power Rating                              | 225                            | mW    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### **Table 3. STANDARD OPERATING CONDITIONS**

| Parameter                                                   | Rating     | Units |
|-------------------------------------------------------------|------------|-------|
| Operating Temperature Range                                 | -40 to +85 | °C    |
| Operating Supply Voltage (V <sub>P</sub> – V <sub>N</sub> ) | 0 to 5.5   | V     |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

Table 4. ELECTRICAL OPERATING CHARACTERISTICS (Note 1)

| Symbol            | Parameter                                                             | Conditions                                      | Min  | Тур  | Max                                            | Units |
|-------------------|-----------------------------------------------------------------------|-------------------------------------------------|------|------|------------------------------------------------|-------|
| lρ                | Supply Current                                                        | $(V_P - V_N) = 5.5 \text{ V}$                   |      |      | 10                                             | μΑ    |
| V <sub>F</sub>    | Diode Forward Voltage                                                 | I <sub>F</sub> = 20 mA                          | 0.65 |      | 0.95                                           | V     |
| I <sub>LEAK</sub> | Channel Leakage Current                                               |                                                 |      | ±0.1 | ±1.0                                           | μΑ    |
| C <sub>IN</sub>   | Channel Input Capacitance                                             | $@ 1 MHz, V_P = 5 V, V_N = 0 V, V_{IN} = 2.5 V$ |      | 3    | 5                                              | pF    |
| V <sub>ESD</sub>  | ESD Protection Peak Discharge Voltage at any Channel Input, in System | (Note 2)                                        |      |      |                                                | kV    |
|                   | a) Human Body Model,<br>MIL-STD-883, Method 3015                      | (Notes 2 and 3)                                 | ±15  |      |                                                |       |
|                   | b) Contact Discharge per<br>IEC 61000-4-2 Standard                    | (Notes 2 and 4)                                 | ±8   |      |                                                |       |
|                   | c) Air Discharge per IEC 61000-4-2                                    | (Notes 2 and 4)                                 | ±15  |      |                                                |       |
| V <sub>CL</sub>   | Channel Clamp Voltage                                                 | @ 15 kV ESD HBM<br>(Notes 2 and 3)              |      |      |                                                | V     |
|                   | Positive Transients<br>Negative Transients                            | (Notes 2 and 3)                                 |      |      | V <sub>P</sub> + 13.0<br>V <sub>N</sub> - 13.0 |       |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

- All parameters specified at T<sub>A</sub> = 25°C unless otherwise noted. V<sub>P</sub> = 5 V, V<sub>N</sub> = 0 V unless noted.
   From I/O pins to V<sub>P</sub> or V<sub>N</sub> only. V<sub>P</sub> bypassed to V<sub>N</sub> with a 0.22 μF ceramic capacitor (see Application Information for more details).
   Human Body Model per MIL–STD–883, Method 3015, C<sub>Discharge</sub> = 100 pF, R<sub>Discharge</sub> = 1.5 kΩ, V<sub>P</sub> = 5.0 V, V<sub>N</sub> grounded.
   Standard IEC 61000–4–2 with C<sub>Discharge</sub> = 150 pF, R<sub>Discharge</sub> = 330 Ω, V<sub>P</sub> = 5.0 V, V<sub>N</sub> grounded.

<sup>1.</sup> Only one diode conducting at a time.

#### PERFORMANCE INFORMATION

#### Input Capacitance vs. Input Voltage



Figure 1. Typical Variation of C<sub>IN</sub> vs. V<sub>IN</sub> (V<sub>P</sub> = 5 V, V<sub>N</sub> = 0 V, 0.1  $\mu$ F Chip Capacitor between V<sub>P</sub> and V<sub>N</sub>)

#### APPLICATION INFORMATION

#### **Design Considerations**

In order to realize the maximum protection against ESD pulses, care must be taken in the PCB layout to minimize parasitic series inductances on the Supply/Ground rails as well as the signal trace segment between the signal input (typically a connector) and the ESD protection device. Refer to Application of Positive ESD Pulse between Input Channel and Ground, which illustrates an example of a positive ESD pulse striking an input channel. The parasitic series inductance back to the power supply is represented by  $L_1$  and  $L_2$ . The voltage  $V_{CL}$  on the line being protected is:

$$V_{CL} = Fwd \ Voltage \ Drop \ of \ D_1 + V_{SUPPLY} + L_1 \times d(I_{ESD})/dt + L_2 \times d(I_{ESD})/dt$$

where I<sub>ESD</sub> is the ESD current pulse, and V<sub>SUPPLY</sub> is the positive supply voltage.

An ESD current pulse can rise from zero to its peak value in a very short time. As an example, a level 4 contact discharge per the IEC61000–4–2 standard results in a current pulse that rises from zero to 30 Amps in 1 ns. Here  $d(I_{ESD})/dt$  can be approximated by  $\Delta I_{ESD}/\Delta t$ , or  $30/(1x10^{-9})$ . So just 10 nH of series inductance (L<sub>1</sub> and L<sub>2</sub> combined) will lead to a 300 V increment in  $V_{CL}$ !

Similarly for negative ESD pulses, parasitic series inductance from the  $V_N$  pin to the ground rail will lead to drastically increased negative voltage on the line being protected.

Another consideration is the output impedance of the power supply for fast transient currents. Most power supplies exhibit a much higher output impedance to fast transient current spikes. In the  $V_{CL}$  equation above, the  $V_{SUPPLY}$  term, in reality, is given by  $(V_{DC} + I_{ESD} \times R_{OUT})$ , where  $V_{DC}$  and  $R_{OUT}$  are the nominal supply DC output voltage and effective output impedance of the power supply respectively. As an example, a  $R_{OUT}$  of 1  $\Omega$  would result in a 10 V increment in  $V_{CL}$  for a peak  $I_{ESD}$  of 10 A.

If the inductances and resistance described above are close to zero, the rail–clamp ESD protection diodes will do a good job of protection. However, since this is not possible in practical situations, a bypass capacitor must be used to absorb the very high frequency ESD energy. So for any brand of rail–clamp ESD protection diodes, a bypass capacitor should be connected between the  $V_P$  pin of the diodes and the ground plane ( $V_N$  pin of the diodes) as shown in the Application Circuit diagram below. A value of 0.22  $\mu$ F is adequate for IEC–61000–4–2 level 4 contact discharge protection ( $\pm 8$  kV). Ceramic chip capacitors mounted with short printed circuit board traces are good choices for this application. Electrolytic capacitors should be avoided as they have poor high frequency characteristics. For extra protection, connect a zener diode in parallel with the bypass capacitor to mitigate

the effects of the parasitic series inductance inherent in the capacitor. The breakdown voltage of the zener diode should be slightly higher than the maximum supply voltage.

As a general rule, the ESD Protection Array should be located as close as possible to the point of entry of expected electrostatic discharges. The power supply bypass capacitor mentioned above should be as close to the  $V_P$  pin of the Protection Array as possible, with minimum PCB trace lengths to the power supply, ground planes and between the signal input and the ESD device to minimize stray series inductance.

#### **Additional Information**

See also ON Semiconductor Application Notes AP209, "Design Considerations for ESD Protection" and AP219, "ESD Protection for USB 2.0 Systems".



Figure 2. Application of Positive ESD Pulse between Input Channel and Ground



SOT-143 CASE 318A-06 **ISSUE U** 

**DATE 07 SEP 2011** 

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.

CONTROLLING DIMENSION: MILLIMETERS.
 MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIM-

UM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS,

AND GATE BURRS SHALL NOT EXCEED 0.25 PER SIDE. DI-MENSION E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH AND PROTRUSION SHALL

NOT EXCEED 0.25 PER SIDE.

5. DIMENSIONS D AND E1 ARE DETERMINED AT DATUM H.

6. DATUMS A AND B ARE DETERMINED AT DATUM H.

MILLIMETERS

MIN MAX

0.15

0.51

0.94

0.20

3.05

0.80

0.30

0.76

0.08

2.80

2.10 2.64

1.92 BSC

0.20 BSC

A1 0.01

e1









# **RECOMMENDED SOLDERING FOOTPRINT**



| TYLE 1: PIN 1. COLLECTOR 2. EMITTER 3. EMITTER 4. BASE | STYLE 2:<br>PIN 1. SOURCE<br>2. DRAIN<br>3. GATE 1<br>4. GATE 2 | STYLE 3: PIN 1. GROUND 2. SOURCE 3. INPUT 4. OUTPUT |
|--------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------|
|                                                        |                                                                 |                                                     |

| RCE | PIN 1. SOURCE | PIN 1. GND |
|-----|---------------|------------|
|     | 2. GATE       | 2. IOUT    |
| N   | 3. DRAIN      | 3. VCC     |
| RCE | 4. N/C        | 4. VREF    |
|     |               |            |
|     |               |            |

# 0.35 0.70 **GENERIC MARKING DIAGRAM\***

NOTES:



XXX = Specific Device Code

= Date Code

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| STYLE 1:         | STYLE 2:      | STYLE 3:      | STYLE 4: PIN 1. OUTPUT 2. GROUND 3. GROUND 4. INPUT | STYLE 5:      | STYLE 6:   |
|------------------|---------------|---------------|-----------------------------------------------------|---------------|------------|
| PIN 1. COLLECTOR | PIN 1. SOURCE | PIN 1. GROUND |                                                     | PIN 1. SOURCE | PIN 1. GND |
| 2. EMITTER       | 2. DRAIN      | 2. SOURCE     |                                                     | 2. DRAIN      | 2. RF IN   |
| 3. EMITTER       | 3. GATE 1     | 3. INPUT      |                                                     | 3. GATE 1     | 3. VREG    |
| 4. BASE          | 4. GATE 2     | 4. OUTPUT     |                                                     | 4. SOURCE     | 4. RF OUT  |
| STYLE 7:         | STYLE 8:      | STYLE 9:      | STYLE 10:                                           | STYLE 11:     |            |
| PIN 1. SOURCE    | PIN 1. SOURCE | PIN 1. GND    | PIN 1. DRAIN                                        | PIN 1. SOURCE |            |
| 2. GATE          | 2. GATE       | 2. IOUT       | 2. N/C                                              | 2. GATE 1     |            |
| 3. DRAIN         | 3. DRAIN      | 3. VCC        | 3. SOURCE                                           | 3. GATE 2     |            |
| 4. SOURCE        | 4. N/C        | 4. VREF       | 4. GATE                                             | 4. DRAIN      |            |

| DOCUMENT NUMBER: | 98ASB42227B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOT-143     |                                                                                                                                                                                   | PAGE 1 OF 1 |

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. SOT-143, 4 LEAD CASE 527AF ISSUE A

**DATE 24 MAR 2009** 



**TOP VIEW** 





SIDE VIEW



**END VIEW** 

#### Notes:

- (1) All dimensions are in millimeters. Angles in degrees.
- (2) Complies with JEDEC TO-253.

| DOCUMENT NUMBER: | 98AON34306E     | Electronic versions are uncontrolled except when accessed directly from the Document Reposito<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOT-143, 4 LEAD |                                                                                                                                                                                  | PAGE 1 OF 1 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales