LMC6492, LMC6494 SNOS724E - AUGUST 2000 - REVISED NOVEMBER 2023 ## LMC649x Dual and Quad, CMOS, Rail-to-Rail Input/Output Operational Amplifiers #### 1 Features - Rail-to-rail input common-mode voltage range, specified over temperature - Rail-to-rail output swing within 100 mV of supply rail, 2-kΩ load - Operates from 5-V to 15-V supply - Excellent CMRR and PSRR: 82 dB - Ultra-low input current: 150 fA - Low supply current (at $V_S = 5 \text{ V}$ ): 500 $\mu\text{A/amplifier}$ - Low offset voltage drift: 1.0 μV/°C ## 2 Applications - Automotive transducer amplifier - Pressure sensor - Oxygen sensor - Temperature sensor - Speed sensor ### 3 Description The LMC6492 and LMC6494 (LMC649x) amplifiers specifically developed for single-supply applications that operate from -40°C to +125°C. This feature is an excellent choice for automotive systems because of the wide temperature range. A unique design topology enables the LMC649x common-mode voltage range to accommodate input signals beyond the rails. This eliminates non-linear output errors due to input signals exceeding a traditionally limited common-mode voltage range. The LMC649x signal range has a high CMRR of 82 dB for excellent accuracy in noninverting circuit configurations. The LMC649x rail-to-rail input is complemented by rail-to-rail output swing. This configuration provides maximum dynamic signal range and is particularly important in 5-V systems. An ultra-low input current of 150 fA and a 120-dB open-loop gain provide high accuracy and direct interfacing with high-impedance sources. #### **Device Information** | PART NUMBER | CHANNEL COUNT | PACKAGE <sup>(1)</sup> | |-------------|---------------|------------------------| | LMC6492 | Dual | D (SOIC, 8) | | LMC6494 | Quad | D (SOIC, 14) | For more information, see Section 9. Two-Op-Amp Instrumentation Amplifier Using the RES11A-Q1 ## **Table of Contents** | 1 Features | 1 | 6.1 Application Information | 14 | |--------------------------------------|----------------|-----------------------------------------------------|----| | 2 Applications | | 6.2 Typical Application | | | 3 Description | | 6.3 Layout | | | 4 Pin Configuration and Functions | | 7 Device and Documentation Support | | | 5 Specifications | 4 | 7.1 Device Support | 21 | | 5.1 Absolute Maximum Ratings | | 7.2 Receiving Notification of Documentation Updates | 22 | | 5.2 ESD Ratings | | 7.3 Support Resources | 22 | | 5.3 Recommended Operating Conditions | | | | | 5.4 Thermal Information | | 7.5 Glossary | | | 5.5 Electrical Characteristics | <mark>5</mark> | 8 Revision History | 23 | | 5.6 Typical Characteristics | 8 | 9 Mechanical, Packaging, and Orderable Information | | | 6 Application and Implementation | | | | ## 4 Pin Configuration and Functions Figure 4-1. LMC6492: D Package, 8-Pin SOIC (Top View) ## Table 4-1. Pin Functions: LMC6492 | PIN | | TYPE | DESCRIPTION | |-----|-------|--------|------------------------------------| | NO. | NAME | 1175 | DESCRIPTION | | 1 | OUT A | Output | Output for amplifier A | | 2 | -IN A | Input | Inverting input for amplifier A | | 3 | +IN A | Input | Noninverting input for amplifier A | | 4 | V- | Power | Negative supply voltage input | | 5 | +IN B | Input | Noninverting input for amplifier B | | 6 | -IN B | Input | Inverting input for amplifier B | | 7 | OUT B | Output | Output for amplifier B | | 8 | V+ | Power | Positive supply voltage input | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Figure 4-2. LMC6494: D Package, 14-Pin SOIC (Top View) Table 4-2. Pin Functions: LMC6494 | | PIN | TYPE | DESCRIPTION | |-----|-------|--------|------------------------------------| | NO. | NAME | ITPE | DESCRIPTION | | 1 | OUT A | Output | Output for amplifier A | | 2 | -IN A | Input | Inverting input for amplifier A | | 3 | +IN A | Input | Noninverting input for amplifier A | | 4 | V+ | Power | Positive supply voltage input | | 5 | +IN B | Input | Noninverting input for amplifier B | | 6 | -IN B | Input | Inverting input for amplifier B | | 7 | OUT B | Output | Output for amplifier B | | 8 | OUT C | Output | Output for amplifier C | | 9 | -IN C | Input | Inverting input for amplifier C | | 10 | +IN C | Input | Noninverting input for amplifier C | | 11 | V- | Power | Negative supply voltage input | | 12 | +IN C | Input | Inverting input for amplifier D | | 13 | +IN C | Input | Noninverting input for amplifier D | | 14 | OUT C | Output | Output for amplifier D | ## **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted (1) (2) | | | MIN | MAX | UNIT | |------------------|--------------------------------------|------------|-----------------|------| | | Differential input voltage | | ±Supply Voltage | | | | Voltage at input/output pin | (V-) - 0.3 | (V+) + 0.3 | V | | Vs | Supply voltage, $V_S = (V+) - (V-)$ | | 16 | V | | | Current at input pin | <b>–</b> 5 | 5 | mA | | | Current at output pin (3) | -30 | 30 | mA | | | Current at power supply pin | | 40 | mA | | | Lead temperature (soldering, 10 sec) | | 260 | °C | | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | | TJ | Junction temperature (4) | | 150 | °C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) If military- or aerospace-specified devices are required, please contact the TI Sales Office or Distributors for availability and specifications. - (3) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of ±30 mA over a long term can adversely affect reliability. - (4) The maximum power dissipation is a function of $T_{J(max)}$ , $R_{\theta JA}$ , and $T_A$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(max)} T_A) / \theta_{JA}$ . All numbers apply for packages soldered directly into a printed circuit board (PCB). ## 5.2 ESD Ratings | | | | VALUE | UNIT | |-------------|-------------------------|-------------------------------------------------------------------|-------|------| | $V_{(ESD)}$ | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 5.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |----|-------------------------------------|-----|---------|------| | Vs | Supply voltage, $V_S = (V+) - (V-)$ | 2.5 | 15.5 | V | | TJ | Junction temperature | -40 | 125 | °C | #### 5.4 Thermal Information | | | LMC6492 | LMC6494 | | |-----------------|----------------------------------------|----------|----------|------| | | THERMAL METRIC(1) | D (SOIC) | D (SOIC) | UNIT | | | | 8 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 171 | 118 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Product Folder Links: LMC6492 LMC6494 ## **5.5 Electrical Characteristics** at T<sub>J</sub> = +25°C, V+ = 5 V, V- = 0 V, V<sub>CM</sub> = V<sub>OUT</sub> = V+ / 2, and R<sub>L</sub> > 1 M $\Omega$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |----------------------|-------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------|----------------|------------|-------|--------| | DC SPEC | cs | | | | | | | | | | L N 100 10 - A E | | | ±0.11 | ±3 | | | | land to the standard | LMC649xAE | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | ±3.8 | | | V <sub>os</sub> | Input offset voltage | LMOOAO | | | ±0.11 | ±6 | mV | | | | LMC649xBE | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | | | ±6.8 | | | dV <sub>OS</sub> /dT | Input offset voltage drift | T <sub>A</sub> = -40°C to +125°C | | | ±1 | | μV/°C | | | Input bias current | | | | ±0.15 | | nΛ | | l <sub>B</sub> | input bias current | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | | ±200 | рA | | 1 | Input offset current | | | | ±0.075 | | nΛ | | I <sub>OS</sub> | Input offset current | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | | ±100 | рA | | C <sub>IN</sub> | Common-mode input capacitance | | | | 3 | | pF | | R <sub>IN</sub> | Input resistance | | | | >10 | | ΤΩ | | | Common-mode rejection ratio | LMC649xAE | | 65 | 82 | | - dB | | CMRR | | 0 V < V <sub>CM</sub> < 15 V, V+ = 15 V | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | 60 | | | | | | | LMC649xBE<br>0 V < V <sub>CM</sub> < 15 V, V+ = 15 V | | 63 | 82 | | | | | | | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | 58 | | | | | | | LMC649xAE<br>0 V < V <sub>CM</sub> < 5 V, V+ = 5 V | | 65 | 82 | | | | | | | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | 60 | | | | | | | LMC649xBE<br>0 V < V <sub>CM</sub> < 5 V, V+ = 5 V | | 63 | 82 | | | | | | | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 58 | | | | | | | LMC649xAE | | 65 | 82 | | | | +PSRR | Positive power- | 5 V < V+ < 15 V, V- = 0 V,<br>V <sub>O</sub> = 2.5 V | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 60 | | | dB | | | supply rejection ratio | LMC649xBE | | 63 | 82 | | | | | | 5 V < V+ < 15 V, V- = 0 V,<br>V <sub>O</sub> = 2.5 V | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | 58 | | | | | | | LMC649xAE | | 65 | 82 | | | | | | -5 V < V - < -15 V, V + = 0 V, | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 60 | - | | | | -PSRR | Negative power-<br>supply rejection ratio | $V_{O} = -2.5 \text{ V}$<br>LMC649xBE | | 63 | 82 | | dB | | | '''' | -5 V < V- < -15 V, V+ = 0 V, | T 4000 t 40500 | | | | | | | | V <sub>O</sub> = -2.5 V | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 58 | | | | | | | | Low | | (V-) - 0.3 | -0.25 | | | | Input common-mode | V+ = 5 V and 15 V, | Low, $T_A = -40^{\circ}C$ to +125°C | | | 0 | V | | V <sub>CM</sub> | voltage | for CMRR ≥ 50 dB | High | (V+) +<br>0.25 | (V+) + 0.3 | | | | | | | High, $T_A = -40^{\circ}C$ to +125°C | V+ | | | | | $A_V$ | Large-signal voltage | Sourcing, $R_L = 2 \text{ k}\Omega$ to 7.5 V, \ | - | | 300 | | V/mV | | , .v | gain | Sinking, $R_L = 2 k\Omega$ to 7.5 V, V+ | $2 k\Omega$ to 7.5 V, V+ = 15 V, 3.5 V ≤ V <sub>O</sub> ≤ 7.5 V | | 40 | 7 | V/111V | ## 5.5 Electrical Characteristics (continued) at $T_{J}$ = +25°C, V+ = 5 V, V- = 0 V, $V_{CM}$ = $V_{OUT}$ = V+ / 2, and $R_{I}$ > 1 M $\Omega$ (unless otherwise noted) | | PARAMETER | TEST COM | NDITIONS | MIN | TYP | MAX | UNIT | |-----------------|----------------------|-----------------------------------------------------------------|------------------------------------------------------|------|------|-------|-------| | | | | Swing high | 4.8 | 4.9 | | | | | | VI = 5 V D = 2 k0 to VI / 2 | Swing high,<br>T <sub>A</sub> = -40°C to +125°C | 4.7 | | | | | | | $V+ = 5 V$ , $R_L = 2 k\Omega$ to $V+ / 2$ | Swing low | | 0.1 | 0.18 | | | | | | Swing low,<br>T <sub>A</sub> = -40°C to +125°C | | | 0.24 | | | | | | Swing high | 4.5 | 4.7 | | | | | | $V+ = 5 V$ , $R_L = 600 \Omega$ to $V+ / 2$ | Swing high,<br>T <sub>A</sub> = -40°C to +125°C | 4.24 | | | | | V <sub>O</sub> | | V+ - 5 V, INL - 000 12 to V+ / 2 | Swing low | | 0.3 | 0.5 | | | | Voltage output swing | | Swing low,<br>T <sub>A</sub> = -40°C to +125°C | | | 0.65 | V | | | voltage output swing | | Swing high | 14.4 | 14.7 | | V | | | | $V+ = 15 \text{ V}, R_L = 2 \text{ k}\Omega \text{ to } V+ / 2$ | Swing high,<br>T <sub>A</sub> = -40°C to +125°C | 14.0 | | | | | | | VT = 15 V, R <sub>L</sub> = 2 KM to VT / 2 | Swing low | | 0.16 | 0.35 | | | | | | Swing low,<br>T <sub>A</sub> = -40°C to +125°C | | | 0.5 | | | | | V+ = 15 V, $R_L$ = 600 Ω to V+ / 2 | Swing high | 13.4 | 14.1 | | | | | | | Swing high,<br>T <sub>A</sub> = -40°C to +125°C | 13 | | | | | | | | Swing low | | 0.5 | 1.0 | | | | | | Swing low,<br>T <sub>A</sub> = -40°C to +125°C | | | 1.5 | | | | | V+ = 5 \ | | 16 | 25 | | | | | | V+ = 5 V, sourcing, $V_0 = 0 V$ | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 10 | | | | | | | V+ = 5 V, sinking, V <sub>O</sub> = 5 V | | 11 | 22 | | | | laa | Output short-circuit | V = 5 V, Silikilig, V <sub>0</sub> = 5 V | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 8 | | | mA | | I <sub>SC</sub> | current | $V+ = 15 V$ , sourcing, $V_0 = 0 V$ | | 28 | 30 | | ША | | | | 10 v, coursing, v <sub>0</sub> = 0 v | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | 20 | | | | | | | $V+ = 15 V$ , sinking, $V_0 = 5 V^{(1)}$ | | 30 | 30 | | | | | | v · - 10 v, similing, v() - 0 v · / | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | 22 | | | | | | | Per amplifier, V+ = 5 V, | | | 0.5 | 0.875 | | | I <sub>S</sub> | Supply current | V <sub>O</sub> = V+ / 2 | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 1.05 | mA | | ·5 | - apply surroin | Per amplifier, V+ = 15 V, | | | 0.65 | 0.975 | 111/1 | | | | V <sub>O</sub> = V+ / 2 | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 1.15 | | ## **5.5 Electrical Characteristics (continued)** at $T_J$ = +25°C, V+ = 5 V, V- = 0 V, $V_{CM}$ = $V_{OUT}$ = V+ / 2, and $R_L$ > 1 M $\Omega$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |----------------|------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------|-----|------|-----|--------------------| | AC SPE | ECS | | | ' | | | | | SR | Slew rate <sup>(2)</sup> | V+ = 15 V, connected as | | 0.7 | 1.3 | | V/µs | | SK | Siew rate(=) | voltage follower with 10-V step | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 0.5 | | | v/µs | | GBW | Gain bandwidth | V+ = 15 V | | | 1.5 | | MHz | | Θ <sub>m</sub> | Phase margin | | | | 50 | | Deg | | G <sub>m</sub> | Gain margin | | | | 15 | | dB | | | Amp-to-amp isolation | Input referred V+ = 15 V, $R_L$ = 100 k $\Omega$ to 7.5 V | /, V <sub>O</sub> = 12 V <sub>PP</sub> , f = 1 kHz | | 150 | | dB | | e <sub>n</sub> | Input-referred voltage noise | f = 1 kHz, V <sub>CM</sub> = 1 V | = 1 kHz, V <sub>CM</sub> = 1 V | | 37 | | nV/√ <del>Hz</del> | | i <sub>n</sub> | Input current noise density | f = 1 kHz | | | 0.06 | | pA∕√Hz | | THD | Total harmonic | $f = 1 \text{ kHz}$ , $A_V = -2$ , $R_L = 10 \text{ k}Ω$ , $V_O = -4.1 \text{ V}_{PP}$ | | | 0.01 | | % | | טווו | distortion | $f = 10 \text{ kHz}, A_V = -2, R_L = 10 \text{ k}Ω$ | , V <sub>O</sub> = 8.5 V <sub>PP</sub> , V+ = 10 V | | 0.01 | | /0 | <sup>(1)</sup> Do not short circuit output to V+ when V+ is greater than 13 V or reliability is adversely affected. <sup>(2)</sup> Number specified is the slower of either the positive or negative slew rates. #### 5.6 Typical Characteristics at $V_S$ = +15 V, single supply, and $T_A$ = 25°C (unless otherwise specified) at $V_S$ = +15 V, single supply, and $T_A$ = 25°C (unless otherwise specified) at $V_S$ = +15 V, single supply, and $T_A$ = 25°C (unless otherwise specified) Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated at $V_S$ = +15 V, single supply, and $T_A$ = 25°C (unless otherwise specified) at $V_S$ = +15 V, single supply, and $T_A$ = 25°C (unless otherwise specified) Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated at $V_S$ = +15 V, single supply, and $T_A$ = 25°C (unless otherwise specified) ## **6 Application and Implementation** #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### **6.1 Application Information** #### 6.1.1 Input Common-Mode Voltage Range Unlike Bi-FET amplifier designs, the LMC649x does not exhibit phase inversion when an input voltage exceeds the negative supply voltage. Figure 6-1 shows an input voltage exceeding both supplies with no resulting phase inversion on the output. Figure 6-1. Input Voltage Signal Exceeds the LMC649x Power Supply Voltages With No Output Phase Inversion The LMC649x is a true rail-to-rail input operational amplifier with an input common-mode range that extends beyond either supply rail. When the input common-mode voltage swings to about 3 V from the positive rail, some dc specifications, namely offset voltage, can be slightly degraded. Figure 6-2 illustrates the input offset behavior across the entire common-mode range. Figure 6-2. Input Offset Voltage vs Common-Mode Voltage The absolute maximum input voltage is 300 mV beyond either supply rail at room temperature. Voltages greatly exceeding this absolute maximum rating, as in Figure 6-3, can cause excessive current to flow in or out of the input pins possibly affecting reliability. Product Folder Links: LMC6492 LMC6494 Submit Document Feedback Figure 6-3. A ±7.5-V Input Signal Greatly Exceeds the 5-V Supply in Figure 6-3, Causing No Phase Inversion Due to R<sub>I</sub> Applications that exceed this rating must externally limit the maximum input current to $\pm 5$ mA with an input resistor (R<sub>I</sub>) as shown in Figure 6-4. Figure 6-4. R<sub>I</sub> Input Current Protection for Voltages Exceeding the Supply Voltages #### 6.1.2 Rail-to-Rail Output The LMC649x output can swing to within a few hundred millivolts of either supply voltage. Using the specified output swing specifications, an approximate output resistance can be calculated for different sourcing and sinking conditions. Using the calculated output resistance, the maximum output voltage swing can be estimated as a function of load. #### 6.1.3 Compensating for Input Capacitance Large values of feedback resistance are commonly used for amplifiers with ultra-low input current, such as the LMC649x. Although the LMC649x is highly stable over a wide range of operating conditions, make sure that certain precautions are met to achieve the desired pulse response when a large feedback resistor is used. Large feedback resistors with even small values of input capacitance (due to transducers, photodiodes, and circuit board parasitics) reduce phase margins. When high input impedances are demanded, guarding of the LMC649x is suggested. Guarding input lines not only reduces leakage, but also lowers stray input capacitance. See Printed-Circuit-Board Layout for High Impedance Work. The effect of input capacitance can be compensated by adding a capacitor, C<sub>f</sub>, around the feedback resistors (as in Figure 6-1) so that: $$\frac{1}{2\pi R_1 C_{\text{IN}}} \ge \frac{1}{2\pi R_2 C_{\text{f}}} \tag{1}$$ or $$R_1 C_{IN} \le R_2 C_f \tag{2}$$ The exact value of $C_{\text{IN}}$ is difficult to know; therefore, $C_{\text{f}}$ can be experimentally adjusted so that the desired pulse response is achieved. See the LMC660 and LMC662 for a more detailed discussion on compensating for input capacitance. Figure 6-5. Canceling the Effect of Input Capacitance #### 6.1.4 Capacitive Load Tolerance All rail-to-rail output swing operational amplifiers have voltage gain in the output stage. A compensation capacitor is normally included in this integrator stage. The frequency location of the dominant pole is affected by the resistive load on the amplifier. Capacitive load driving capability can be optimized by using an appropriate resistive load in parallel with the capacitive load (see Typical Curves). Direct capacitive loading reduces the phase margin of many op amps. A pole in the feedback loop is created by the combination of the op-amp output impedance and the capacitive load. The open-loop output impedance of the LMC649x is shown in Figure 6-6. This pole induces phase lag at the unity-gain crossover frequency of the amplifier resulting in either an oscillatory or underdamped pulse response. With a few external components, op amps can easily indirectly drive capacitive loads, as shown in Figure 6-7. Figure 6-6. LMC649x Open-Loop Ouput Impedance Figure 6-7. LMC649x Noninverting Amplifier, Compensated to Handle Capacitive Loads Product Folder Links: LMC6492 LMC6494 Submit Document Feedback ## **6.2 Typical Application** ## **6.2.1 Application Circuits** Where: $V_0 = V_1 + V_2 - V_3 - V_4$ $(V_1 + V_2 \ge (V_3 + V_4))$ to keep $V_0 > 0$ $V_{DC}$ Figure 6-8. DC Summing Amplifier ( $V_{IN} \ge 0 \ V_{DC}$ and $V_O \ge V_{DC}$ For $$\frac{R1}{R2} = \frac{R4}{R3}$$ (CMRR depends on this resistor ratio match) $$V_{O} = 1 + \frac{R4}{R3}(V_{2} - V_{1})$$ As shown: $V_0 = 2(V_2 - V_1)$ Figure 6-9. High Input Z, DC Differential Amplifier Figure 6-10. Photo Voltaic-Cell Amplifier If R1 = R5, R3 = R6, and R4 = R7; then $$\frac{V_{OUT}}{V_{W}} = \frac{R2 + 2R1}{R2} \times \frac{R4}{R3}$$ ∴ $A_V \approx 100$ for circuit shown ( $R_2 = 9.3$ k). Figure 6-11. Instrumentation Amplifier Figure 6-12. Rail-to-Rail Single Supply Low Pass Filter This low-pass filter circuit can be used as an antialiasing filter with the same supply as the ADC. Filter designs can also take advantage of the LMC649x ultra-low input current. The ultra-low input current yields negligible offset error even when large value resistors are used. This configuration in turn allows the use of smaller-valued capacitors that take up less board space and cost less. Figure 6-13. Low Voltage Peak Detector with Rail-to-Rail Peak Capture Range Dielectric absorption and leakage is minimized by using a polystyrene or polypropylene hold capacitor. The droop rate is primarily determined by the value of $C_H$ and diode leakage current. Select low-leakage current diodes to minimize drooping. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated $R_f = Rx$ $R_f >> R1, R2, R3, and R4$ $$V_{O} = \left(\frac{R2}{R1 + R2} - \frac{R3}{R4 + R3}\right) \frac{R_{f}(R3 + R4)}{R3 R4} V_{REF}$$ Figure 6-14. Pressure Sensor In a manifold absolute pressure sensor application, a strain gauge is mounted on the intake manifold in the engine unit. Manifold pressure causes the sensing resistors, R1, R2, R3 and R4 to change. The resistors change in a way such that R2 and R4 increase by the same amount R1 and R3 decrease. This causes a differential voltage between the input of the amplifier. The gain of the amplifier is adjusted by $R_f$ . ## 6.3 Layout #### 6.3.1 Layout Guidelines #### 6.3.1.1 Printed-Circuit-Board Layout For High-Impedance Work Any circuit that operates with less than 1000 pA of leakage current requires special layout of the printed circuit board (PCB). To take advantage of the ultra-low bias current of the LMC649x, typically 150 fA, an excellent layout is required. Fortunately, the techniques to obtain low leakages are quite simple. First, do not ignore the surface leakage of the PCB. Even though this leakage can sometimes appear acceptably low, under conditions of high humidity or dust or contamination, the surface leakage is appreciable. To minimize the effect of any surface leakage, lay out a ring of foil completely surrounding the LMC6492x inputs and the terminals of components connected to the op-amp inputs, as in Figure 6-15. To have a significant effect, place guard rings on both the top and bottom of the PCB. This printed circuit foil must then be connected to a voltage that is at the same voltage as the amplifier inputs because no leakage current can flow between two points at the same potential. For example, a PCB trace-to-pad resistance of $10^{12} \, \Omega$ , which is normally considered a very large resistance, can leak 5 pA if the trace is a 5-V bus adjacent to the pad of the input. This causes a 33 times degradation from the LMC649x actual performance. If a guard ring is used and held within 5 mV of the inputs, then the same resistance of $10^{11} \, \Omega$ only causes 0.05 pA of leakage current. Figure 6-15 to Figure 6-17 show typical connections of guard rings for standard op-amp configurations. Figure 6-15. Examples of Guard Ring in PCB Layout Figure 6-16. Inverting Amplifier Be aware that when laying out a PCB for the sake of just a few circuits is inappropriate, the following technique is even better than a guard ring on a PCB. Do not insert the amplifier input pin into the board at all; instead, bend the input pin up in the air and use only air as an insulator because air is an excellent insulator. In this case, some of the advantages of PCB construction are lost, but the advantages are sometimes well worth the effort of using point-to-point up-in-the-air wiring. Figure 6-19 shows an example of air wiring. (Input pins are lifted out of PCB and soldered directly to components. All other pins connected to the PCB). Figure 6-19. Air Wiring ## 7 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. #### 7.1 Device Support #### 7.1.1 Development Support #### 7.1.1.1 Spice Macromodel A spice macromodel is available for the LMC649x. This model includes accurate simulation of: - Input common-model voltage range - · Frequency and transient response - GBW dependence on loading conditions - Quiescent and dynamic supply current - Output swing dependence on loading conditions and many other characteristics as listed on the macromodel disk. Contact your local Texas Instruments sales office to obtain an operational amplifier spice model library disk. #### 7.1.1.2 PSpice® for TI PSpice® for TI is a design and simulation environment that helps evaluate performance of analog circuits. Create subsystem designs and prototype solutions before committing to layout and fabrication, reducing development cost and time to market. #### 7.1.1.3 TINA-TI™ Simulation Software (Free Download) TINA-TI $^{\text{TI}}$ simulation software is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI simulation software is a free, fully-functional version of the TINA $^{\text{TI}}$ software, preloaded with a library of macromodels, in addition to a range of both passive and active models. TINA-TI simulation software provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities. Available as a free download from the Design tools and simulation web page, TINA-TI simulation software offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool. #### Note These files require that either the TINA software or TINA-TI software be installed. Download the free TINA-TI simulation software from the TINA-TI™ software folder. #### 7.1.1.4 DIP-Adapter-EVM Speed up your op amp prototyping and testing with the DIP-Adapter-EVM, which provides a fast, easy and inexpensive way to interface with small, surface-mount devices. Connect any supported op amp using the included Samtec terminal strips or wire them directly to existing circuits. The DIP-Adapter-EVM kit supports the following industry-standard packages: D or U (SOIC-8), PW (TSSOP-8), DGK (VSSOP-8), DBV (SOT-23-6, SOT-23-5 and SOT-23-3), DCK (SC70-6 and SC70-5), and DRL (SOT563-6). #### 7.1.1.5 **DIYAMP-EVM** The DIYAMP-EVM is a unique evaluation module (EVM) that provides real-world amplifier circuits, enabling the user to quickly evaluate design concepts and verify simulations. This EVM is available in three industry-standard packages (SC70, SOT23, and SOIC) and 12 popular amplifier configurations, including amplifiers, filters, stability compensation, and comparator configurations for both single and dual supplies. #### 7.1.1.6 TI Reference Designs TI reference designs are analog solutions created by TI's precision analog applications experts. TI reference designs offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits. TI reference designs are available online at <a href="https://www.ti.com/reference-designs">https://www.ti.com/reference-designs</a>. #### 7.1.1.7 Filter Design Tool The filter design tool is a simple, powerful, and easy-to-use active filter design program. The filter design tool allows the user to create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners. Available as a web-based tool from the Design tools and simulation web page, the filter design tool allows the user to design, optimize, and simulate complete multistage active filter solutions within minutes. ### 7.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 7.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### **Trademarks** TINA-TI™ and TI E2E™ are trademarks of Texas Instruments. TINA<sup>™</sup> is a trademark of DesignSoft. Inc. PSpice® is a registered trademark of Cadence Design Systems, Inc. All trademarks are the property of their respective owners. #### 7.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 7.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## **8 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | hanges from Revision D (March 2013) to Revision E (November 2023) | Page | |------------------------------------------------------------------------------------------------------|------------------| | Updated Features | 1 | | Updated the numbering format for tables, figures, and cross-references throughout the document | 1 | | Added the Pin Configuration and Functions, Specifications, ESD Ratings, Thermal Information, Applica | tion | | | | | | | | | | | · · · · · · | | | , | | | | | | · | | | , , , , , , , , , , , , , , , , , , , | | | · • | | | | | | | | | | 5 | | | | | · · · | | | | | | | | | | | | Updated description of Rail-to-Rail Output | | | hanges from Revision C (March 2013) to Revision D (March 2013) | Page | | Changed layout of National Data Sheet to TI format | 21 | | | Updated Features | ## 9 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 7-Dec-2023 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|---------| | LMC6492AEM | LIFEBUY | SOIC | D | 8 | 95 | Non-RoHS<br>& Green | Call TI | Level-1-235C-UNLIM | -40 to 125 | LMC64<br>92AEM | | | LMC6492AEM/NOPB | LIFEBUY | SOIC | D | 8 | 95 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | LMC64<br>92AEM | | | LMC6492AEMX/NOPB | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | LMC64<br>92AEM | Samples | | LMC6492BEM/NOPB | LIFEBUY | SOIC | D | 8 | 95 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | LMC64<br>92BEM | | | LMC6492BEMX/NOPB | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | LMC64<br>92BEM | Samples | | LMC6494AEMX/NOPB | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | LMC6494<br>AEM | Samples | | LMC6494BEMX/NOPB | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | LMC6494<br>BEM | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. (3) MSL. Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. ## **PACKAGE OPTION ADDENDUM** www.ti.com 7-Dec-2023 (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## **PACKAGE MATERIALS INFORMATION** www.ti.com 7-Dec-2023 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMC6492AEMX/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | LMC6492BEMX/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | LMC6494AEMX/NOPB | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.35 | 2.3 | 8.0 | 16.0 | Q1 | | LMC6494BEMX/NOPB | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.35 | 2.3 | 8.0 | 16.0 | Q1 | www.ti.com 7-Dec-2023 \*All dimensions are nominal | Device Package Type | | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------------|------|-----------------|------|------|-------------|------------|-------------| | LMC6492AEMX/NOPB | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | LMC6492BEMX/NOPB | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | LMC6494AEMX/NOPB | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | | LMC6494BEMX/NOPB | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 7-Dec-2023 ### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | LMC6492AEM | D | SOIC | 8 | 95 | 495 | 8 | 4064 | 3.05 | | LMC6492AEM | D | SOIC | 8 | 95 | 495 | 8 | 4064 | 3.05 | | LMC6492AEM/NOPB | D | SOIC | 8 | 95 | 495 | 8 | 4064 | 3.05 | | LMC6492BEM/NOPB | D | SOIC | 8 | 95 | 495 | 8 | 4064 | 3.05 | ## D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. SMALL OUTLINE INTEGRATED CIRCUIT ### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated