## LM3670 Miniature Step-Down DC-DC Converter for Ultralow Voltage Circuits

## 1 Features

- Input Voltage Range: 2.5 V to 5.5 V
- Adjustable Output Voltages (V $\mathrm{V}_{\text {OUT }}$ ): 0.7 V to 2.5 V
- Fixed Output Voltages: 1.2 V, 1.5 V, 1.6 V, 1.8 V, $1.875 \mathrm{~V}, 3.3 \mathrm{~V}$
- $15-\mu \mathrm{A}$ Typical Quiescent Current
- 350-mA Maximum Load Capability
- 1-MHz PWM Fixed Switching Frequency (Typical)
- Automatic PFM and PWM Mode Switching
- Low Dropout Operation - 100\% Duty Cycle Mode
- Internal Synchronous Rectification for High Efficiency
- Internal Soft Start
- 0.1- $\mu \mathrm{A}$ Typical Shutdown Current
- Current Overload Protection
- Operates from a Single Li-lon Cell or Three-Cell NiMH/NiCd Batteries
- Only Three Tiny Surface-Mount External Components Required (One Inductor, Two Ceramic Capacitors)


## 2 Applications

- Mobile Phones and Handheld Devices
- PDAs
- Palm-Top PCs
- Portable Instruments
- Battery-Powered Devices

Typical Application: Fixed Output


## 3 Description

The LM3670 step-down DC-DC converter is optimized for powering ultralow voltage circuits from a single Li-lon cell or three-cell NiMH/NiCd batteries. It provides up to $350-\mathrm{mA}$ load current, over an input voltage range from 2.5 V to 5.5 V . There are several different fixed voltage output options available as well as an adjustable output voltage version.
The device offers superior features and performance for mobile phones and similar portable applications with complex power management systems. Automatic intelligent switching between pulse width modulation (PWM) low-noise and pulse frequency modulation (PFM) low-current mode offers improved system control. During full-power operation, a fixed-frequency $1-\mathrm{MHz}$ (typical) PWM mode drives loads from approximately 70 mA to 350 mA maximum, with up to $95 \%$ efficiency. Hysteretic PFM mode extends the battery life through reduction of the quiescent current to $15 \mu \mathrm{~A}$ (typical) during light current loads and system standby. Internal synchronous rectification provides high efficiency ( $90 \%$ to $95 \%$ typical at loads between 1 mA and 100 mA ). In shutdown mode (enable (EN) pin pulled low) the device turns off and reduces battery consumption to $0.1 \mu \mathrm{~A}$ (typical).
The LM3670 is available in a 5 -pin SOT-23 package. A high switching frequency ( 1 MHz typical) allows use of tiny surface-mount components. Only three external surface-mount components, an inductor and two ceramic capacitors, are required.
Device Information

| $\mathbf{1 )}$ |  |  |
| :--- | :--- | :---: |
| PART NUMBER | PACKAGE | BODY SIZE (NOM) |
| LM3670 | SOT-23 $(5)$ | $2.90 \mathrm{~mm} \times 1.60 \mathrm{~mm}$ |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

Typical Application: Adjustable Output Voltage


## Table of Contents

1 Features ..... 1
2 Applications ..... 1
3 Description ..... 1
4 Revision History. ..... 2
5 Connection Diagram ..... 3
6 Specifications ..... 4
6.1 Absolute Maximum Ratings ..... 4
6.2 ESD Ratings ..... 4
6.3 Recommended Operating Conditions ..... 4
6.4 Thermal Information ..... 4
6.5 Electrical Characteristics ..... 5
6.6 Typical Characteristics ..... 7
7 Detailed Description ..... 10
7.1 Overview ..... 10
7.2 Functional Block Diagram ..... 10
7.3 Feature Description ..... 11
7.4 Device Functional Modes ..... 12
8 Application and Implementation ..... 14
8.1 Application Information ..... 14
8.2 Typical Application ..... 14
9 Power Supply Recommendations ..... 18
10 Layout. ..... 19
10.1 Layout Guidelines ..... 19
10.2 Layout Example ..... 20
11 Device and Documentation Support ..... 21
11.1 Device Support ..... 21
11.2 Community Resources. ..... 21
11.3 Trademarks ..... 21
11.4 Electrostatic Discharge Caution. ..... 21
11.5 Glossary ..... 21
12 Mechanical, Packaging, and Orderable Information ..... 21
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision E (February 2013) to Revision F Page

- Changed "(0.7V min) to "0.7 V to 2.5 V " ..... 1
- Added Device Information and Pin Configuration and Functions sections, ESD Ratings and Thermal Information tables, Feature Description, Device Functional Modes, Application and Implementation, Power Supply Recommendations, Layout, Device and Documentation Support, and Mechanical, Packaging, and Orderable Information sections ..... 1
- Deleted phone and fax numbers of manufacturers from suggested inductors table ..... 15
- Deleted phone and fax numbers of manufacturers from suggested capacitors table ..... 16
- Deleted rest of text from paragraph beginning "For any output voltages....". ..... 17
- Deleted row beginning with "1.24... "from Table 3 ..... 18
Changes from Revision D (February 2013) to Revision E Page
- Changed layout of National Data Sheet to TI format ..... 19


## 5 Connection Diagram



Pin Functions

| PIN |  | TYPE |  |
| :--- | :---: | :---: | :--- |
| NUMBE <br> R | NAME |  |  |
| 1 | VIN | Power | Power supply input. Connect to the input filter capacitor <br> (Typical Application: Fixed Output). |
| 2 | GND | Ground | Ground pin. |
| 3 | EN | Digital | Enable input. |
| 4 | FB | Analog | Feedback analog input. Connect to the output filter capacitor <br> (Typical Application: Fixed Output). |
| 5 | SW | Analog | Switching node connection to the internal PFET switch and NFET synchronous rectifier. <br> Connect to an inductor with a saturation current rating that exceeds the 750-mA maximum <br> switch peak current limit specification. |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) ${ }^{(1)(2)}$

|  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}$ pin: voltage to GND | -0.2 | 6 | V |
| EN pin: voltage to GND | -0.2 | 6 | V |
| FB, SW pins | (GND -0.2) | $\mathrm{V}_{\mathrm{IN}}+0.2$ | V |
| Junction temperature, $\mathrm{T}_{\text {J-MAX }}$ | -45 | 125 | ${ }^{\circ} \mathrm{C}$ |
| Maximum lead temperature (soldering, 10 seconds) |  | 260 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature, $\mathrm{T}_{\text {stg }}$ | -45 | 150 | ${ }^{\circ} \mathrm{C}$ |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) If Military/Aerospace specified devices are required, contact the TI Sales Office/Distributors for availability and specifications.

### 6.2 ESD Ratings

|  |  | VALUE | UNIT |
| :---: | :---: | :---: | :---: |
| Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 ${ }^{(1)}$ | $\pm 2000$ | V |
|  | Charged-device model (CDM), per JEDEC specification JESD22C101 ${ }^{(2)}$ | $\pm 200$ |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted) ${ }^{(1)}$

|  | MIN | NOM |
| :--- | ---: | ---: |
| Input voltage | 2.5 | MAX |
| UNIT |  |  |
| Recommended load current | 0 | 5.5 |
| Junction temperature, $T_{J}$ | -40 | 3 |
| Ambient temperature, $T_{A}$ | -40 | mA |

(1) All voltages are with respect to the potential at the GND pin.

### 6.4 Thermal Information

| THERMAL METRIC ${ }^{(1)}$ |  | LM3670 <br> DBV (SOT-23) <br> 5 PINS | UNIT |
| :---: | :---: | :---: | :---: |
|  |  |  |  |
|  |  |  |  |
| $\mathrm{R}_{\text {өJA }}$ | Junction-to-ambient thermal resistance | 163.3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJC(top) }}$ | Junction-to-case (top) thermal resistance | 114.3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJB }}$ | Junction-to-board thermal resistance | 26.8 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{J T}$ | Junction-to-top characterization parameter | 12.4 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{\text {JB }}$ | Junction-to-board characterization parameter | 26.3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 6.5 Electrical Characteristics

Unless otherwise specified, limits for typical values are $T_{j}=25^{\circ} \mathrm{C}$, and minimum and maximum limits apply over the full operating junction temperature range $\left(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq+125^{\circ} \mathrm{C}\right) ; \mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.8 \mathrm{~V}$, $\mathrm{I}_{\text {OUT }}=150 \mathrm{~mA}, \mathrm{EN}=\mathrm{V}_{\text {IN }}$.

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}$ | Input voltage | See ${ }^{(1)}$ | 2.5 |  | 5.5 | V |
| V OUT | Fixed output voltage: 1.2 V | $\begin{aligned} & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq 5.5 \mathrm{~V} \\ & \text { lout }=10 \mathrm{~mA} \end{aligned}$ | -2\% |  | 4\% |  |
|  |  | $\begin{aligned} & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq 5.5 \mathrm{~V} \\ & 0 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{OUT}} \leq 150 \mathrm{~mA} \end{aligned}$ | -4.5\% |  | 4\% |  |
|  | Fixed output voltage: 1.5 V | $\begin{aligned} & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq 5.5 \mathrm{~V} \\ & \mathrm{l}_{\text {OUT }}=10 \mathrm{~mA} \\ & \hline \end{aligned}$ | -2.5\% |  | 4\% |  |
|  |  | $\begin{aligned} & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq 5.5 \mathrm{~V} \\ & 0 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{OUT}} \leq 350 \mathrm{~mA} \end{aligned}$ | -5\% |  | 4\% |  |
|  | Fixed output voltage: $1.6 \mathrm{~V}, 1.875 \mathrm{~V}$ | $\begin{aligned} & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq 5.5 \mathrm{~V} \\ & \text { lout }^{2}=10 \mathrm{~mA} \end{aligned}$ | -2.5\% |  | 4\% |  |
|  |  | $\begin{aligned} & 2.5 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 5.5 \mathrm{~V} \\ & 0 \mathrm{~mA} \leq \mathrm{I}_{\text {OUT }} \leq 350 \mathrm{~mA} \end{aligned}$ | -5.5\% |  | 4\% |  |
|  | Fixed output voltage: 1.8 V | $\begin{aligned} & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq 5.5 \mathrm{~V} \\ & \text { lout }=10 \mathrm{~mA} \end{aligned}$ | -1.5\% |  | 3\% |  |
|  |  | $\begin{aligned} & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq 5.5 \mathrm{~V} \\ & 0 \mathrm{~mA} \leq \mathrm{I}_{\text {OUT }} \leq 350 \mathrm{~mA} \end{aligned}$ | -4.5\% |  | 3\% |  |
|  | Fixed output voltage: 3.3 V | $\begin{aligned} & 3.6 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 5.5 \mathrm{~V} \\ & \mathrm{I}_{\text {OUT }}=10 \mathrm{~mA} \end{aligned}$ | -2\% |  | 4\% |  |
|  |  | $\begin{aligned} & 3.6 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 5.5 \mathrm{~V} \\ & 0 \mathrm{~mA} \leq \mathrm{I}_{\text {OUT }} \leq 350 \mathrm{~mA} \end{aligned}$ | -6\% |  | 4\% |  |
|  | Adjustable output voltage ${ }^{(2)}$ | $\begin{aligned} & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq 5.5 \mathrm{~V} \\ & \mathrm{l}_{\text {OUT }}=10 \mathrm{~mA} \end{aligned}$ | -2.5\% |  | 4.5\% |  |
|  |  | $\begin{aligned} & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq 5.5 \mathrm{~V} \\ & 0 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{OUT}} \leq 150 \mathrm{~mA} \end{aligned}$ | -4\% |  | 4.5\% |  |
| Line_reg | Line regulation | $\begin{aligned} & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq 5.5 \mathrm{~V} \\ & \mathrm{l}_{\text {OUT }}=10 \mathrm{~mA} \end{aligned}$ | 0.26 |  |  | \%/V |
| Load_reg | Load regulation | $150 \mathrm{~mA} \leq \mathrm{l}_{\text {OUT }} \leq 350 \mathrm{~mA}$ | 0.0014 |  |  | \%/mA |
| $\mathrm{V}_{\text {REF }}$ | Internal reference voltage |  | 0.5 |  |  | V |
| $\mathrm{l}_{\text {Q_SHDN }}$ | Shutdown supply current | $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ |  | 0.1 | 1 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{Q}}$ | DC bias current into $\mathrm{V}_{\mathbb{I N}}$ | No load, device is not switching ( $V_{\text {OUt }}$ forced higher than programmed output voltage) |  | 15 | 30 | $\mu \mathrm{A}$ |
| Vuvio | Minimum $\mathrm{V}_{\text {IN }}$ below which $\mathrm{V}_{\text {OUT }}$ is disabled | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \leq \mathrm{T}_{J} \leq 125^{\circ} \mathrm{C}$ |  | 2.4 |  | V |
| $\mathrm{R}_{\text {DSON (P) }}$ | Pin-pin resistance for PFET | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{GS}}=3.6 \mathrm{~V}$ |  | 360 | 690 | $\mathrm{m} \Omega$ |
| $\mathrm{R}_{\text {DSON ( } \mathrm{N})}$ | Pin-pin resistance for NFET | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{GS}}=3.6 \mathrm{~V}$ |  | 250 | 660 | $\mathrm{m} \Omega$ |
| LLKG (P) | $P$ channel leakage current | $\mathrm{V}_{\text {DS }}=5.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 0.1 | 1 | $\mu \mathrm{A}$ |
| LLKG ( N ) | $N$ channel leakage current | $\mathrm{V}_{\mathrm{DS}}=5.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 0.1 | 1.5 | $\mu \mathrm{A}$ |
| LIM | Switch peak current limit |  | 400 | 620 | 750 | mA |

[^0]
## Electrical Characteristics (continued)

Unless otherwise specified, limits for typical values are $T_{J}=25^{\circ} \mathrm{C}$, and minimum and maximum limits apply over the full operating junction temperature range $\left(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq+125^{\circ} \mathrm{C}\right)$; $\mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.8 \mathrm{~V}$, $\mathrm{I}_{\text {OUT }}=150 \mathrm{~mA}, \mathrm{EN}=\mathrm{V}_{\text {IN }}$.

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\eta$ | Efficiency | $\begin{aligned} & \mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.8 \mathrm{~V} \\ & \mathrm{I}_{\text {LOAD }}=1 \mathrm{~mA} \end{aligned}$ |  | 91\% |  |  |
|  |  | $\begin{aligned} & \mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.8 \mathrm{~V} \\ & \mathrm{I}_{\text {LOAD }}=10 \mathrm{~mA} \end{aligned}$ |  | 94\% |  |  |
|  |  | $\begin{aligned} & \mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.8 \mathrm{~V} \\ & \mathrm{I}_{\text {LOAD }}=100 \mathrm{~mA} \end{aligned}$ |  | 94\% |  |  |
|  |  | $\begin{aligned} & \mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.8 \mathrm{~V} \\ & \mathrm{I}_{\text {LOAD }}=200 \mathrm{~mA} \end{aligned}$ |  | 94\% |  |  |
|  |  | $\begin{aligned} & \mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.8 \mathrm{~V} \\ & \mathrm{I}_{\text {LOAD }}=300 \mathrm{~mA} \end{aligned}$ |  | 92\% |  |  |
|  |  | $\begin{aligned} & \mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.8 \mathrm{~V} \\ & \mathrm{I}_{\text {LOAD }}=350 \mathrm{~mA} \end{aligned}$ |  | 90\% |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Logic high input |  | 1.3 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logic low input |  |  |  | 0.4 | V |
| $\mathrm{I}_{\mathrm{EN}}$ | Enable (EN) input current |  |  | 0.01 | 1 | $\mu \mathrm{A}$ |
| fosc | Internal oscillator frequency | PWM mode | 550 | 1000 | 1300 | kHz |

### 6.6 Typical Characteristics

Unless otherwise stated, $\mathrm{V}_{\mathrm{IN}}=3.6 \mathrm{~V}$ and $\mathrm{V}_{\text {OUT }}=1.8 \mathrm{~V}$.


## Typical Characteristics (continued)

Unless otherwise stated, $\mathrm{V}_{\mathrm{IN}}=3.6 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{OUT}}=1.8 \mathrm{~V}$.


Figure 7. Frequency vs Temperature


TIME ( $200 \mu \mathrm{H} / \mathrm{DIV}$ )
$\mathrm{V}_{\mathrm{IN}}=2.6 \mathrm{~V}$ to $3.6 \mathrm{~V} \quad \mathrm{I}_{\text {LOAD }}=100 \mathrm{~mA}$
Figure 9. Line Transient


Figure 11. Load Transient


Figure 8. $\mathrm{R}_{\text {DSoN }}$ Vs. $\mathrm{V}_{\text {IN }} \mathbf{P}$ and N Channels


TIME ( $100 \mu \mathrm{~s} / \mathrm{DIV}$ )
$\mathrm{V}_{\mathrm{IN}}=3.6 \mathrm{~V}$ to $4.6 \mathrm{~V} \quad \mathrm{I}_{\text {LOAD }}=100 \mathrm{~mA}$
Figure 10. Line Transient


Figure 12. Load Transient

## Typical Characteristics (continued)

Unless otherwise stated, $\mathrm{V}_{\mathrm{IN}}=3.6 \mathrm{~V}$ and $\mathrm{V}_{\text {OUT }}=1.8 \mathrm{~V}$.


Figure 13. PFM Mode $\mathrm{V}_{\mathrm{Sw}}$, $\mathrm{V}_{\text {OUt }}$, $\mathrm{I}_{\text {Inductor }}$ vs Time
Figure 14. PWM Mode $\mathrm{V}_{\text {sw }}, \mathrm{V}_{\text {out }}$, $\mathrm{I}_{\text {Inductor }}$ vs Time

$I_{\text {LOAD }}=350 \mathrm{~mA}$
Figure 15. Soft Start $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUt }}$, $\mathrm{I}_{\text {Inductor }}$ vs Time

## 7 Detailed Description

### 7.1 Overview

The LM3670, a high-efficiency step-down DC-DC switching buck converter, delivers a constant voltage from either a single Li-lon or three-cell NiMH/NiCd battery to portable devices such as cell phones and PDAs. Using a voltage mode architecture with synchronous rectification, the LM3670 can deliver up to 350 mA depending on the input voltage and output voltage (voltage head room), and the inductor chosen (maximum current capability).

There are three modes of operation depending on the current required: pulse width modulation (PWM), pulse frequency modulation (PFM), and shutdown. PWM mode handles current loads of approximately 70 mA or higher. Lighter output current loads cause the device to automatically switch into PFM for reduced current consumption ( $\mathrm{l}_{\mathrm{Q}}=15 \mu \mathrm{~A}$ typical) and a longer battery life. Shutdown mode turns off the device, offering the lowest current consumption ( $l_{\text {SHUTDOwn }}=0.1 \mu \mathrm{~A}$ typical $)$.
The LM3670 can operate up to a 100\% duty cycle (PMOS switch always on) for low dropout control of the output voltage. In this way the output voltage is controlled down to the lowest possible input voltage.

Additional features include soft-start, undervoltage lockout, current overload protection, and thermal overload protection. As shown in Figure 17, only three external power components are required for implementation.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

### 7.3.1 Circuit Operation

The LM3670 operates as follows. During the first portion of each switching cycle, the control block in the LM3670 turns on the internal PFET switch. This allows current to flow from the input through the inductor to the output filter capacitor and load. The inductor limits the current to a ramp with a slope of:

$$
\begin{equation*}
\frac{V_{\text {IN }}-V_{\text {OUT }}}{L} \tag{1}
\end{equation*}
$$

by storing energy in a magnetic field. During the second portion of each cycle, the controller turns the PFET switch off, blocking current flow from the input, and then turns the NFET synchronous rectifier on. The inductor draws current from ground through the NFET to the output filter capacitor and load, which ramps the inductor current down with a slope of:

$$
\begin{equation*}
\frac{-\mathrm{V}_{\text {OUT }}}{\mathrm{L}} \tag{2}
\end{equation*}
$$

The output filter stores charge when the inductor current is high, and releases it when low, smoothing the voltage across the load.

### 7.3.2 Soft Start

The LM3670 has a soft-start circuit that limits in-rush current during start-up. Typical start-up times with a $10-\mu \mathrm{F}$ output capacitor and $350-\mathrm{mA}$ load is $400 \mu \mathrm{~s}$ :

Table 1. Typical Start-Up Times for Soft Start

| INRUSH CURRENT ( $\mathbf{m A}$ ) | DURATION $(\boldsymbol{\mu s})$ |
| :---: | :---: |
| 0 | 32 |
| 70 | 224 |
| 140 | 256 |
| 280 | 256 |
| 620 | until soft start ends |

### 7.3.3 LDO - Low Dropout Operation

The LM3670 can operate at $100 \%$ duty cycle (no switching, PMOS switch is completely on) for low dropout support of the output voltage. In this way the output voltage is controlled down to the lowest possible input voltage.
The minimum input voltage needed to support the output voltage is
$\mathrm{V}_{\text {IN_MIN }}=\mathrm{I}_{\text {LOAD }} \times\left(\mathrm{R}_{\text {DSON,PFET }}+\mathrm{R}_{\text {INDUCTOR }}\right)+\mathrm{V}_{\text {OUT }}$
where

- $\mathrm{I}_{\text {LOAD }}=$ load current
- $R_{\text {DSON, PFET }}=$ the drain to source resistance of PFET switch in the triode region
- $R_{\text {INDUCTOR }}=$ the inductor resistance


### 7.4 Device Functional Modes

### 7.4.1 PWM Operation

During PWM operation the converter operates as a voltage-mode controller with input voltage feed forward. This allows the converter to achieve excellent load and line regulation. The DC gain of the power stage is proportional to the input voltage. To eliminate this dependence, feed forward inversely proportional to the input voltage is introduced.

### 7.4.1.1 Internal Synchronous Rectification

While in PWM mode, the LM3670 uses an internal NFET as a synchronous rectifier to reduce rectifier forward voltage drop and associated power loss. Synchronous rectification provides a significant improvement in efficiency whenever the output voltage is relatively low compared to the voltage drop across an ordinary rectifier diode.

### 7.4.1.2 Current Limiting

A current limit feature allows the LM3670 to protect itself and external components during overload conditions PWM mode implements cycle-by-cycle current limiting using an internal comparator that trips at 620 mA (typical).

### 7.4.2 PFM Operation

At very light load, the converter enters PFM mode and operates with reduced switching frequency and supply current to maintain high efficiency.
The part automatically transition into PFM mode when either of two conditions occurs for a duration of 32 or more clock cycles:

1. The inductor current becomes discontinuous
2. The peak PMOS switch current drops below the $I_{\text {MODE }}$ level:

$$
\begin{equation*}
I_{\text {MODE }}<26 \mathrm{~mA}+\frac{\mathrm{V}_{\mathrm{IN}}}{50 \Omega} \text { (typ) } \tag{4}
\end{equation*}
$$

During PFM operation, the converter positions the output voltage slightly higher than the nominal output voltage in PWM operation, allowing additional headroom for voltage drop during a load transient from light to heavy load. The PFM comparator senses the output voltage via the feedback pin and control the switching of the output FETs such that the output voltage ramps between $0.8 \%$ and $1.6 \%$ (typical) above the nominal PWM output voltage. If the output voltage is below the high PFM comparator threshold, the PMOS power switch is turned on. It remains on until the output voltage exceeds the 'high' PFM threshold or the peak current exceeds the I PFM level set for PFM mode. The peak current in PFM mode is:

$$
\begin{equation*}
I_{\text {PFM Peak }}=117 \mathrm{~mA}+\frac{\mathrm{V}_{\mathbb{I N}}}{64 \Omega} \text { (typ) } \tag{5}
\end{equation*}
$$

Once the PMOS power switch is turned off, the NMOS power switch is turned on until the inductor current ramps to zero. When the NMOS zero-current condition is detected, the NMOS power switch is turned off. If the output voltage is below the high PFM comparator threshold (see Figure 16), the PMOS switch is again turned on and the cycle is repeated until the output reaches the desired level. Once the output reaches the high PFM threshold, the NMOS switch is turned on briefly to ramp the inductor current to zero and then both output switches are turned off and the part enters an extremely low power mode. Quiescent supply current during this sleep mode is less than $30 \mu \mathrm{~A}$, which allows the part to achieve high efficiencies under extremely light load conditions. When the output drops below the low PFM threshold, the cycle repeats to restore the output voltage to approximately $1.6 \%$ above the nominal PWM output voltage.
If the load current increases during PFM mode (see Figure 16) causing the output voltage to fall below the 'low2' PFM threshold, the part automatically transitions into fixed-frequency PWM mode.

## Device Functional Modes (continued)



Figure 16. Operation in PFM Mode and Transition to PWM Mode

### 7.4.3 Shutdown

Setting the EN input pin low ( $<0.4 \mathrm{~V}$ ) places the LM3670 in shutdown mode. During shutdown the PFET switch, NFET switch, reference, control and bias circuitry of the LM3671 are turned off. Setting EN high (> 1.3 V ) enables normal operation. It is recommended to set EN pin low to turn off the LM3671 during system power up and undervoltage conditions when the supply is less than 2.5 V . Do not leave the EN pin floating.

## 8 Application and Implementation

## NOTE

Information in the following applications sections is not part of the Tl component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The external control of this device is very easy. First make sure the correct voltage been applied at $\mathrm{V}_{\mathbb{N}}$ pin, then simply apply the voltage at EN pin according to the Electrical Characteristics to enable or disable the output voltage.

### 8.2 Typical Application

### 8.2.1 Typical Application: Fixed Output



Figure 17. LM3670 Typical Application, Fixed Output

### 8.2.1.1 Design Requirements

For typical CMOS voltage regulator applications, use the parameters listed in Table 2.
Table 2. Design Parameters

| DESIGN PARAMETER | EXAMPLE VALUE |
| :---: | :---: |
| Minimum input voltage | 2.5 V |
| Minimum output voltage | 1.2 V |
| Maximum load current | 350 mA |

### 8.2.1.2 Detailed Design Procedure

### 8.2.1.2.1 Inductor Selection

There are two main considerations when choosing an inductor: the inductor current must not saturate, and the inductor current ripple is small enough to achieve the desired output voltage ripple.
There are two methods to choose the inductor current rating.

### 8.2.1.2.1.1 Method 1

The total current is the sum of the load and the inductor ripple current. This can be written as

$$
\begin{align*}
& I_{\text {MAX }}=I_{\text {LOAD }}+\frac{I_{\text {RIPPLE }}}{2}  \tag{6}\\
& V_{\text {OUT }}=I_{\text {LOAD }}+\left(\frac{V_{\text {IN }}-V_{\text {OUT }}}{2 * L}\right)\left(\frac{V_{\text {OUT }}}{V_{\text {IN }}}\right)\left(\frac{1}{f}\right)
\end{align*}
$$

where

- $\mathrm{I}_{\text {LOAD }}=$ load current
- $\mathrm{V}_{\mathbb{I N}}=$ input voltage
- $\mathrm{L}=$ inductor
- $f=$ switching frequency
- $I_{\text {RIPPLE }}=$ peak-to-peak current


### 8.2.1.2.1.2 Method 2

A more conservative approach is to choose an inductor that can handle the current limit of 700 mA .
Given a peak-to-peak current ripple ( $\mathrm{l}_{\mathrm{PP}}$ ) the inductor needs to be at least

$$
\begin{equation*}
L>=\left(\frac{V_{\text {IN }}-V_{\text {OUT }}}{I_{\text {PP }}}\right) *\left(\frac{V_{\text {OUT }}}{V_{\text {IN }}}\right) *\left(\frac{1}{f}\right) \tag{8}
\end{equation*}
$$

A $10-\mu \mathrm{H}$ inductor with a saturation current rating of at least 800 mA is recommended for most applications. Resistance of the inductor resistance must be less than around $0.3 \Omega$ for good efficiency. Table 3 lists suggested inductors and suppliers. For low-cost applications, an unshielded bobbin inductor is suggested. For noise critical applications, a toroidal or shielded-bobbin inductor must be used. A good practice is to lay out the board with overlapping footprints of both types for design flexibility. This allows substitution of a low-noise toroidal inductor, in the event that noise from low-cost bobbin models is unacceptable.

### 8.2.1.2.2 Input Capacitor Selection

A ceramic input capacitor of $4.7 \mu \mathrm{~F}$ is sufficient for most applications. A larger value may be used for improved input voltage filtering. The input filter capacitor supplies current to the PFET switch of the LM3670 in the first half of each cycle and reduces voltage ripple imposed on the input power source. The low equivalent series resistance (ESR) of a ceramic capacitor provides the best noise filtering of the input voltage spikes due to this rapidly changing current. Select an input filter capacitor with a surge current rating sufficient for the power-up surge from the input power source. The power-up surge current is approximately the value of the capacitor ( $\mu \mathrm{F}$ ) times the voltage rise rate $(\mathrm{V} / \mu \mathrm{s})$. The input current ripple can be calculated by :

$$
\mathrm{I}_{\mathrm{RMS}}=\mathrm{I}_{\text {OUTMAX }} * \sqrt{\frac{\mathrm{~V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}} *\left(1-\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}}\right)}
$$

The worst case IRMS is:

$$
\mathrm{IRMS}=\frac{\mathrm{IRMS}}{2} \quad(\text { duty cycle }=50 \%)
$$

Table 3. Suggested Inductors and Their Suppliers

| MODEL | VENDOR |
| :---: | :---: |
| IDC2512NB100M | Vishay |
| DO1608C-103 | Coilcraft |
| ELL6RH100M | Panasonic |
| CDRH5D18-100 | Sumida |

### 8.2.1.2.3 Output Capacitor Selection

The output filter capacitor smooths out current flow from the inductor to the load, maintaining a steady output voltage during transient load changes and reduces output voltage ripple. These capacitors must be selected with sufficient capacitance and sufficiently low ESR to perform these functions.

The output ripple current can be calculated as:
Voltage peak-to-peak ripple due to capacitance $=V_{P P-C}=\frac{I_{P P}}{f^{*} 8^{*} C}$
Voltage peak-to-peak ripple due to $E S R=V_{\text {OUT }}=V_{\text {PP-ESR }}=I_{\text {PP }}{ }^{*} R_{\text {ESR }}$
Voltage peak-to-peak ripple, root mean squared $=\mathrm{V}_{\mathrm{PP}-\mathrm{RMS}}=\sqrt{\mathrm{V}_{\mathrm{PP}-\mathrm{C}}{ }^{2}+\mathrm{V}_{\mathrm{PP}-\mathrm{ESR}}{ }^{2}}$

Note that the output ripple is dependent on the current ripple and the equivalent series resistance of the output capacitor ( $\mathrm{R}_{\mathrm{ESR}}$ ).
Because these two components are out-of-phase the RMS value is used. The $R_{\text {ESR }}$ is frequency dependent (as well as temperature dependent); make sure the frequency of the $R_{\text {ESR }}$ given is the same order of magnitude as the switching frequency.

Table 4. Suggested Capacitors And Their Suppliers

| MODEL | TYPE | VENDOR |
| :---: | :---: | :---: |
| $\mathbf{1 0} \boldsymbol{\mu} \mathbf{F}$ for C $_{\text {OUT }}$ | Ceramic | Vishay |
| VJ1812V106MXJAT | Ceramic | Taiyo-Yuden |
| LMK432BJ106MM | Ceramic | Taiyo-Yuden |
| JMK325BJ106MM | Ceramic | Vishay |
| $\mathbf{4 . 7} \boldsymbol{\mu} \mathbf{F}$ for C IN | Ceramic | Taiyo-Yuden |
| VJ1812V475MXJAT | Ceramic | TDK |
| EMK325BJ475MN | C3216X5R0J475M |  |

### 8.2.1.3 Application Curves



Figure 18. Load Transient

$\mathrm{I}_{\text {LOAD }}=0 \mathrm{~mA}$ to 350 mA
Figure 19. Load Transient

### 8.2.2 Typical Application: Adjustable Output



Figure 20. LM3670 Typical Application: Adjustable Output

### 8.2.2.1 Design Requirements

For adjustable LM3670 option, use the design parameters in Table 5
Table 5. Design Parameters

| DESIGN PARAMETER | EXAMPLE VALUE |
| :---: | :---: |
| Input voltage range | 2.5 V to 5.5 |
| Input capacitor | $4.7 \mu \mathrm{~F}$ |
| Output capacitor | $10 \mu \mathrm{~F}$ |
| Inductor | $4.7 \mu \mathrm{H}$ or $10 \mu \mathrm{H}$ |
| ADJ programmable output voltage | 0.7 V to 2.5 V |

### 8.2.2.2 Detailed Design Procedure

### 8.2.2.2.1 Output Voltage Selection for Adjustable LM3670

The output voltage of the adjustable parts can be programmed through the resistor network connected from $\mathrm{V}_{\text {Out }}$ to $\mathrm{V}_{\mathrm{FB}}$ then to $G N D$. $\mathrm{V}_{\mathrm{OUT}}$ is adjusted to make $\mathrm{V}_{\mathrm{FB}}$ equal to 0.5 V . The resistor from $\mathrm{V}_{F B}$ to $G N D$ ( $\mathrm{R}_{2}$ ) must be at least $100 \mathrm{~K} \Omega$ to keep the current sunk through this network well below the $15-\mu \mathrm{A}$ quiescent current level (PFM mode with no switching) but large enough that it is not susceptible to noise. If $R_{2}$ is $200 \mathrm{~K} \Omega$, and $\mathrm{V}_{\mathrm{FB}}$ is 0.5 V , then the current through the resistor feedback network is $2.5 \mu \mathrm{~A}\left(\mathrm{I}_{\mathrm{FB}}=0.5 \mathrm{~V} / \mathrm{R}_{2}\right)$. The output voltage formula is:

$$
\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{FB}} *\left(\frac{\mathrm{R}_{1}}{\mathrm{R}_{2}}+1\right)
$$

where

- $\mathrm{V}_{\text {OUT }}=$ output voltage ( V )
- $\mathrm{V}_{\mathrm{FB}}=$ feedback voltage ( 0.5 V typical)
- $\mathrm{R}_{1}$ Resistor from $\mathrm{V}_{\text {Out }}$ to $\mathrm{V}_{\mathrm{FB}}(\Omega)$
- $\mathrm{R}_{2}$ Resistor from $\mathrm{V}_{\text {Out }}$ to GND ( $\Omega$ )

For output voltage greater than or equal to 0.7 V a frequency zero must be added at 10 kHz for stability.

$$
\begin{equation*}
\mathrm{C}_{1}=\frac{1}{2 * \pi * \mathrm{R}_{1} * 10 \mathrm{kHz}} \tag{11}
\end{equation*}
$$

For any output voltages equal to 0.7 V or 2.5 V , a pole must also be placed at 10 kHz (see Table 6).

Table 6. Adjustable LM3670 Configurations for Various $\mathrm{V}_{\text {OUT }}$

| VOUT (V) | R1 (K) | R2 (K) | C1 (pF) | C2 (pF) | $L(\mu \mathrm{H})$ | $\mathrm{C}_{\text {IN }}(\mu \mathrm{F})$ | $\mathrm{C}_{\text {OUT }}(\mu \mathrm{F})$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0.7 | 80.6 | 200 | 200 | 150 | 4.7 | 4.7 | 10 |
| 0.8 | 120 | 200 | 130 | none | 4.7 | 4.7 | 10 |
| 0.9 | 160 | 200 | 100 | none | 4.7 | 4.7 | 10 |
| 1.0 | 200 | 200 | 82 | none | 4.7 | 4.7 | 10 |
| 1.1 | 240 | 200 | 68 | none | 4.7 | 4.7 | 10 |
| 1.2 | 280 | 200 | 56 | none | 4.7 | 4.7 | 10 |
| 1.24 | 221 | 150 | 75 | 120 | 4.7 | 4.7 | 10 |
| 1.5 | 402 | 200 | 39 | none | 10 | 4.7 | 10 |
| 1.6 | 442 | 200 | 39 | none | 10 | 4.7 | 10 |
| 1.7 | 487 | 200 | 33 | none | 10 | 4.7 | 10 |
| 1.875 | 549 | 200 | 30 | none | 10 | 4.7 | $14.7{ }^{(1)}$ |
| 2.5 | 806 | 200 | 22 | 82 | 10 | 4.7 | 22 |

(1) $\quad(10|\mid 4.7)$

### 8.2.2.3 Application Curves



Figure 21. Load Transient

$I_{\text {LOAD }}=100 \mathrm{~mA}$ to 300 mA
Figure 22. Load Transient

## 9 Power Supply Recommendations

The LM3670 is designed to operate from a stable input supply range of 2.5 V to 5.5 V .

## 10 Layout

### 10.1 Layout Guidelines

PC board layout is an important part of DC-DC converter design. Poor board layout can disrupt the performance of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce, and resistive voltage loss in the traces, which can send erroneous signals to the DC-DC converter device, resulting in poor regulation or instability.
Good layout for the LM3670 can be implemented by following a few simple design rules, as shown in Figure 23.

- Place the LM3670, inductor and filter capacitors close together and make the traces short. The traces between these components carry relatively high switching currents and act as antennas. Following this rule reduces radiated noise. Place the capacitors and inductor within 0.2 in . ( 5 mm ) of the LM3670.
- Arrange the components so that the switching current loops curl in the same direction. During the first half of each cycle, current flows from the input filter capacitor, through the LM3670 and inductor to the output filter capacitor and back through ground, forming a current loop. In the second half of each cycle, current is pulled up from ground, through the LM3670 by the inductor, to the output filter capacitor and then back through ground, forming a second current loop. Routing these loops so the current curls in the same direction prevents magnetic field reversal between the two half-cycles and reduces radiated noise.
- Connect the ground pins of the LM3670, and filter capacitors together using generous component-side copper fill as a pseudo-ground plane. Then, connect this to the ground-plane (if one is used) with several vias. This reduces ground-plane noise by preventing the switching currents from circulating through the ground plane. It also reduces ground bounce at the LM3670 by giving it a low-impedance ground connection.
- Use wide traces between the power components and for power connections to the DC-DC converter circuit. This reduces voltage errors caused by resistive losses across the traces.
- Route noise sensitive traces, such as the voltage feedback path, away from noisy traces between the power components. The voltage feedback trace must remain close to the LM3670 circuit, and be direct but must be routed opposite to noisy components. This reduces EMI radiated onto the DC-DC converter's own voltage feedback trace.
- Place noise sensitive circuitry, such as radio IF blocks, away from the DC-DC converter, CMOS digital blocks and other noisy circuitry. Interference with noise-sensitive circuitry in the system can be reduced through distance.
In mobile phones, for example, a common practice is to place the DC-DC converter on one corner of the board, arrange the CMOS digital circuitry around it (because this also generates noise), and then place sensitive preamplifiers and IF stages on the diagonally opposing corner. Often, the sensitive circuitry is shielded with a metal pan and, by using low-dropout linear regulators, power to the circuit is post-regulated to reduce conducted noise.


### 10.2 Layout Example



Figure 23. LM3670 Layout

## 11 Device and Documentation Support

### 11.1 Device Support

### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect Tl's views; see Tl's Terms of Use.

TI E2ETM Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.
Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.3 Trademarks

E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

### 11.4 Electrostatic Discharge Caution

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 11.5 Glossary

SLYZ022 - TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LM3670MF-1.2/NOPB | ACTIVE | SOT-23 | DBV | 5 | 1000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 85 | SCZB | Samples |
| LM3670MF-1.5/NOPB | ACTIVE | SOT-23 | DBV | 5 | 1000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 85 | S82B | Samples |
| LM3670MF-1.6/NOPB | ACTIVE | SOT-23 | DBV | 5 | 1000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 85 | SDBB | Samples |
| LM3670MF-1.8/NOPB | ACTIVE | SOT-23 | DBV | 5 | 1000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 85 | SDCB | Samples |
| LM3670MF-1.875/NOPB | ACTIVE | SOT-23 | DBV | 5 | 1000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 85 | SEFB | Samples |
| LM3670MF-3.3/NOPB | ACTIVE | SOT-23 | DBV | 5 | 1000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 85 | SDEB | Samples |
| LM3670MF-ADJ/NOPB | ACTIVE | SOT-23 | DBV | 5 | 1000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 85 | SDFB | Samples |
| LM3670MFX-1.2/NOPB | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 85 | SCZB | Samples |
| LM3670MFX-1.8/NOPB | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 85 | SDCB | Samples |
| LM3670MFX-ADJ/NOPB | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 85 | SDFB | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free"
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption
Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION



TAPE DIMENSIONS


| A0 | Dimension designed to accommodate the component width |
| :---: | :--- |
| B0 | Dimension designed to accommodate the component length |
| K0 | Dimension designed to accommodate the component thickness |
| W | Overall width of the carrier tape |
| P1 | Pitch between successive cavity centers |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 (mm) | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LM3670MF-1.2/NOPB | SOT-23 | DBV | 5 | 1000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 |
| LM3670MF-1.5/NOPB | SOT-23 | DBV | 5 | 1000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 |
| LM3670MF-1.6/NOPB | SOT-23 | DBV | 5 | 1000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 |
| LM3670MF-1.8/NOPB | SOT-23 | DBV | 5 | 1000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 |
| LM3670MF-1.875/NOPB | SOT-23 | DBV | 5 | 1000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 |
| LM3670MF-3.3/NOPB | SOT-23 | DBV | 5 | 1000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 |
| LM3670MF-ADJ/NOPB | SOT-23 | DBV | 5 | 1000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 |
| LM3670MFX-1.2/NOPB | SOT-23 | DBV | 5 | 3000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 |
| LM3670MFX-1.8/NOPB | SOT-23 | DBV | 5 | 3000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 |
| LM3670MFX-ADJ/NOPB | SOT-23 | DBV | 5 | 3000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LM3670MF-1.2/NOPB | SOT-23 | DBV | 5 | 1000 | 208.0 | 191.0 | 35.0 |
| LM3670MF-1.5/NOPB | SOT-23 | DBV | 5 | 1000 | 208.0 | 191.0 | 35.0 |
| LM3670MF-1.6/NOPB | SOT-23 | DBV | 5 | 1000 | 208.0 | 191.0 | 35.0 |
| LM3670MF-1.8/NOPB | SOT-23 | DBV | 5 | 1000 | 208.0 | 191.0 | 35.0 |
| LM3670MF-1.875/NOPB | SOT-23 | DBV | 5 | 1000 | 208.0 | 191.0 | 35.0 |
| LM3670MF-3.3/NOPB | SOT-23 | DBV | 5 | 1000 | 208.0 | 191.0 | 35.0 |
| LM3670MF-ADJ/NOPB | SOT-23 | DBV | 5 | 1000 | 208.0 | 191.0 | 35.0 |
| LM3670MFX-1.2/NOPB | SOT-23 | DBV | 5 | 3000 | 208.0 | 191.0 | 35.0 |
| LM3670MFX-1.8/NOPB | SOT-23 | DBV | 5 | 3000 | 208.0 | 191.0 | 35.0 |
| LM3670MFX-ADJ/NOPB | SOT-23 | DBV | 5 | 3000 | 208.0 | 191.0 | 35.0 |



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Refernce JEDEC MO-178.
4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
5. Support pin may differ or may not be present.


SOLDER MASK DETAILS

NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE:15X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2023, Texas Instruments Incorporated


[^0]:    (1) The input voltage range recommended for the specified output voltages are given below: $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}$ to 5.5 V for $0.7 \mathrm{~V} \leq \mathrm{V}_{\text {OUT }}<1.875$ $\mathrm{V}, \mathrm{V}_{\text {IN }}=\left(\mathrm{V}_{\text {OUT }}+\mathrm{V}_{\text {DROPOUT }}\right)$ to 5.5 for $1.875 \leq \mathrm{V}_{\text {OUT }} \leq 3.3 \mathrm{~V}$, where $\mathrm{V}_{\text {DROPOUT }}=\mathrm{I}_{\text {LOAD }} \times\left(\mathrm{R}_{\text {DSON (P) }}+\mathrm{R}_{\text {INDUCTOR }}\right)$.
    (2) Output voltage specification for the adjustable version includes tolerance of the external resistor divider.

